US20070223288A1 - Circuit and method for adjusting threshold drift over temperature in a CMOS receiver - Google Patents
Circuit and method for adjusting threshold drift over temperature in a CMOS receiver Download PDFInfo
- Publication number
- US20070223288A1 US20070223288A1 US11/804,092 US80409207A US2007223288A1 US 20070223288 A1 US20070223288 A1 US 20070223288A1 US 80409207 A US80409207 A US 80409207A US 2007223288 A1 US2007223288 A1 US 2007223288A1
- Authority
- US
- United States
- Prior art keywords
- coupled
- receiver
- output
- transistor
- data
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/02—Detection or location of defective auxiliary circuits, e.g. defective refresh counters
- G11C29/022—Detection or location of defective auxiliary circuits, e.g. defective refresh counters in I/O circuitry
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/409—Read-write [R-W] circuits
- G11C11/4093—Input/output [I/O] data interface arrangements, e.g. data buffers
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/409—Read-write [R-W] circuits
- G11C11/4096—Input/output [I/O] data management or control circuits, e.g. reading or writing circuits, I/O drivers or bit-line switches
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/02—Detection or location of defective auxiliary circuits, e.g. defective refresh counters
- G11C29/028—Detection or location of defective auxiliary circuits, e.g. defective refresh counters with adaption or trimming of parameters
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/04—Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
- G11C29/50—Marginal testing, e.g. race, voltage or current testing
- G11C29/50012—Marginal testing, e.g. race, voltage or current testing of timing
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/04—Arrangements for writing information into, or reading information out from, a digital store with means for avoiding disturbances due to temperature effects
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1051—Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
- G11C7/1066—Output synchronization
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1078—Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1078—Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits
- G11C7/1084—Data input buffers, e.g. comprising level conversion circuits, circuits for adapting load
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/04—Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
- G11C29/50—Marginal testing, e.g. race, voltage or current testing
- G11C2029/5002—Characteristic
Definitions
- the present invention relates generally to circuits, and more particularly to a circuit and method for adjusting threshold drift over temperature in a CMOS receiver.
- the preferred embodiment of the present invention is directed toward a data receiver in a device such as a double data rate (DDR) synchronous dynamic random access (SDRAM) memory.
- DDR SDRAM double data rate synchronous dynamic random access
- FIG. 1 shows a known DDR receiver 10 .
- Double data rate SDRAMs latch data VDQ with both edges of a data strobe DQS in .
- a data strobe signal VDQS is received on the SDRAM and then driven to the data receive and latch blocks.
- the data and strobe signals are received in identical receiver elements.
- the core element of DDR SDRAM receiver elements is usually a differential amplifier 12 ( 14 ) or a derivative of a differential amplifier.
- the differential amplifier 12 receives the data signal VDQ and the differential amplifier 14 receives the strobe signal VDQS.
- Each differential amplifier 12 compares the input voltage on the DQ (or DQS) node to a reference voltage VREF to detect the value (HIGH or LOW) of the received signal.
- the signal DQin is then delayed by delay element 16 to match the delay that is needed for the internal DQS signal to be driven to the data latches 18 and 20 individual receive and latch blocks.
- the data DQ and the data strobe DQS are realigned at the latches 18 and 20 .
- the delay on the DQS signal results from both the RC delay of the wires and the transition delay of the driver block 22 .
- the data line is split to two latch blocks 18 and 20 .
- a master-slave latch (MS-FF) 18 retains the data sent with the falling edge of DQS and a master-slave-slave latch (MSS-FF) 20 retains the data sent with the rising edge of DQS.
- MS-FF master-slave latch
- MSS-FF master-slave-slave latch
- FIG. 2 shows a typical differential amplifier 12 .
- Differential amplifier 12 includes transistors 26 - 32 arranged as a current mirror.
- the differential amplifier 12 typically features some sort of current source 24 as a bias to operate the amplifier.
- a typical DDR SDRAM includes a number of differential amplifiers and the bias current of all of these devices can add up to several milliamps. This relatively large current consumes a significant portion of the power budget of a DDR SDRAM, especially during standby modes.
- specialty DDR SDRAMS such as a Mobile DDR SDRAM where power consumption is one of the most important features of the device, a more power efficient receiver implementation is desirable.
- CMOS receivers instead of differential amplifiers.
- a CMOS receiver is basically an inverter, including an n-channel transistor coupled in series with a p-channel transistor.
- CMOS inverters have a major drawback as compared to differential amplifiers.
- the threshold voltage of a CMOS inverter changes greatly over process temperature and voltage (PVT) variations. A changing threshold of a receiver influences the switching point of that receiver. If the threshold of a receiver is “off center,” the duty cycle of the received signal is distorted.
- PVT process temperature and voltage
- FIG. 3 shows the effects of such a duty cycle distortion through a CMOS receiver.
- the upper pair of signals (INnomTH, OUTnomTH) display the ideal receiver input to output behavior.
- the threshold of the receiver (dashed line) is in the middle of the input signal INnomTH. That is, the threshold voltage is substantially equal to the reference voltage.
- the second pair of signals shows the situation where the threshold is higher than the reference voltage.
- the signal INhighTH shows that the receiver has a threshold that is located above the middle of the signal INhighTH.
- the signal OUThighTH has a duty cycle that favors the low phase of the pulse (i.e., PWin>PWout).
- the third (lowest on the page) pair of signals shows the situation where the threshold is lower than the reference voltage.
- the threshold of the receiver is lower than the middle of the input signal InlowTH, the resulting duty cycle of the output signal OUTlowTH favors the high phase of the pulse (i.e., PWin>PWout).
- the present invention provides for the use of an on-chip temperature sensor to change the p-channel to n-channel size ratio of a CMOS receiver to adjust the threshold of that receiver over temperature variations.
- this receiver is especially useful in lower power applications such as specialty DDR SDRAM devices that feature a temperature sensor.
- a receiver for use in a device such as a memory device includes a temperature sensor (or other sensor) with an output for carrying a signal with a value related to a temperature (or other parameter) of the receiver circuit.
- a data receiver and strobe receiver are coupled to the temperature sensor.
- a latch receives data input from the data receiver and this data input is latched based upon the strobe receiver. In the preferred embodiment, the timing of these inputs is controlled, at least in part, by the temperature sensor output.
- the receiver circuits each include a first transistor (e.g., NMOS) with a current path coupled between a first voltage node (e.g., VSS) and the receiver output.
- a second transistor e.g., PMOS
- a third transistor has a current path coupled between the second voltage node (e.g., VDD) and the output.
- Each of these transistors has a gate coupled to the input node of the receiver.
- a switch is coupled between the third transistor and the output node. This switch can be turned on or off in response to an indication to adjust the threshold voltage of the receiver circuit. For example, this indication can be related to temperature or other threshold varying parameters.
- CMOS receivers results in a lower power consumption, which benefits low power applications for DDR SDRAMs.
- the power reduction compared to a circuit with differential amplifier receivers results from the elimination of the bias currents and the elimination of the current used for the VREF signal generation either “on chip” or in the system.
- FIG. 1 is a block diagram of a prior art receiver
- FIG. 2 is a diagram of a prior art differential amplifier
- FIG. 3 is a timing diagram of a receiver that distorts the duty cycle of a signal
- FIG. 4 shows a receiver of a preferred embodiment of the invention
- FIG. 5 shows the receiver of FIG. 4 in a data receiver circuit
- FIG. 6 is a graph showing the duty cycle of the receiver output over temperature
- FIG. 7 illustrates an example of an input level specification for DQ and DQS signals
- FIG. 8 is a simplified block diagram of a memory device that can utilize aspects of the present invention.
- the present invention will be described with respect to preferred embodiments in a specific context, namely a DDR SDRAM.
- the invention may also be applied, however, to other semiconductor devices where it is useful to have the low power advantages of a CMOS receiver circuit but also useful to maintain the duty cycle of the received data. Examples of such devices include high-speed communications devices, logic devices such as microprocessors and other types of memory devices.
- Some specialty DDR SDRAM devices feature a temperature sensor.
- This component is typically fabricated on the semiconductor chip and outputs a signal that varies based upon the temperature of the integrated circuit.
- the information from the temperature sensor can be used to adjust the threshold of the CMOS resistor over temperature.
- other sensors such as those that measure process variations, voltage variations or other variations, can be used instead of, or in addition to, the temperature sensor.
- FIG. 4 shows a CMOS receiver with a two-segment temperature controlled duty cycle adjustment.
- the receiver includes a p-channel field effect transistor 42 coupled in series with an n-channel field effect transistor 44 .
- These transistors 42 and 44 form the basic CMOS receiver (e.g., coupled as an inverter).
- the transistor 42 includes a current path coupled between the supply node VDD (e.g., 3.3V or 2.5V or 1.8V) and the inverter output node 46 .
- transistor 44 has a current path coupled between the ground node and the output node 46 .
- Both transistors 42 and 44 include a gate coupled to the data input node DATAin.
- the inverter output node 46 is coupled to an optional driver 56 .
- the CMOS receiver 40 can be disabled by the transistors 48 and 50 using the enable signal /EN.
- the transistor 48 is a p-channel transistor with a current path coupled between the pull-up transistor 42 and the supply node VDD.
- the enable signal /EN When the enable signal /EN is active (i.e., LOW in this case) the transistor 48 electrically couples pull-up transistor 42 to the power supply VDD to allow proper operation of the inverter.
- the enable signal /EN is inactive (i.e., HIGH) the transistor 48 turns off and prevents the inverter from receiving power.
- the transistor 50 is, in this embodiment, an n-channel transistor with a current path coupled between the inverter output node 46 and ground.
- the enable signal /EN When the enable signal /EN is active (i.e., LOW), the transistor 50 is turned off and does not affect operation.
- the enable signal /EN When the enable signal /EN is inactive (i.e., HIGH), however, the transistor 50 is rendered conductive and holds the output node 46 in a low voltage state.
- the embodiment CMOS receiver 40 features at least one additional transistor 52 coupled in parallel to either p-channel transistor 42 or n-channel transistor 44 .
- a p-channel transistor 52 is coupled in parallel to the input p-channel transistor 42 .
- an n-channel transistor (not shown) can be coupled in parallel to pull-down transistor 44 .
- multiple ones of these transistors can be included.
- the transistor 52 can be switched on or off with the control signal TEMP, which is used to turn on or turn off switch 54 .
- the switch 54 is an n-channel transistor with a current path coupled between the current path of the additional transistor 42 and the output node 46 .
- the control signal TEMP is derived from the temperature sensor 58 (shown in FIG. 5 ). Adding or subtracting this p-channel transistor 52 to the circuit can change the PFET to NFET size ratio of the inverter 42 / 44 according to the value of the TEMP signal. Switching the TEMP signal according to a temperature threshold measured by the temperature sensor divides the CMOS receiver operation mode into two temperature segments (e.g., warmer or colder than the temperature threshold).
- the switching threshold of the receiver can be changed.
- more “temperature segments” can be added by adding more p-channel and/or n-channel transistors in parallel. Each of these transistors would be controlled by different TEMP signal versions.
- control signal TEMP is a digital signal that is in first binary state (e.g., high) when the device temperature exceeds a temperature threshold and is in a second binary state (e.g., low) when the device temperature is below the temperature threshold.
- the transistor 52 can be operated in its linear range by an analog control signal TEMP. In this example, the resistance, and therefore the amount of current flow, will be varied as the value of the signal TEMP varies through the operating range of the transistor 52 .
- FIG. 5 shows a new receiver 60 concept with a temperature sensor 58 .
- the data receivers 40 and 40 ′ contain the CMOS receiver illustrated in FIG. 4 , the described variations thereof.
- the receiver circuit 60 includes a temperature sensor 58 with an output for carrying a signal TEMP. As discussed above, the value of the signal TEMP is related to a temperature of the receiver circuit 60 .
- An on-chip temperature sensor is described in U.S. patent applications Ser. No. 10/144,572, filed May 13, 2002, which is published as 2003/0210505 and Ser. No. 10/144,579, filed May 13, 2002, which published as 2003/0210506. Both of these applications are incorporated herein by reference.
- a data receiver 40 has an input coupled to a data input node to receive data signal VDQ.
- the data receiver 40 also including a control input coupled to the output of the temperature sensor 58 , as discussed above.
- a strobe receiver 40 ′ includes an input coupled to the strobe input VDQS. The strobe receiver 40 ′ is also controlled by the output of the temperature sensor 58 .
- the output of the strobe receiver 40 ′ is provided to a driver 62 , which drives the latch control inputs of latch 64 and also latch 66 .
- latchs 64 and 66 can be implemented with any appropriate latch circuit.
- a delay element 68 is coupled between the output of data receiver 40 and the inputs of the latches 64 and 66 . After the delay element 68 , the data line is applied to both latchs 64 and 66 .
- the master-slave latch 64 retains the data sent with the falling edge of DQS and the master-slave-slave latch 66 retains the data sent with to the rising edge of DQS.
- FIG. 6 provides a graph showing the duty cycle of the receiver output over temperatures for both receiver settings of the control signal TEMP.
- a TEMP signal with a HIGH value indicates the “warm setting” and a TEMP signal with a low value indicates a “cold setting.”
- the graphs are generated by changing voltage and process conditions over each temperature. (The black vertical lines indicate each set of changes.) Both graphs have a decreasing duty cycle towards the colder temperatures. The variations of the slope are caused by other influences to the duty cycle that are not compensated with this solution (mostly caused by process and voltage variations).
- the shaded area over the dashed line indicates the error tolerance of the TEMP signal, which is based on the accuracy of the temperature sensor and other factors.
- the dashed horizontal lines labeled “Max Tolerance” and “Min Tolerance,” indicate the tolerance limits of the signal duty cycle with which the DDR SDRAM can guarantee the DQ setup and hold times. Neither the warm nor the cold setting itself can guarantee these tolerance limits of the device. Switching between the warm and the cold setting within the temperature range, indicated by the shaded rectangle, results in a duty cycle over the whole temperature range that fulfills the DQ setup and hold requirements of the device.
- FIG. 7 illustrates an example of an input level specification for DQ and DQS signals.
- the upper shaded area of the picture indicates the area where a DQ or DQS signal is interpreted as HIGH while the lower shaded area indicates the LOW signal area.
- the white area indicates the signal noise margin between the two shaded areas.
- the threshold of the receiver should be within the white area at all times over all PVT variations. Adjusting the input threshold of the DQ and DQS receiver over temperature also helps to guarantee that the threshold of the receivers stays within the white area of the diagram.
- FIG. 8 illustrates a functional block diagram of a DRAM device 70 .
- all of the elements shown in FIG. 8 are formed on a single semiconductor substrate.
- An array 72 includes a number of memory cells arranged in rows and columns.
- each memory cell including a pass transistor is coupled in series with a storage capacitor.
- the memory cells are coupled to a number of wordlines along each row and to a number of bitlines along each column. As is known in the art, the bitlines are arranged in complementary pairs.
- an address signal ADDR is transmitted to a column address buffer 76 and row address buffer 80 .
- the column address and row address share external pins so that the row address is received at a first time and the column address is received at a second time.
- the ADDR signals may be transmitted by an external device, such as a memory controller (not shown), for example.
- the column address buffer 76 and row address buffer 80 are adapted to buffer the address signal.
- the outputs of the column address buffer 76 and row address buffer 80 are coupled to a column decoder 74 and row decoder 78 , respectively.
- the column and row decoders 74 and 78 are adapted to decode the signals received from the column address buffer 76 and row address buffer 80 , respectively, to provide the signal input to the array 72 such that the selected row and column can be selected.
- the decoders 74 and 78 are shown as single blocks. It should be understood, however, that the decoders might carry out several levels of predecoding and decoding. Some, all, or none of these levels may be clocked.
- Data that is addressed in memory 70 will be written into memory 72 or read from memory 72 via data buffer (DB) 82 .
- the data receiver 60 discussed above is included within the data buffer 82 .
- the data buffer and the associated line are provided to represent the read and write path, which may include a large number of lines and other components (e.g., secondary sense amplifiers).
- multiple bits e.g., 4, 8 or 16
- multiple data receivers 40 will be included along with a data strobe receiver 40 ′.
- control circuitry 84 is a simplified illustration of control signals.
- a number of control signals referred to generically as CONTROL, are received from a source external to the memory device 70 (e.g., from a memory controller, not shown).
- the control circuitry block 84 is shown as being coupled to the array, where it will provide various control signals to control operation of the device.
- a clock signal CLK is also shown in order to illustrate that the various components may be clocked, either by an external clock or clocks derived from the external clock or other signals.
- the output of the control circuitry 84 will typically control the row and the column path and also the data path. The data path can also be clocked in addition to the data strobe.
Abstract
A receiver for use in a device such as a memory device is provided. The receiver circuit is located on the same integrated circuit as a temperature sensor (or other sensor). A data receiver and strobe receiver are coupled to the temperature sensor. A latch receives a data input from the data receiver and this data input is latched based upon the strobe receiver. In the preferred embodiment, the timing of these inputs is controlled, at least in part, by the temperature sensor output.
Description
- This is a divisional of application Ser. No. 10/882,592, which was filed on Jul. 1, 2004 and is incorporated herein by reference.
- The present invention relates generally to circuits, and more particularly to a circuit and method for adjusting threshold drift over temperature in a CMOS receiver.
- The preferred embodiment of the present invention is directed toward a data receiver in a device such as a double data rate (DDR) synchronous dynamic random access (SDRAM) memory. In a DDR SDRAM, data is sampled at both the rising edge and the falling edge of a clock signal.
FIG. 1 shows a known DDRreceiver 10. - Double data rate SDRAMs latch data VDQ with both edges of a data strobe DQSin. To be able to do so, a data strobe signal VDQS is received on the SDRAM and then driven to the data receive and latch blocks. In these receive and latch blocks, the data and strobe signals are received in identical receiver elements. The core element of DDR SDRAM receiver elements is usually a differential amplifier 12 (14) or a derivative of a differential amplifier. In the illustrated circuit, the
differential amplifier 12 receives the data signal VDQ and thedifferential amplifier 14 receives the strobe signal VDQS. - Each differential amplifier 12 (or 14) compares the input voltage on the DQ (or DQS) node to a reference voltage VREF to detect the value (HIGH or LOW) of the received signal. At the output of the
data receiver 12, the signal DQin is then delayed bydelay element 16 to match the delay that is needed for the internal DQS signal to be driven to thedata latches latches driver block 22. - After the
delay block 16, the data line is split to twolatch blocks latches -
FIG. 2 shows a typicaldifferential amplifier 12. (Onlyamplifier 12 is shown sinceamplifier 14 includes the same elements.)Differential amplifier 12 includes transistors 26-32 arranged as a current mirror. Thedifferential amplifier 12 typically features some sort ofcurrent source 24 as a bias to operate the amplifier. A typical DDR SDRAM includes a number of differential amplifiers and the bias current of all of these devices can add up to several milliamps. This relatively large current consumes a significant portion of the power budget of a DDR SDRAM, especially during standby modes. For specialty DDR SDRAMS, such as a Mobile DDR SDRAM where power consumption is one of the most important features of the device, a more power efficient receiver implementation is desirable. - Other devices use CMOS receivers instead of differential amplifiers. A CMOS receiver is basically an inverter, including an n-channel transistor coupled in series with a p-channel transistor. CMOS inverters, however, have a major drawback as compared to differential amplifiers. The threshold voltage of a CMOS inverter changes greatly over process temperature and voltage (PVT) variations. A changing threshold of a receiver influences the switching point of that receiver. If the threshold of a receiver is “off center,” the duty cycle of the received signal is distorted.
-
FIG. 3 shows the effects of such a duty cycle distortion through a CMOS receiver. The upper pair of signals (INnomTH, OUTnomTH) display the ideal receiver input to output behavior. The threshold of the receiver (dashed line) is in the middle of the input signal INnomTH. That is, the threshold voltage is substantially equal to the reference voltage. Thus the output signal OUTnomTH has the same duty cycle (i.e., PWin=PWout). - The second pair of signals (INhighTH, OUThighTH) shows the situation where the threshold is higher than the reference voltage. Referring to the figure, the signal INhighTH shows that the receiver has a threshold that is located above the middle of the signal INhighTH. As a result, the signal OUThighTH has a duty cycle that favors the low phase of the pulse (i.e., PWin>PWout).
- Finally, the third (lowest on the page) pair of signals (INlowTH, OUTlowTH) shows the situation where the threshold is lower than the reference voltage. When the threshold of the receiver is lower than the middle of the input signal InlowTH, the resulting duty cycle of the output signal OUTlowTH favors the high phase of the pulse (i.e., PWin>PWout).
- Those duty cycle distortions severely impact the setup and hold margin of the input stages. Since a DDR SDRAM needs to latch data to both edges of the VDQS, any deviation of the pulse width affects the setup and hold system budget with a factor of two. Large duty cycle distortions are therefore not acceptable, especially at higher speeds where the system budget for setup and hold time gets smaller.
- These and other problems are generally solved or circumvented, and technical advantages are generally achieved, by preferred embodiments of the present invention, which provide a circuit and method. for adjusting threshold drift over temperature in a CMOS receiver.
- In one aspect, the present invention provides for the use of an on-chip temperature sensor to change the p-channel to n-channel size ratio of a CMOS receiver to adjust the threshold of that receiver over temperature variations. By adjusting the threshold and the resulting output duty cycle of the CMOS receiver, this receiver is especially useful in lower power applications such as specialty DDR SDRAM devices that feature a temperature sensor.
- In the preferred embodiment, a receiver for use in a device such as a memory device is provided. The receiver circuit includes a temperature sensor (or other sensor) with an output for carrying a signal with a value related to a temperature (or other parameter) of the receiver circuit. A data receiver and strobe receiver are coupled to the temperature sensor. A latch receives data input from the data receiver and this data input is latched based upon the strobe receiver. In the preferred embodiment, the timing of these inputs is controlled, at least in part, by the temperature sensor output.
- In accordance with a preferred embodiment of the present invention, the receiver circuits each include a first transistor (e.g., NMOS) with a current path coupled between a first voltage node (e.g., VSS) and the receiver output. A second transistor (e.g., PMOS) has a current path coupled between a second voltage node (e.g., VDD) and the output and a third transistor has a current path coupled between the second voltage node (e.g., VDD) and the output. Each of these transistors has a gate coupled to the input node of the receiver. A switch is coupled between the third transistor and the output node. This switch can be turned on or off in response to an indication to adjust the threshold voltage of the receiver circuit. For example, this indication can be related to temperature or other threshold varying parameters.
- The use of CMOS receivers results in a lower power consumption, which benefits low power applications for DDR SDRAMs. The power reduction compared to a circuit with differential amplifier receivers results from the elimination of the bias currents and the elimination of the current used for the VREF signal generation either “on chip” or in the system.
- For a more complete understanding of the present invention, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
-
FIG. 1 is a block diagram of a prior art receiver; -
FIG. 2 is a diagram of a prior art differential amplifier; -
FIG. 3 is a timing diagram of a receiver that distorts the duty cycle of a signal; -
FIG. 4 shows a receiver of a preferred embodiment of the invention; -
FIG. 5 shows the receiver ofFIG. 4 in a data receiver circuit; -
FIG. 6 is a graph showing the duty cycle of the receiver output over temperature; -
FIG. 7 illustrates an example of an input level specification for DQ and DQS signals; and -
FIG. 8 is a simplified block diagram of a memory device that can utilize aspects of the present invention. - The making and using of the presently preferred embodiments are discussed in detail below. It should be appreciated, however, that the present invention provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the invention, and do not limit the scope of the invention.
- The present invention will be described with respect to preferred embodiments in a specific context, namely a DDR SDRAM. The invention may also be applied, however, to other semiconductor devices where it is useful to have the low power advantages of a CMOS receiver circuit but also useful to maintain the duty cycle of the received data. Examples of such devices include high-speed communications devices, logic devices such as microprocessors and other types of memory devices.
- Some specialty DDR SDRAM devices (e.g., a mobile DDR SDRAM) feature a temperature sensor. This component is typically fabricated on the semiconductor chip and outputs a signal that varies based upon the temperature of the integrated circuit. In the preferred embodiment, the information from the temperature sensor can be used to adjust the threshold of the CMOS resistor over temperature. In other embodiments, other sensors, such as those that measure process variations, voltage variations or other variations, can be used instead of, or in addition to, the temperature sensor.
-
FIG. 4 shows a CMOS receiver with a two-segment temperature controlled duty cycle adjustment. The receiver includes a p-channelfield effect transistor 42 coupled in series with an n-channelfield effect transistor 44. Thesetransistors transistor 42 includes a current path coupled between the supply node VDD (e.g., 3.3V or 2.5V or 1.8V) and theinverter output node 46. Similarly,transistor 44 has a current path coupled between the ground node and theoutput node 46. Bothtransistors inverter output node 46 is coupled to anoptional driver 56. - The
CMOS receiver 40 can be disabled by thetransistors transistor 48 is a p-channel transistor with a current path coupled between the pull-uptransistor 42 and the supply node VDD. When the enable signal /EN is active (i.e., LOW in this case) thetransistor 48 electrically couples pull-uptransistor 42 to the power supply VDD to allow proper operation of the inverter. When the enable signal /EN is inactive (i.e., HIGH), thetransistor 48 turns off and prevents the inverter from receiving power. - The
transistor 50 is, in this embodiment, an n-channel transistor with a current path coupled between theinverter output node 46 and ground. When the enable signal /EN is active (i.e., LOW), thetransistor 50 is turned off and does not affect operation. When the enable signal /EN is inactive (i.e., HIGH), however, thetransistor 50 is rendered conductive and holds theoutput node 46 in a low voltage state. - The
embodiment CMOS receiver 40 features at least oneadditional transistor 52 coupled in parallel to either p-channel transistor 42 or n-channel transistor 44. In the example ofFIG. 4 , a p-channel transistor 52 is coupled in parallel to the input p-channel transistor 42. In other embodiments, an n-channel transistor (not shown) can be coupled in parallel to pull-down transistor 44. In some embodiment, multiple ones of these transistors can be included. - The
transistor 52 can be switched on or off with the control signal TEMP, which is used to turn on or turn offswitch 54. In this case, theswitch 54 is an n-channel transistor with a current path coupled between the current path of theadditional transistor 42 and theoutput node 46. The control signal TEMP is derived from the temperature sensor 58 (shown inFIG. 5 ). Adding or subtracting this p-channel transistor 52 to the circuit can change the PFET to NFET size ratio of theinverter 42/44 according to the value of the TEMP signal. Switching the TEMP signal according to a temperature threshold measured by the temperature sensor divides the CMOS receiver operation mode into two temperature segments (e.g., warmer or colder than the temperature threshold). By changing the PFET to NFET ratio, the switching threshold of the receiver can be changed. To refine the threshold adjustment, more “temperature segments” can be added by adding more p-channel and/or n-channel transistors in parallel. Each of these transistors would be controlled by different TEMP signal versions. - In the preferred embodiment, the control signal TEMP is a digital signal that is in first binary state (e.g., high) when the device temperature exceeds a temperature threshold and is in a second binary state (e.g., low) when the device temperature is below the temperature threshold. In an alternate embodiment, the
transistor 52 can be operated in its linear range by an analog control signal TEMP. In this example, the resistance, and therefore the amount of current flow, will be varied as the value of the signal TEMP varies through the operating range of thetransistor 52. -
FIG. 5 shows anew receiver 60 concept with atemperature sensor 58. Thedata receivers FIG. 4 , the described variations thereof. Thereceiver circuit 60 includes atemperature sensor 58 with an output for carrying a signal TEMP. As discussed above, the value of the signal TEMP is related to a temperature of thereceiver circuit 60. An on-chip temperature sensor is described in U.S. patent applications Ser. No. 10/144,572, filed May 13, 2002, which is published as 2003/0210505 and Ser. No. 10/144,579, filed May 13, 2002, which published as 2003/0210506. Both of these applications are incorporated herein by reference. - A
data receiver 40 has an input coupled to a data input node to receive data signal VDQ. Thedata receiver 40 also including a control input coupled to the output of thetemperature sensor 58, as discussed above. Similarly, astrobe receiver 40′ includes an input coupled to the strobe input VDQS. Thestrobe receiver 40′ is also controlled by the output of thetemperature sensor 58. - The output of the
strobe receiver 40′ is provided to adriver 62, which drives the latch control inputs oflatch 64 and also latch 66. Theselatchs delay element 68 is coupled between the output ofdata receiver 40 and the inputs of thelatches delay element 68, the data line is applied to bothlatchs slave latch 64 retains the data sent with the falling edge of DQS and the master-slave-slave latch 66 retains the data sent with to the rising edge of DQS. -
FIG. 6 provides a graph showing the duty cycle of the receiver output over temperatures for both receiver settings of the control signal TEMP. For example, a TEMP signal with a HIGH value indicates the “warm setting” and a TEMP signal with a low value indicates a “cold setting.” The graphs are generated by changing voltage and process conditions over each temperature. (The black vertical lines indicate each set of changes.) Both graphs have a decreasing duty cycle towards the colder temperatures. The variations of the slope are caused by other influences to the duty cycle that are not compensated with this solution (mostly caused by process and voltage variations). The vertical dashed line in the middle of the “Warm” area indicates the temperature that changes the level of the TEMP signal fromFIG. 4 . (In the example ofFIG. 4 : TEMP=high=>Hot temperature segment; TEMP=low=>Cold segment). The shaded area over the dashed line indicates the error tolerance of the TEMP signal, which is based on the accuracy of the temperature sensor and other factors. - The dashed horizontal lines, labeled “Max Tolerance” and “Min Tolerance,” indicate the tolerance limits of the signal duty cycle with which the DDR SDRAM can guarantee the DQ setup and hold times. Neither the warm nor the cold setting itself can guarantee these tolerance limits of the device. Switching between the warm and the cold setting within the temperature range, indicated by the shaded rectangle, results in a duty cycle over the whole temperature range that fulfills the DQ setup and hold requirements of the device.
-
FIG. 7 illustrates an example of an input level specification for DQ and DQS signals. The upper shaded area of the picture indicates the area where a DQ or DQS signal is interpreted as HIGH while the lower shaded area indicates the LOW signal area. The white area indicates the signal noise margin between the two shaded areas. To ensure that the receiver operates correctly, the threshold of the receiver should be within the white area at all times over all PVT variations. Adjusting the input threshold of the DQ and DQS receiver over temperature also helps to guarantee that the threshold of the receivers stays within the white area of the diagram. - In the preferred embodiment, the data receiver is used in a double data rate SDRAM device.
FIG. 8 illustrates a functional block diagram of aDRAM device 70. Preferably, all of the elements shown inFIG. 8 , including the temperature sensor, are formed on a single semiconductor substrate. Anarray 72 includes a number of memory cells arranged in rows and columns. For a DRAM, each memory cell including a pass transistor is coupled in series with a storage capacitor. The memory cells are coupled to a number of wordlines along each row and to a number of bitlines along each column. As is known in the art, the bitlines are arranged in complementary pairs. - To access a particular cell in the
array 72, an address signal ADDR is transmitted to acolumn address buffer 76 androw address buffer 80. In a typical DRAM chip, the column address and row address share external pins so that the row address is received at a first time and the column address is received at a second time. The ADDR signals may be transmitted by an external device, such as a memory controller (not shown), for example. - The
column address buffer 76 androw address buffer 80 are adapted to buffer the address signal. The outputs of thecolumn address buffer 76 androw address buffer 80 are coupled to acolumn decoder 74 androw decoder 78, respectively. The column androw decoders column address buffer 76 androw address buffer 80, respectively, to provide the signal input to thearray 72 such that the selected row and column can be selected. - In
FIG. 8 , thedecoders - Data that is addressed in
memory 70 will be written intomemory 72 or read frommemory 72 via data buffer (DB) 82. Thedata receiver 60 discussed above is included within thedata buffer 82. Once again, this portion ofFIG. 8 is simplified. The data buffer and the associated line are provided to represent the read and write path, which may include a large number of lines and other components (e.g., secondary sense amplifiers). In the preferred embodiment, multiple bits (e.g., 4, 8 or 16) are input and output simultaneously. As a result,multiple data receivers 40 will be included along with adata strobe receiver 40′. - Also shown in
FIG. 8 iscontrol circuitry 84, which is a simplified illustration of control signals. A number of control signals, referred to generically as CONTROL, are received from a source external to the memory device 70 (e.g., from a memory controller, not shown). Thecontrol circuitry block 84 is shown as being coupled to the array, where it will provide various control signals to control operation of the device. A clock signal CLK is also shown in order to illustrate that the various components may be clocked, either by an external clock or clocks derived from the external clock or other signals. The output of thecontrol circuitry 84 will typically control the row and the column path and also the data path. The data path can also be clocked in addition to the data strobe. - While this invention has been described with reference to illustrative embodiments, this description is not intended to be construed in a limiting sense. Various modifications and combinations of the illustrative embodiments, as well as other embodiments of the invention, will be apparent to persons skilled in the art upon reference to the description. It is therefore intended that the appended claims encompass any such modifications or embodiments.
Claims (14)
1. A receiver circuit comprising:
a sensor including an output for carrying a signal with a value related to a temperature of the receiver circuit;
a data receiver with an input coupled to a data input node, the data receiver including a control input coupled to the output of the sensor;
a first latch with an input coupled to an output of the data receiver;
a second latch with an input coupled to the output of the data receiver;
a strobe receiver with an input coupled to a strobe input node, the strobe receiver including a control input coupled to the output of the temperature sensor, the strobe receiver also including an output coupled to a control input of the first latch and to a control input of the second latch.
2. The circuit of claim 1 wherein the sensor comprises a temperature sensor.
3. The circuit of claim 1 and further comprising a driver coupled between the output of the strobe receiver and the control inputs of the first and second latches.
4. The circuit of claim 1 and further comprising a delay element coupled between the output of the data receiver and the inputs of the first and second latches.
5. The circuit of claim 1 wherein the data receiver comprises a CMOS receiver and the strobe receiver comprises a CMOS receiver.
6. The circuit of claim 4 wherein the data receiver comprises:
a first transistor with a current path coupled between a first voltage node and the output of the data receiver, the first transistor including a gate coupled to the data input node;
a second transistor with a current path coupled between a second voltage node and the output of the data receiver, the second transistor including a gate coupled to the data input node;
a third transistor with a current path coupled between the second voltage node and the output of the data receiver, the third transistor including a gate coupled to the data input node; and
a switch with a current path coupled between the current path of the third transistor and the output of the data receiver, the switch being turned on and off in response the signal carried on the output of the temperature sensor.
7. The circuit of claim 5 wherein the first transistor comprises an n-channel transistor and the first voltage node is coupled to a ground potential and wherein the second and third transistors comprise p-channel transistors and the second voltage node is coupled to a VDD potential.
8. The circuit of claim 5 wherein the first transistor comprises a p-channel transistor and the first voltage node is coupled to a VDD potential and wherein the second and third transistors comprise n-channel transistors and the second voltage node is coupled to a ground potential.
9. The circuit of claim 5 and further comprising:
a fourth transistor with a current path coupled between the second voltage node and the output node, the fourth transistor including a gate coupled to the input node; and
a second switch with a current path coupled between the current path of the fourth transistor and the output node, the second switch being turned on or off in response to a second indication to adjust a threshold voltage of the receiver circuit
10. The circuit of claim 5 and further comprising:
a fourth transistor with a current path coupled between the first voltage node and the output node, the fourth transistor including a gate coupled to the input node; and
a second switch with a current path coupled between the current path of the fourth transistor and the output node, the second switch being turned on or off in response to a second indication to adjust a threshold voltage of the receiver circuit.
11. A double data rate synchronous dynamic random access memory device comprising:
an array of memory cells arranged in rows and columns, each memory cell including a pass transistor coupled in series with a storage capacitor;
a row decoder coupled to the array;
a column decoder coupled to the array;
a clock receiver coupled to receive an external clock signal, the clock signal being used to derive a signal coupled to at least one of the row decoder or the column decoder;
a temperature sensor including an output for carrying a signal with a value related to a temperature of the memory device;
a data receiver with an input coupled to a data input node, the data receiver including a control input coupled to the output of the temperature sensor;
a first latch with an input coupled to an output of the data receiver;
a second latch with an input coupled to the output of the data receiver;
a strobe receiver with an input coupled to a strobe input node, the strobe receiver including a control input coupled to the output of the temperature sensor, the strobe receiver also including an output coupled to a control input of the first latch and to a control input of the second latch.
12. The device of claim 11 wherein the first latch retains data received at a rising edge of a strobe signal and the second latch retains data received at a falling edge of the strobe signal.
13. The device of claim 11 wherein the data receiver comprises a CMOS receiver and the strobe receiver comprises a CMOS receiver.
14. The circuit of claim 12 wherein the data receiver comprises:
a first transistor with a current path coupled between a first voltage node and the output of the data receiver, the first transistor including a gate coupled to the data input node;
a second transistor with a current path coupled between a second voltage node and the output of the data receiver, the second transistor including a gate coupled to the data input node;
a third transistor with a current path coupled between the second voltage node and the output of the data receiver, the third transistor including a gate coupled to the data input node; and
a switch with a current path coupled between the current path of the third transistor and the output of the data receiver, the switch being turned on and off in response the signal carried on the output of the temperature sensor.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/804,092 US20070223288A1 (en) | 2004-07-01 | 2007-05-17 | Circuit and method for adjusting threshold drift over temperature in a CMOS receiver |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/882,592 US7289374B2 (en) | 2004-07-01 | 2004-07-01 | Circuit and method for adjusting threshold drift over temperature in a CMOS receiver |
US11/804,092 US20070223288A1 (en) | 2004-07-01 | 2007-05-17 | Circuit and method for adjusting threshold drift over temperature in a CMOS receiver |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/882,592 Division US7289374B2 (en) | 2004-07-01 | 2004-07-01 | Circuit and method for adjusting threshold drift over temperature in a CMOS receiver |
Publications (1)
Publication Number | Publication Date |
---|---|
US20070223288A1 true US20070223288A1 (en) | 2007-09-27 |
Family
ID=35511647
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/882,592 Expired - Fee Related US7289374B2 (en) | 2004-07-01 | 2004-07-01 | Circuit and method for adjusting threshold drift over temperature in a CMOS receiver |
US11/804,092 Abandoned US20070223288A1 (en) | 2004-07-01 | 2007-05-17 | Circuit and method for adjusting threshold drift over temperature in a CMOS receiver |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/882,592 Expired - Fee Related US7289374B2 (en) | 2004-07-01 | 2004-07-01 | Circuit and method for adjusting threshold drift over temperature in a CMOS receiver |
Country Status (2)
Country | Link |
---|---|
US (2) | US7289374B2 (en) |
DE (1) | DE102005030594A1 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2014068739A1 (en) * | 2012-10-31 | 2014-05-08 | 富士通株式会社 | Information processing device, and memory test method |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7696800B2 (en) * | 2007-02-06 | 2010-04-13 | Agere Systems Inc. | Method and apparatus for detecting and adjusting characteristics of a signal |
JP2013065372A (en) * | 2011-09-16 | 2013-04-11 | Elpida Memory Inc | Semiconductor device and information processing system using the same |
US9368172B2 (en) | 2014-02-03 | 2016-06-14 | Rambus Inc. | Read strobe gating mechanism |
US10378967B1 (en) | 2016-10-27 | 2019-08-13 | Rambus Inc. | Dual temperature band integrated circuit device |
US20200119838A1 (en) * | 2018-10-12 | 2020-04-16 | Micron Technology, Inc. | Adapting channel current |
US11935613B2 (en) * | 2020-08-05 | 2024-03-19 | Texas Instruments Incorporated | Method for tuning an external memory interface |
Citations (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5017811A (en) * | 1989-10-27 | 1991-05-21 | Rockwell International Corporation | CMOS TTL input buffer using a ratioed inverter with a threshold voltage adjusted N channel field effect transistor |
US5111081A (en) * | 1990-12-20 | 1992-05-05 | International Business Machines Corporation | Process compensated input switching threshold of a CMOS receiver |
US5329184A (en) * | 1992-11-05 | 1994-07-12 | National Semiconductor Corporation | Method and apparatus for feedback control of I/O characteristics of digital interface circuits |
US5384736A (en) * | 1992-10-30 | 1995-01-24 | Samsung Electronics Co., Ltd. | Data output circuit of a semiconductor memory device |
US5498977A (en) * | 1995-03-03 | 1996-03-12 | Hewlett-Packard Company | Output driver having process, voltage and temperature compensation for delay and risetime |
US6069511A (en) * | 1998-08-26 | 2000-05-30 | National Semiconductor Corporation | Digital slew rate and duty cycle control circuit and method |
US6169434B1 (en) * | 1997-09-05 | 2001-01-02 | Rambus Inc. | Conversion circuit with duty cycle correction for small swing signals, and associated method |
US6466137B1 (en) * | 1999-02-23 | 2002-10-15 | Trw Inc. | Apparatus and method for remote convenience message reception with adjustable pulse detection receiver portion |
US6466071B2 (en) * | 2000-04-10 | 2002-10-15 | Samsung Electronics Co., Ltd. | Methods and circuits for correcting a duty-cycle of a signal |
US6489821B1 (en) * | 2001-08-28 | 2002-12-03 | Intel Corporation | High frequency system with duty cycle buffer |
US6501313B2 (en) * | 2000-12-27 | 2002-12-31 | International Business Machines Corporation | Dynamic duty cycle adjuster |
US20030128061A1 (en) * | 2002-01-10 | 2003-07-10 | Patrick Heyne | Method and logic/memory module for correcting the duty cycle of at least one control/reference signal |
US6643790B1 (en) * | 2000-03-06 | 2003-11-04 | Rambus Inc. | Duty cycle correction circuit with frequency-dependent bias generator |
US20030210505A1 (en) * | 2002-05-13 | 2003-11-13 | Infineon Technologies North America Corp. | Use of an on-die temperature sensing scheme for thermal protection of DRAMS |
US20030210506A1 (en) * | 2002-05-13 | 2003-11-13 | Edmonds Johnathan T. | Use of DQ pins on a ram memory chip for a temperature sensing protocol |
US6667660B2 (en) * | 2000-07-28 | 2003-12-23 | Infineon Technologies Ag | Temperature sensor and circuit configuration for controlling the gain of an amplifier circuit |
US20040024561A1 (en) * | 2002-08-02 | 2004-02-05 | Huckaby Jennifer Faye | Method and apparatus for temperature throttling the access frequency of an integrated circuit |
US6690202B1 (en) * | 2001-09-28 | 2004-02-10 | Xilinx, Inc. | Correction of duty-cycle distortion in communications and other circuits |
US6826390B1 (en) * | 1999-07-14 | 2004-11-30 | Fujitsu Limited | Receiver, transceiver circuit, signal transmission method, and signal transmission system |
US7027325B2 (en) * | 2004-05-11 | 2006-04-11 | Kabushiki Kaisha Toshiba | Magnetic random access memory |
-
2004
- 2004-07-01 US US10/882,592 patent/US7289374B2/en not_active Expired - Fee Related
-
2005
- 2005-06-30 DE DE102005030594A patent/DE102005030594A1/en not_active Ceased
-
2007
- 2007-05-17 US US11/804,092 patent/US20070223288A1/en not_active Abandoned
Patent Citations (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5017811A (en) * | 1989-10-27 | 1991-05-21 | Rockwell International Corporation | CMOS TTL input buffer using a ratioed inverter with a threshold voltage adjusted N channel field effect transistor |
US5111081A (en) * | 1990-12-20 | 1992-05-05 | International Business Machines Corporation | Process compensated input switching threshold of a CMOS receiver |
US5384736A (en) * | 1992-10-30 | 1995-01-24 | Samsung Electronics Co., Ltd. | Data output circuit of a semiconductor memory device |
US5329184A (en) * | 1992-11-05 | 1994-07-12 | National Semiconductor Corporation | Method and apparatus for feedback control of I/O characteristics of digital interface circuits |
US5498977A (en) * | 1995-03-03 | 1996-03-12 | Hewlett-Packard Company | Output driver having process, voltage and temperature compensation for delay and risetime |
US6169434B1 (en) * | 1997-09-05 | 2001-01-02 | Rambus Inc. | Conversion circuit with duty cycle correction for small swing signals, and associated method |
US6069511A (en) * | 1998-08-26 | 2000-05-30 | National Semiconductor Corporation | Digital slew rate and duty cycle control circuit and method |
US6466137B1 (en) * | 1999-02-23 | 2002-10-15 | Trw Inc. | Apparatus and method for remote convenience message reception with adjustable pulse detection receiver portion |
US6826390B1 (en) * | 1999-07-14 | 2004-11-30 | Fujitsu Limited | Receiver, transceiver circuit, signal transmission method, and signal transmission system |
US6643790B1 (en) * | 2000-03-06 | 2003-11-04 | Rambus Inc. | Duty cycle correction circuit with frequency-dependent bias generator |
US6466071B2 (en) * | 2000-04-10 | 2002-10-15 | Samsung Electronics Co., Ltd. | Methods and circuits for correcting a duty-cycle of a signal |
US6667660B2 (en) * | 2000-07-28 | 2003-12-23 | Infineon Technologies Ag | Temperature sensor and circuit configuration for controlling the gain of an amplifier circuit |
US6501313B2 (en) * | 2000-12-27 | 2002-12-31 | International Business Machines Corporation | Dynamic duty cycle adjuster |
US6489821B1 (en) * | 2001-08-28 | 2002-12-03 | Intel Corporation | High frequency system with duty cycle buffer |
US6690202B1 (en) * | 2001-09-28 | 2004-02-10 | Xilinx, Inc. | Correction of duty-cycle distortion in communications and other circuits |
US20030128061A1 (en) * | 2002-01-10 | 2003-07-10 | Patrick Heyne | Method and logic/memory module for correcting the duty cycle of at least one control/reference signal |
US20030210505A1 (en) * | 2002-05-13 | 2003-11-13 | Infineon Technologies North America Corp. | Use of an on-die temperature sensing scheme for thermal protection of DRAMS |
US20030210506A1 (en) * | 2002-05-13 | 2003-11-13 | Edmonds Johnathan T. | Use of DQ pins on a ram memory chip for a temperature sensing protocol |
US20040024561A1 (en) * | 2002-08-02 | 2004-02-05 | Huckaby Jennifer Faye | Method and apparatus for temperature throttling the access frequency of an integrated circuit |
US7027325B2 (en) * | 2004-05-11 | 2006-04-11 | Kabushiki Kaisha Toshiba | Magnetic random access memory |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2014068739A1 (en) * | 2012-10-31 | 2014-05-08 | 富士通株式会社 | Information processing device, and memory test method |
JP5915764B2 (en) * | 2012-10-31 | 2016-05-11 | 富士通株式会社 | Information processing apparatus and memory test method |
Also Published As
Publication number | Publication date |
---|---|
DE102005030594A1 (en) | 2006-01-26 |
US7289374B2 (en) | 2007-10-30 |
US20060003715A1 (en) | 2006-01-05 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6384674B2 (en) | Semiconductor device having hierarchical power supply line structure improved in operating speed | |
US6297624B1 (en) | Semiconductor device having an internal voltage generating circuit | |
CN111954905B (en) | Apparatus and method for duty cycle distortion correction of a clock | |
US6385127B1 (en) | Synchronous semiconductor device and method for latching input signals | |
CN108231114B (en) | Read assist circuit for static random access memory | |
US7466604B2 (en) | SRAM voltage control for improved operational margins | |
US7936181B2 (en) | Method and circuit for off chip driver control, and memory device using same | |
KR101605463B1 (en) | Delay locked loop circuit having delay line nonsensitive PVT variation | |
JP3704188B2 (en) | Semiconductor memory device | |
US8891318B2 (en) | Semiconductor device having level shift circuit | |
US7498844B2 (en) | Output driver for dynamic random access memory | |
US20100177588A1 (en) | Calibration circuit and calibration method | |
US20070223288A1 (en) | Circuit and method for adjusting threshold drift over temperature in a CMOS receiver | |
US8451670B2 (en) | Adaptive and dynamic stability enhancement for memories | |
US10249358B1 (en) | Apparatuses and methods for configurable command and data input circuits for semiconductor memories | |
US10985753B2 (en) | Apparatuses and methods for providing bias signals in a semiconductor device | |
US6292413B1 (en) | Semiconductor device, semiconductor memory device and semiconductor integrated circuit device | |
US8565032B2 (en) | Semiconductor device | |
US6318707B1 (en) | Semiconductor integrated circuit device | |
US11335385B2 (en) | Apparatuses including temperature-based threshold voltage compensated sense amplifiers and methods for compensating same | |
US8856577B2 (en) | Semiconductor device having multiplexer | |
US10373655B2 (en) | Apparatuses and methods for providing bias signals according to operation modes as supply voltages vary in a semiconductor device | |
US9001610B2 (en) | Semiconductor device generating internal voltage | |
US20110090000A1 (en) | Signal transmission circuit | |
JP2013236157A (en) | Input circuit and semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO PAY ISSUE FEE |
|
AS | Assignment |
Owner name: QIMONDA AG,GERMANY Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INFINEON TECHNOLOGIES AG;REEL/FRAME:023768/0001 Effective date: 20060425 Owner name: QIMONDA AG, GERMANY Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INFINEON TECHNOLOGIES AG;REEL/FRAME:023768/0001 Effective date: 20060425 |