US20060261835A1 - Method and apparatus for burn-in optimization - Google Patents

Method and apparatus for burn-in optimization Download PDF

Info

Publication number
US20060261835A1
US20060261835A1 US10/908,620 US90862005A US2006261835A1 US 20060261835 A1 US20060261835 A1 US 20060261835A1 US 90862005 A US90862005 A US 90862005A US 2006261835 A1 US2006261835 A1 US 2006261835A1
Authority
US
United States
Prior art keywords
burn
integrated circuit
temperature
power dissipation
input signals
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US10/908,620
Other versions
US7141998B1 (en
Inventor
Wagdi Abadeer
Harold Pilo
Daryl Seitzer
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Priority to US10/908,620 priority Critical patent/US7141998B1/en
Assigned to INTERNATIONAL BUSINESS MACHINES CORPORATION reassignment INTERNATIONAL BUSINESS MACHINES CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: Abadeer, Wagdi W., PILO, HAROLD, SEITZER, DARYL M.
Priority to US11/538,833 priority patent/US7548080B2/en
Publication of US20060261835A1 publication Critical patent/US20060261835A1/en
Application granted granted Critical
Publication of US7141998B1 publication Critical patent/US7141998B1/en
Expired - Fee Related legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/2851Testing of integrated circuits [IC]
    • G01R31/2855Environmental, reliability or burn-in testing
    • G01R31/286External aspects, e.g. related to chambers, contacting devices or handlers
    • G01R31/2868Complete testing stations; systems; procedures; software aspects
    • G01R31/287Procedures; Software aspects
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/2851Testing of integrated circuits [IC]
    • G01R31/2855Environmental, reliability or burn-in testing
    • G01R31/2872Environmental, reliability or burn-in testing related to electrical or environmental aspects, e.g. temperature, humidity, vibration, nuclear radiation
    • G01R31/2874Environmental, reliability or burn-in testing related to electrical or environmental aspects, e.g. temperature, humidity, vibration, nuclear radiation related to temperature

Definitions

  • the present invention generally relates to integrated circuits. More particularly, the present invention provides a method and apparatus for optimizing the burn-in of integrated circuits.
  • Burn-in is a testing procedure that employs elevated voltage and temperature levels to accelerate the electrical failure of integrated circuits. Burn-in may be used as a reliability monitor and/or as a production screen to weed out potential mortalities from an integrated circuit lot.
  • Burn-in power dissipation is exponential with regard to voltage and temperature, so that dropping the voltage or temperature to meet power supply specifications and avoid thermal runaway greatly extends burn-in time.
  • burn-in times will need to become longer and longer, adding significant cost and cycle time to the burn-in process, to a point that may eventually be prohibitive using current burn-in methods.
  • the present invention provides a method and apparatus for optimizing the burn-in of integrated circuit chips.
  • the present invention reduces power consumption during burn-in, while still allowing for elevated voltage and temperature stress levels, by taking advantage of changes that occur within an integrated circuit during burn-in.
  • input conditions e.g., one or more of clocking, input signals, data patterns, etc.
  • a first aspect of the present invention is directed to a method for optimizing a burn-in process for an integrated circuit, comprising: performing a first portion of the burn-in process of the integrated circuit; monitoring a power dissipation of the integrated circuit during the first portion of the burn-in process; increasing a burn-in temperature until the power dissipation of the integrated circuit reaches a predetermined maximum power dissipation; and performing a subsequent portion of the burn-in process of the integrated circuit at the increased burn-in temperature.
  • a second aspect of the present invention is directed to a method for optimizing a burn-in process of an integrated circuit, comprising: performing a plurality of portions of the burn-in process at a predetermined maximum burn-in voltage; and adjusting a burn-in temperature and input conditions applied to the integrated circuit during different portions of the burn-in process of the integrated circuit, while maintaining a power dissipation of the integrated circuit below a predetermined maximum power dissipation.
  • a third aspect of the present invention is directed to a method for optimizing a burn-in process for an integrated circuit, comprising: monitoring a power dissipation of the integrated circuit during the burn-in process; selectively increasing a burn-in temperature of the burn-in process based on the power dissipation; and selectively applying different input conditions to the integrated circuit during the burn-in process to drive changes in the integrated circuit that enhance the burn-in process.
  • FIG. 1 depicts an illustrative burn-in apparatus in accordance with an embodiment of the present invention.
  • FIG. 2 depicts a flow diagram of a method in accordance with an embodiment of the present invention.
  • FIG. 3 depicts a flow diagram of a method in accordance with another embodiment of the present invention.
  • FIG. 4 depicts the shift in magnitude of threshold voltage versus stress time for an illustrative device under normal use conditions.
  • FIG. 5 depicts the nominal increase in the magnitude of threshold voltage versus stress time for an illustrative device under burn-in conditions.
  • FIG. 6 depicts the total increase in the magnitude of threshold voltage shift versus total effective stress time for an illustrative device after burn-in and the application of use conditions.
  • FIG. 7 depicts the percent increase in the magnitude of threshold voltage shift from burn-in due to use conditions.
  • the present invention provides a method and apparatus for optimizing the burn-in of integrated circuit chips. Power consumption during burn-in is reduced, while still allowing for elevated voltage and temperature stress levels, by taking advantage of changes that occur within an integrated circuit during burn-in. Input conditions (e.g., one or more of clocking, input signals, data patterns, etc.) of an integrated circuit are controlled to drive changes in the integrated circuit that enhance optimization of the burn-in conditions.
  • an integrated circuit will generally be referred to as a “device.”
  • the burn-in apparatus 10 includes a device 12 under test, a burn-in tester 14 , and a burn-in controller 16 .
  • the burn-in tester 14 detects defects (fails) in the device 12 during burn-in, monitors the quiescent supply current (Iddq) and power dissipation of the device 12 , and performs other testing functions.
  • the burn-in controller 16 controls the burn-in conditions (e.g., voltage, temperature) applied to the device 12 during burn-in.
  • the burn-in controller 16 also controls the input conditions (e.g., clocking, input signals, data patterns) applied to the device 12 during burn-in.
  • the burn-in controller 16 controls the burn-in and input conditions applied to the device 12 based on instructions from the burn-in tester 14 .
  • FIG. 2 A flow diagram 20 of a method in accordance with an embodiment of the present invention is depicted in FIG. 2 . Various steps in the flow diagram 20 will be described below in conjunction with the components of the burn-in apparatus 10 shown in FIG. 1 .
  • the burn-in temperature is adjusted in conjunction with the form/manner input signals are applied to the device 12 (e.g., either fixed in one state or clocked between states).
  • the burn-in provided by the burn-in apparatus 10 is performed in stages. During each stage, both the burn-in conditions and input conditions are optimized to perform a particular partial function of burn-in and to keep the power dissipation of the device 12 below a desired maximum value. Optimization is provided by applying the maximum desired burn-in voltage Vdd while adjusting the burn-in temperature and the input conditions applied to the device 12 .
  • the first stages of burn-in are designed to induce an increase in the magnitude of the threshold voltage Vt of the NFETs and PFETs in the device 12 , which results in a decrease in device 12 current and a corresponding decrease in the total power dissipation of the device 12 . This allows the burn-in temperature to be increased.
  • step S 1 of the flow diagram 20 illustrated in FIG. 2 burn-in is performed on the device 12 at the maximum desired Vdd and at a temperature (Temp 1 ) for a predetermined period of time (Time 1 ).
  • Temp 1 which may comprise, for example, room temperature, is below the temperature (e.g., 140° C.) typically used in burn-in processes of the prior art.
  • the input signals of device 12 are clocked. This maximizes the effect of conducting hot carriers on the NFETs and PFETs in the device 12 (i.e., reduction of Vt and associated reduction of device 12 current).
  • Step S 1 results in a partial burn-in of device 12 due to the high burn-in voltage as well as a decrease in power dissipation due to the reduction of current in the device 12 .
  • step S 2 the number of fails in the device 12 is detected by the burn-in tester 14 and is compared to a target value of fails for the device 12 . If the number of fails is lower than the target value, indicating that burn-in should continue, flow passes to step S 3 . Otherwise, the burn-in process ends.
  • the specific number of target fails is device specific.
  • step S 3 the burn-in voltage remains at the at the maximum desired Vdd and the burn-in temperature is initially set at Temp 1 (e.g., room temperature).
  • Temp 1 e.g., room temperature
  • the input signals of device 12 are set to LOW and are non-clocked, and a data pattern (Data Pattern 1 ) comprising a pattern of “1” and “0” data is written into the device 12 .
  • step S 4 the power dissipation of the device 12 is determined (e.g., by the burn-in tester 14 ). If the power is at the predetermined maximum power level (device specific), then burn-in is performed in step S 6 . If the power is lower than the predetermined maximum power level, however, then the burn-in temperature is incrementally increased (e.g., by increments of 5° C.) in step S 5 to a higher temperature (Temp 2 ), until the power is at the predetermined maximum power level or a maximum desired burn-in temperature has been reached. A second stage of the burn-in process is then performed on the device 12 in step S 6 .
  • the predetermined maximum power level device specific
  • burn-in is performed at the maximum desired Vdd, at the temperature Temp 2 (Temp 2 ⁇ Temp 1 ), for a predetermined period of time (Time 2 ), with the input signals of the device 12 set to LOW and non-clocked, and with Data Pattern 1 written into the device 12 .
  • the burn-in temperature can also be increased in a continuous fashion rather than in fixed increments.
  • the power dissipation in the device 12 is reduced due to several factors.
  • a first factor is the increase in Vt of the NFETs and PFETs in the device 12 due to the hot carriers generated during the first stage of the burn-in process.
  • a second factor is the absence of switching power, which provides a portion of the total power dissipation.
  • a third factor is the increase in Vt in the PFETs in the device 12 due to the NBTI effect, which is accelerated by both voltage and temperature.
  • step S 7 the number of fails in the device 12 is again detected by the burn-in tester 14 and compared to the target value of fails for the device 12 . If the number of fails is lower than the target value, indicating that burn-in should continue, flow passes to step S 8 . Otherwise, the burn-in process ends.
  • step S 8 the burn-in voltage remains at the at the maximum desired Vdd and the burn-in temperature is initially set at Temp 1 (e.g., room temperature).
  • Temp 1 e.g., room temperature
  • the input signals of device 12 are set to HIGH and are non-clocked, and a data pattern (Data Pattern 2 ) comprising a pattern of “1” and “0” data opposite to that written into the device 12 in step S 3 is written into the device 12 .
  • step S 9 the power dissipation of the device 12 is determined. If the power is at the predetermined maximum power level, then burn-in is performed in step S 11 . If the power is lower than the predetermined maximum power level, however, then the burn-in temperature is incrementally increased (e.g., by increments of 5° C.) in step S 10 to a higher temperature (Temp 3 ), until the power is at the predetermined maximum power level or a maximum desired burn-in temperature has been reached. A third stage of the burn-in process is then performed on the device 12 in step S 11 .
  • burn-in is performed at the maximum desired Vdd, at the temperature Temp 3 (Temp 3 ⁇ Temp 1 ), for a predetermined period of time (Time 2 ), with the input signals of the device 12 set to High and non-clocked, and with Data Pattern 2 written into the device 12 .
  • the third stage of the burn-in process provides a further incremental reduction of power dissipation in the device 12 . This further incremental reduction of power dissipation occurs because of the NBTI effect in the PFETs in the device 12 that were not stressed in the previous burn-in stage (i.e., step S 6 ). Flow then passes to step S 12 .
  • step S 12 the number of fails in the device 12 is again detected by the burn-in tester 14 and compared to the target value of fails for the device 12 . If the number of fails is lower than the target value, indicating that burn-in should continue, flow passes to step S 13 . Otherwise, the burn-in process ends.
  • step S 13 the burn-in voltage remains at the at the maximum desired Vdd and the burn-in temperature is initially set at a temperature Temp 4 (Temp 4 >Temp 1 ).
  • the input signals of device 12 are clocked as under normal device 12 operation. Flow then passes to step S 14 .
  • step S 14 the power dissipation of the device 12 is determined. If the power is at the predetermined maximum power level, then burn-in is performed in step S 16 . If the power is lower than the predetermined maximum power level, however, then the burn-in temperature is incrementally increased (e.g., by increments of 5° C.) in step S 15 to a higher temperature (Temp 5 ), until the power is at the predetermined maximum power level or a maximum desired burn-in temperature has been reached. A final stage of the burn-in process is then performed on the device 12 in step S 16 .
  • burn-in is performed at the maximum desired Vdd, at a temperature Temp 5 (Temp 5 ⁇ Temp 4 ), for a predetermined period of time (Time 3 ), and with the input signals of the device 12 clocked.
  • Step S 16 is repeated as necessary (step S 17 ) until the number of fails in the device 12 reaches the target value of fails, at which time the burn-in process is completed.
  • the present invention takes advantage of this fact to optimize the burn-in process and provide devices 12 that have reached a “hardened” state, where most of the degradation that the devices will ever experience during their lifetime has already occurred.
  • the burn-in process described above can be performed on the device 12 in a dynamic fashion instead of using a multi-step procedure. This can be accomplished, for example, by continuously monitoring Iddq (e.g., using the burn-in tester 14 ), which is a key indicator of power dissipation. As the burn-in progresses, the power and thus Iddq will decrease due to the increase in Vt of the NFETs and PFETs experiencing hot carriers and NBTI degradation. When the level of Iddq during burn-in reaches certain pre-set limit(s), a dynamic control can be executed to change burn-in conditions (e.g., temperature, input current, etc.) as well as the form of the input signals, either switching or not switching.
  • burn-in conditions e.g., temperature, input current, etc.
  • the burn-in temperature and/or input current can be increased to enhance burn-in efficiency and reduce the total time required to perform the burn-in function.
  • the value of Iddq can be used to dynamically trigger a change in the burn-in conditions (e.g., steps S 4 , S 9 , and S 14 , FIG. 2 ) and/or the form of the input signals (e.g., steps S 3 , S 8 , and S 13 , FIG. 2 ).
  • FIG. 3 A flow diagram 30 of a method in accordance with another embodiment of the present invention is illustrated in FIG. 3 . Various steps in the flow diagram 30 will be described below in conjunction with the components of the burn-in apparatus 10 shown in FIG. 1 .
  • the first stage of burn-in run at room temperature i.e., step S 1 , FIG. 2
  • the burn-in degradation at room temperature is not significantly higher than degradation at higher temperatures (e.g., up to 140° C.).
  • the above-described stages of burn-in, where signals and addresses are applied without clocking the device 12 i.e., steps S 3 and S 8 , FIG. 2
  • the device 12 can be operated with input signals fully clocked, as in normal operation.
  • the first burn-in stage is run at the maximum desired Vdd and at a burn-in temperature such that the maximum desired power dissipation in the device 12 is not exceeded. At this burn-in temperature, the hot carriers and NBTI mechanisms are induced in the NFETs and PFETs of the device 12 as discussed above.
  • step S 20 of the flow diagram 30 burn-in is performed on the device 12 at the maximum desired Vdd and at the maximum desired temperature Tmax (e.g., 140° C.). During this first stage of the burn-in process, the input signals of device 12 are clocked. If, in step S 21 , it is determined that the power dissipation of the device 12 during burn-in is greater than the predetermined maximum power level, then the burn-in temperature is decreased (e.g., by 5°) to a lower temperature T 1 in step S 22 . Otherwise, flow passes to step S 23 . Steps S 21 and S 22 are repeated as necessary until the power dissipation of the device 12 does not exceed the predetermined maximum power level. In step S 23 , burn-in is performed on the device 12 at the maximum desired Vdd, at the temperature T 1 (T 1 ⁇ Tmax), for a predetermined period of time (Duration 1 ), with the input signals of the device 12 clocked.
  • T 1 T 1
  • Duration 1 a predetermined
  • step S 24 the number of fails in the device 12 is detected by the burn-in tester 14 and compared to the target value of fails for the device 12 . If the number of fails is lower than the target value, indicating that burn-in should continue, flow passes to step S 25 . Otherwise, the burn-in process ends.
  • step S 25 If the burn-in temperature T 1 is determined in step S 25 to be at the maximum allowed burn-in temperature, then burn-in is performed in step S 26 for an additional time (Duration 2 ) at the maximum desired Vdd, at the temperature T 1 , and with the input signals of the device 12 clocked. After this additional burn-in, the burn-in process ends. If the burn-in temperature T 1 is determined in step S 25 to be below the maximum allowed burn-in temperature, however, then the burn-in temperature is incrementally increased (e.g., by increments of 5° C.) in step S 27 to a higher temperature T 2 (T 2 >T 1 ), until the power dissipated by the device 12 reaches the predetermined maximum power level (step S 28 ). Burn-in is then performed in step S 29 at the maximum desired Vdd, at the temperature T 2 , for a predetermined period of time (Duration 3 ), and with the input signals of the device 12 clocked.
  • Duration 3 a predetermined period of time
  • step S 30 the number of fails in the device 12 is detected by the burn-in tester 14 and compared to the target value of fails for the device 12 . If the number of fails is lower than the target value, indicating that burn-in should continue, flow passes to step S 31 . Otherwise, the burn-in process ends.
  • step S 31 burn-in is performed for an additional time (Duration 4 ) at the maximum desired Vdd, at the temperature T 2 , and with the input signals of the device 12 clocked. After this additional burn-in, the burn-in process ends.
  • the first stages of burn-in are designed to induce an increase in the magnitude of Vt by device degradation, which results in a decrease in the power dissipation of the device 12 .
  • This allows the burn-in temperature during subsequent stages of burn-in to be increased.
  • the increase in the magnitude of Vt occurs due to the mechanisms of hot carriers in NFETs and PFETs, and the NBTI mechanism in PFETs.
  • the NBTI mechanism causes the largest amount of degradation under normal operating conditions as well as under burn-in. In the following discussion, the effect and optimization of the NBTI mechanism will be quantified and demonstrated.
  • T J is the junction temperature in degrees Kelvin
  • k is Boltzmann's constant
  • T ox is the oxide thickness in nm
  • t is the stress time in seconds.
  • FIG. 4 depicts the shift in magnitude of Vt versus stress time for operation at 1.2 V and various operating temperatures ranging from 85° C. to 125° C. For a lifetime of 100,000 hours and an NBTI effective stress duty factor of 0.5, the effective stress time for the NBTI mechanism during use conditions is 50,000 hours.
  • the nominal ⁇ Vt at use conditions is summarized in Table 1.
  • FIG. 5 depicts the nominal increase in the magnitude of Vt versus stress time under a burn-in voltage of 1.8 V, at different burn-in temperatures varying from 100° C. to 140° C. From FIG. 5 , the ⁇ Vt after 5 hours of burn-in at 140° C. and 1.8 V is about 60 mV. This amount of ⁇ Vt of 60 Mv is set as a target of burn-in based on prior experience of having 5 hours of burn-in at the above conditions. Table 2 shows the burn in stress time required to reach 60 mV at different burn-in temperatures at 1.8 V. TABLE 2 Burn-In Temperature, ° C. 140 130 120 110 100 Hours To Reach 5 8.2 15.7 27.2 55.9 ⁇ Vt of 60 mV
  • FIG. 6 depicts, for the application of burn-in with a target ⁇ Vt of 60 mV, the total increase in the magnitude of the Vt shift following burn-in and the application of use conditions at a voltage of 1.2 V versus the total effective stress time for NBTI, for various operating use temperatures from 125° C. to 85° C.
  • the total increase in the magnitude of Vt following burn-in ( ⁇ Vt of 60 mV) and operating at use conditions following burn-in can be found from FIG. 6 , and is shown in Table 3. TABLE 3 Use Temperature, ° C. 125 115 105 95 85 Total ⁇ Vt Due to 89.5 82.7 76.5 71.2 67.1 Burn-In and Use Conditions, mV
  • the burn-in at this temperature would be conducted for about 3 hours to obtain an effective total burn-in time of 5 hours at 140° C.
  • the additional 3 hours of burn in at 140° C. would make the total ⁇ Vt due to both the 130° C. and 140° C. portions of burn-in approximately 61.6 mV. This is only a 2.5% increase in ⁇ Vt over the 60 mV shift which occurs for a burn-in of 5 hours at 140° C., without the early part of burn-in at 130° C. for 8.2 hours.

Abstract

The present invention provides a method and apparatus for optimizing the burn-in of integrated circuits. One embodiment of the method comprises: performing a first portion of the burn-in process of the integrated circuit; monitoring a power dissipation of the integrated circuit during the first portion of the burn-in process; increasing a burn-in temperature until the power dissipation of the integrated circuit reaches a predetermined maximum power dissipation; and performing a subsequent portion of the burn-in process of the integrated circuit at the increased burn-in temperature.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention generally relates to integrated circuits. More particularly, the present invention provides a method and apparatus for optimizing the burn-in of integrated circuits.
  • 2. Related Art
  • Burn-in is a testing procedure that employs elevated voltage and temperature levels to accelerate the electrical failure of integrated circuits. Burn-in may be used as a reliability monitor and/or as a production screen to weed out potential mortalities from an integrated circuit lot.
  • During the burn-in of an integrated circuit, there is a limit on the overall power dissipation because of the ability to cool and supply power to the integrated circuit. Burn-in power dissipation is exponential with regard to voltage and temperature, so that dropping the voltage or temperature to meet power supply specifications and avoid thermal runaway greatly extends burn-in time. As future technologies continue to shrink, the ability to subject an integrated circuit to voltages above normal Vdd or temperatures above normal operating temperatures becomes more and more limited. As a result, burn-in times will need to become longer and longer, adding significant cost and cycle time to the burn-in process, to a point that may eventually be prohibitive using current burn-in methods.
  • SUMMARY OF THE INVENTION
  • The present invention provides a method and apparatus for optimizing the burn-in of integrated circuit chips. In particular, the present invention reduces power consumption during burn-in, while still allowing for elevated voltage and temperature stress levels, by taking advantage of changes that occur within an integrated circuit during burn-in. In accordance with an embodiment of the present invention, input conditions (e.g., one or more of clocking, input signals, data patterns, etc.) of an integrated circuit are controlled to drive changes in the integrated circuit that enhance optimization of the burn-in conditions.
  • A first aspect of the present invention is directed to a method for optimizing a burn-in process for an integrated circuit, comprising: performing a first portion of the burn-in process of the integrated circuit; monitoring a power dissipation of the integrated circuit during the first portion of the burn-in process; increasing a burn-in temperature until the power dissipation of the integrated circuit reaches a predetermined maximum power dissipation; and performing a subsequent portion of the burn-in process of the integrated circuit at the increased burn-in temperature.
  • A second aspect of the present invention is directed to a method for optimizing a burn-in process of an integrated circuit, comprising: performing a plurality of portions of the burn-in process at a predetermined maximum burn-in voltage; and adjusting a burn-in temperature and input conditions applied to the integrated circuit during different portions of the burn-in process of the integrated circuit, while maintaining a power dissipation of the integrated circuit below a predetermined maximum power dissipation.
  • A third aspect of the present invention is directed to a method for optimizing a burn-in process for an integrated circuit, comprising: monitoring a power dissipation of the integrated circuit during the burn-in process; selectively increasing a burn-in temperature of the burn-in process based on the power dissipation; and selectively applying different input conditions to the integrated circuit during the burn-in process to drive changes in the integrated circuit that enhance the burn-in process.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • These and other features of this invention will be more readily understood from the following detailed description of the various aspects of the invention taken in conjunction with the accompanying drawings in which:
  • FIG. 1 depicts an illustrative burn-in apparatus in accordance with an embodiment of the present invention.
  • FIG. 2 depicts a flow diagram of a method in accordance with an embodiment of the present invention.
  • FIG. 3 depicts a flow diagram of a method in accordance with another embodiment of the present invention.
  • FIG. 4 depicts the shift in magnitude of threshold voltage versus stress time for an illustrative device under normal use conditions.
  • FIG. 5 depicts the nominal increase in the magnitude of threshold voltage versus stress time for an illustrative device under burn-in conditions.
  • FIG. 6 depicts the total increase in the magnitude of threshold voltage shift versus total effective stress time for an illustrative device after burn-in and the application of use conditions.
  • FIG. 7 depicts the percent increase in the magnitude of threshold voltage shift from burn-in due to use conditions.
  • The drawings are merely schematic representations, not intended to portray specific parameters of the invention. The drawings are intended to depict only typical embodiments of the invention, and therefore should not be considered as limiting the scope of the invention. In the drawings, like numbering represents like elements.
  • DETAILED DESCRIPTION
  • The present invention provides a method and apparatus for optimizing the burn-in of integrated circuit chips. Power consumption during burn-in is reduced, while still allowing for elevated voltage and temperature stress levels, by taking advantage of changes that occur within an integrated circuit during burn-in. Input conditions (e.g., one or more of clocking, input signals, data patterns, etc.) of an integrated circuit are controlled to drive changes in the integrated circuit that enhance optimization of the burn-in conditions. In the following discussion, an integrated circuit will generally be referred to as a “device.”
  • An illustrative burn-in apparatus 10 provided in accordance with an embodiment of the present invention is illustrated in FIG. 1. The burn-in apparatus 10 includes a device 12 under test, a burn-in tester 14, and a burn-in controller 16. The burn-in tester 14 detects defects (fails) in the device 12 during burn-in, monitors the quiescent supply current (Iddq) and power dissipation of the device 12, and performs other testing functions. The burn-in controller 16 controls the burn-in conditions (e.g., voltage, temperature) applied to the device 12 during burn-in. The burn-in controller 16 also controls the input conditions (e.g., clocking, input signals, data patterns) applied to the device 12 during burn-in. The burn-in controller 16 controls the burn-in and input conditions applied to the device 12 based on instructions from the burn-in tester 14.
  • A flow diagram 20 of a method in accordance with an embodiment of the present invention is depicted in FIG. 2. Various steps in the flow diagram 20 will be described below in conjunction with the components of the burn-in apparatus 10 shown in FIG. 1. In this method, the burn-in temperature is adjusted in conjunction with the form/manner input signals are applied to the device 12 (e.g., either fixed in one state or clocked between states).
  • The burn-in provided by the burn-in apparatus 10 is performed in stages. During each stage, both the burn-in conditions and input conditions are optimized to perform a particular partial function of burn-in and to keep the power dissipation of the device 12 below a desired maximum value. Optimization is provided by applying the maximum desired burn-in voltage Vdd while adjusting the burn-in temperature and the input conditions applied to the device 12. The first stages of burn-in are designed to induce an increase in the magnitude of the threshold voltage Vt of the NFETs and PFETs in the device 12, which results in a decrease in device 12 current and a corresponding decrease in the total power dissipation of the device 12. This allows the burn-in temperature to be increased.
  • During burn-in, the characteristics of the NFETs and PFETs in the device 12 undergo changes according to different failure mechanisms. The failure mechanisms involved and the resulting effects can be summarized as follows:
  • (A) The injection of conducting hot carriers generated when the device is ON into the gate oxide of the NFETs and PFETs, and the injection of hot carriers generated as a result of current in device 12 into the gate oxide of the NFETs and PFETs. For NFETs, the maximum degradation occurs with Vgs=0.5×Vds, while for PFETs the maximum degradation is at Vds=Vgs. For NFETs, electrons are injected into the gate oxide, while for PFETs, holes are injected. For both NFETs and PFETs, the resulting effect is an increase in the magnitude of Vt and an associated reduction in the device 12 current.
  • (B) Non-conducting hot carriers where Vgs=0 and the device 12 is OFF. Because of high voltage and/or temperature burn-in conditions, there is a significant amount of sub-threshold leakage leading to injection of carriers into the gate oxide of NFETs and PFETs in the device 12. The resulting effect is again an increase in magnitude of Vt for NFETs and PFETs and a reduction in the device 12 current.
  • (C) Negative Bias Temperature Instability (NBTI) in PFETs. This occurs when a PFET is stressed at high temperature and a high voltage is applied to the PFET in the ON condition. The resulting effect is an increase in the magnitude of Vt for the PFET and hence a reduction in the PFET currents in the device 12.
  • In step S1 of the flow diagram 20 illustrated in FIG. 2, burn-in is performed on the device 12 at the maximum desired Vdd and at a temperature (Temp 1) for a predetermined period of time (Time 1). Temp 1, which may comprise, for example, room temperature, is below the temperature (e.g., 140° C.) typically used in burn-in processes of the prior art. During this first stage of the burn-in process, the input signals of device 12 are clocked. This maximizes the effect of conducting hot carriers on the NFETs and PFETs in the device 12 (i.e., reduction of Vt and associated reduction of device 12 current). Step S1 results in a partial burn-in of device 12 due to the high burn-in voltage as well as a decrease in power dissipation due to the reduction of current in the device 12.
  • In step S2, the number of fails in the device 12 is detected by the burn-in tester 14 and is compared to a target value of fails for the device 12. If the number of fails is lower than the target value, indicating that burn-in should continue, flow passes to step S3. Otherwise, the burn-in process ends. The specific number of target fails is device specific.
  • In step S3, the burn-in voltage remains at the at the maximum desired Vdd and the burn-in temperature is initially set at Temp 1 (e.g., room temperature). In addition, the input signals of device 12 are set to LOW and are non-clocked, and a data pattern (Data Pattern 1) comprising a pattern of “1” and “0” data is written into the device 12. Flow then passes to step S4.
  • In step S4, the power dissipation of the device 12 is determined (e.g., by the burn-in tester 14). If the power is at the predetermined maximum power level (device specific), then burn-in is performed in step S6. If the power is lower than the predetermined maximum power level, however, then the burn-in temperature is incrementally increased (e.g., by increments of 5° C.) in step S5 to a higher temperature (Temp 2), until the power is at the predetermined maximum power level or a maximum desired burn-in temperature has been reached. A second stage of the burn-in process is then performed on the device 12 in step S6. In this stage of the burn-in process, burn-in is performed at the maximum desired Vdd, at the temperature Temp 2 (Temp 2≧Temp 1), for a predetermined period of time (Time 2), with the input signals of the device 12 set to LOW and non-clocked, and with Data Pattern 1 written into the device 12. It should be noted that in this and other temperature-changing steps, the burn-in temperature can also be increased in a continuous fashion rather than in fixed increments.
  • In the second stage of the burn-in process the power dissipation in the device 12 is reduced due to several factors. A first factor is the increase in Vt of the NFETs and PFETs in the device 12 due to the hot carriers generated during the first stage of the burn-in process. A second factor is the absence of switching power, which provides a portion of the total power dissipation. A third factor is the increase in Vt in the PFETs in the device 12 due to the NBTI effect, which is accelerated by both voltage and temperature.
  • In step S7, the number of fails in the device 12 is again detected by the burn-in tester 14 and compared to the target value of fails for the device 12. If the number of fails is lower than the target value, indicating that burn-in should continue, flow passes to step S8. Otherwise, the burn-in process ends.
  • In step S8, the burn-in voltage remains at the at the maximum desired Vdd and the burn-in temperature is initially set at Temp 1 (e.g., room temperature). In addition, the input signals of device 12 are set to HIGH and are non-clocked, and a data pattern (Data Pattern 2) comprising a pattern of “1” and “0” data opposite to that written into the device 12 in step S3 is written into the device 12. Flow then passes to step S9.
  • In step S9, the power dissipation of the device 12 is determined. If the power is at the predetermined maximum power level, then burn-in is performed in step S11. If the power is lower than the predetermined maximum power level, however, then the burn-in temperature is incrementally increased (e.g., by increments of 5° C.) in step S10 to a higher temperature (Temp 3), until the power is at the predetermined maximum power level or a maximum desired burn-in temperature has been reached. A third stage of the burn-in process is then performed on the device 12 in step S11. In this stage of the burn-in process, burn-in is performed at the maximum desired Vdd, at the temperature Temp 3 (Temp 3≧Temp 1), for a predetermined period of time (Time 2), with the input signals of the device 12 set to High and non-clocked, and with Data Pattern 2 written into the device 12. The third stage of the burn-in process provides a further incremental reduction of power dissipation in the device 12. This further incremental reduction of power dissipation occurs because of the NBTI effect in the PFETs in the device 12 that were not stressed in the previous burn-in stage (i.e., step S6). Flow then passes to step S12.
  • In step S12, the number of fails in the device 12 is again detected by the burn-in tester 14 and compared to the target value of fails for the device 12. If the number of fails is lower than the target value, indicating that burn-in should continue, flow passes to step S13. Otherwise, the burn-in process ends.
  • In step S13, the burn-in voltage remains at the at the maximum desired Vdd and the burn-in temperature is initially set at a temperature Temp 4 (Temp 4>Temp 1). In addition, the input signals of device 12 are clocked as under normal device 12 operation. Flow then passes to step S14.
  • In step S14, the power dissipation of the device 12 is determined. If the power is at the predetermined maximum power level, then burn-in is performed in step S16. If the power is lower than the predetermined maximum power level, however, then the burn-in temperature is incrementally increased (e.g., by increments of 5° C.) in step S15 to a higher temperature (Temp 5), until the power is at the predetermined maximum power level or a maximum desired burn-in temperature has been reached. A final stage of the burn-in process is then performed on the device 12 in step S16. In this stage of the burn-in process, burn-in is performed at the maximum desired Vdd, at a temperature Temp 5 (Temp 5≧Temp 4), for a predetermined period of time (Time 3), and with the input signals of the device 12 clocked. Step S16 is repeated as necessary (step S17) until the number of fails in the device 12 reaches the target value of fails, at which time the burn-in process is completed.
  • Under the accelerated voltage/temperature conditions of burn-in, device associated leakages, currents, and power dissipation will decrease as function of time during the burn-in process. The present invention takes advantage of this fact to optimize the burn-in process and provide devices 12 that have reached a “hardened” state, where most of the degradation that the devices will ever experience during their lifetime has already occurred.
  • The burn-in process described above can be performed on the device 12 in a dynamic fashion instead of using a multi-step procedure. This can be accomplished, for example, by continuously monitoring Iddq (e.g., using the burn-in tester 14), which is a key indicator of power dissipation. As the burn-in progresses, the power and thus Iddq will decrease due to the increase in Vt of the NFETs and PFETs experiencing hot carriers and NBTI degradation. When the level of Iddq during burn-in reaches certain pre-set limit(s), a dynamic control can be executed to change burn-in conditions (e.g., temperature, input current, etc.) as well as the form of the input signals, either switching or not switching. Thus, as Iddq (and power dissipation) decreases during burn-in, due to device degradation, the burn-in temperature and/or input current can be increased to enhance burn-in efficiency and reduce the total time required to perform the burn-in function. For example, in the process depicted in the flow diagram 20 of FIG. 2, the value of Iddq can be used to dynamically trigger a change in the burn-in conditions (e.g., steps S4, S9, and S14, FIG. 2) and/or the form of the input signals (e.g., steps S3, S8, and S13, FIG. 2).
  • A flow diagram 30 of a method in accordance with another embodiment of the present invention is illustrated in FIG. 3. Various steps in the flow diagram 30 will be described below in conjunction with the components of the burn-in apparatus 10 shown in FIG. 1.
  • In this embodiment of the present invention, the first stage of burn-in run at room temperature (i.e., step S1, FIG. 2) is eliminated for cases where the burn-in degradation at room temperature is not significantly higher than degradation at higher temperatures (e.g., up to 140° C.). Thus, for such cases, there is no advantage in running a burn-in step at room temperature. Also, for cases where the device switching power at burn-in voltages and temperatures is not significant, then the above-described stages of burn-in, where signals and addresses are applied without clocking the device 12 (i.e., steps S3 and S8, FIG. 2), can also be eliminated. Instead, the device 12 can be operated with input signals fully clocked, as in normal operation. The first burn-in stage is run at the maximum desired Vdd and at a burn-in temperature such that the maximum desired power dissipation in the device 12 is not exceeded. At this burn-in temperature, the hot carriers and NBTI mechanisms are induced in the NFETs and PFETs of the device 12 as discussed above.
  • In step S20 of the flow diagram 30, burn-in is performed on the device 12 at the maximum desired Vdd and at the maximum desired temperature Tmax (e.g., 140° C.). During this first stage of the burn-in process, the input signals of device 12 are clocked. If, in step S21, it is determined that the power dissipation of the device 12 during burn-in is greater than the predetermined maximum power level, then the burn-in temperature is decreased (e.g., by 5°) to a lower temperature T1 in step S22. Otherwise, flow passes to step S23. Steps S21 and S22 are repeated as necessary until the power dissipation of the device 12 does not exceed the predetermined maximum power level. In step S23, burn-in is performed on the device 12 at the maximum desired Vdd, at the temperature T1 (T1≦Tmax), for a predetermined period of time (Duration 1), with the input signals of the device 12 clocked.
  • In step S24, the number of fails in the device 12 is detected by the burn-in tester 14 and compared to the target value of fails for the device 12. If the number of fails is lower than the target value, indicating that burn-in should continue, flow passes to step S25. Otherwise, the burn-in process ends.
  • If the burn-in temperature T1 is determined in step S25 to be at the maximum allowed burn-in temperature, then burn-in is performed in step S26 for an additional time (Duration 2) at the maximum desired Vdd, at the temperature T1, and with the input signals of the device 12 clocked. After this additional burn-in, the burn-in process ends. If the burn-in temperature T1 is determined in step S25 to be below the maximum allowed burn-in temperature, however, then the burn-in temperature is incrementally increased (e.g., by increments of 5° C.) in step S27 to a higher temperature T2 (T2>T1), until the power dissipated by the device 12 reaches the predetermined maximum power level (step S28). Burn-in is then performed in step S29 at the maximum desired Vdd, at the temperature T2, for a predetermined period of time (Duration 3), and with the input signals of the device 12 clocked.
  • In step S30, the number of fails in the device 12 is detected by the burn-in tester 14 and compared to the target value of fails for the device 12. If the number of fails is lower than the target value, indicating that burn-in should continue, flow passes to step S31. Otherwise, the burn-in process ends. In step S31, burn-in is performed for an additional time (Duration 4) at the maximum desired Vdd, at the temperature T2, and with the input signals of the device 12 clocked. After this additional burn-in, the burn-in process ends.
  • In the embodiment of the present invention described with regard to the flow diagram 20 of FIG. 2, the first stages of burn-in are designed to induce an increase in the magnitude of Vt by device degradation, which results in a decrease in the power dissipation of the device 12. This allows the burn-in temperature during subsequent stages of burn-in to be increased. The increase in the magnitude of Vt occurs due to the mechanisms of hot carriers in NFETs and PFETs, and the NBTI mechanism in PFETs. As is typically the case for scaled CMOS technologies, the NBTI mechanism causes the largest amount of degradation under normal operating conditions as well as under burn-in. In the following discussion, the effect and optimization of the NBTI mechanism will be quantified and demonstrated.
  • The example discussed below is for a CMOS technology with a gate oxide thickness of 1.4 nm and a PFET channel length (LD) of 0.08 μm and channel width (WD) of 0.1 μm. The nominal operating use voltage of the technology is 1.2 V, and the operating temperature varies up to 125° C. The nominal increase in magnitude of threshold voltage Vt can be expressed as:
    ΔVt=(500×FC)/(500+FC)  Equation (1)
    FC=205 exp(−0.141/kT J)(|V g |/T ox)2543
    [1+(0.026/W D)][1+(0.026/LD)]t0.176  Equation (2)
  • where ΔVt is in mV, TJ is the junction temperature in degrees Kelvin, k is Boltzmann's constant, Tox is the oxide thickness in nm, and t is the stress time in seconds.
  • FIG. 4 depicts the shift in magnitude of Vt versus stress time for operation at 1.2 V and various operating temperatures ranging from 85° C. to 125° C. For a lifetime of 100,000 hours and an NBTI effective stress duty factor of 0.5, the effective stress time for the NBTI mechanism during use conditions is 50,000 hours. The nominal ΔVt at use conditions is summarized in Table 1.
    TABLE 1
    Use Temperature, ° C.
    125 115 105 95 85
    ΔVt, mV 88.5 81.0 73.7 66.7 59.8
  • For burn-in, the desired maximum burn-in temperature in this example is 140° C. and the desired maximum voltage is 1.8 V (1.5×nominal supply voltage). FIG. 5 depicts the nominal increase in the magnitude of Vt versus stress time under a burn-in voltage of 1.8 V, at different burn-in temperatures varying from 100° C. to 140° C. From FIG. 5, the ΔVt after 5 hours of burn-in at 140° C. and 1.8 V is about 60 mV. This amount of ΔVt of 60 Mv is set as a target of burn-in based on prior experience of having 5 hours of burn-in at the above conditions. Table 2 shows the burn in stress time required to reach 60 mV at different burn-in temperatures at 1.8 V.
    TABLE 2
    Burn-In Temperature, ° C.
    140 130 120 110 100
    Hours To Reach 5 8.2 15.7 27.2 55.9
    ΔVt of 60 mV
  • In accordance with the flow diagram 20 of FIG. 2, burn-in temperatures less than 140° C. would be required in the early stages of burn-in when the power dissipation at 140° C. and 1.8 V is higher than the maximum allowed. FIG. 6 depicts, for the application of burn-in with a target ΔVt of 60 mV, the total increase in the magnitude of the Vt shift following burn-in and the application of use conditions at a voltage of 1.2 V versus the total effective stress time for NBTI, for various operating use temperatures from 125° C. to 85° C. The total increase in the magnitude of Vt following burn-in (ΔVt of 60 mV) and operating at use conditions following burn-in can be found from FIG. 6, and is shown in Table 3.
    TABLE 3
    Use Temperature, ° C.
    125 115 105 95 85
    Total ΔVt Due to 89.5 82.7 76.5 71.2 67.1
    Burn-In and Use
    Conditions, mV
  • From the results of FIGS. 5 and 6, one can determine the percent (%) increase in the magnitude of ΔVt from burn-in due to use conditions at 1.2V, 50,000 hours, and at different temperatures. The results are shown in FIG. 7 and the values are provided in Table 4.
    TABLE 4
    Use Temperature, ° C.
    125 115 105 95 85
    % Increase in ΔVt 1 2 3.8 6.8 12.2
    From Burn-In Due to
    Use Conditions
  • The results shown in Table 4 demonstrate that the burn-in is optimized at burn-in temperatures lower than the desired maximum temperature, as provided by the present invention. To this extent, the majority (about 10% or less) of the NBTI device degradation that the device will experience will occur under burn-in, and only a small increase (about 10%) in the ΔVt will occur under normal operating conditions to End-Of-Life, following burn-in. In the above example for PFET NBTI, the increase in magnitude in Vt is about 60 mV. Assuming that the device power dissipation is approximately equally divided between NFETs and PFETs, and based on the above example, this would correspond to about a 41% reduction in device power dissipation due to the increase of 60 mV in the magnitude of Vt of the PFETs. Also, if it is assumed that the increase in Vt of the NFETs due to hot carriers in the early stages of burn-in is about 20 mV, then the total reduction in device power dissipation due to the combined effects of the increase in Vt in NFETs and PFETs due to hot carriers and NBTI, respectively, is about 64.4%, which is significant.
  • It should be noted that if the burn-in temperature in the early stages of burn-in (to induce NBTI in PFETs) is less than the desired maximum (140° C.), then in the final stages of burn-in when the temperature is raised to or close to the desired maximum temperature, there would be some additional NBTI degradation for PFETs. This should be taken into account in the design of the burn-in for each specific case in question. For example, if the burn-in temperature in the early stages is reduced to 130° C., then from Table 2, 8.2 hours would be required at 130° C. to induce an increase of 60 mV in the magnitude of Vt of the PFETs due to the NBTI mechanism. When the temperature is raised to 140° C. in the final stages of burn-in, the burn-in at this temperature would be conducted for about 3 hours to obtain an effective total burn-in time of 5 hours at 140° C. The additional 3 hours of burn in at 140° C. would make the total ΔVt due to both the 130° C. and 140° C. portions of burn-in approximately 61.6 mV. This is only a 2.5% increase in ΔVt over the 60 mV shift which occurs for a burn-in of 5 hours at 140° C., without the early part of burn-in at 130° C. for 8.2 hours.
  • The foregoing description of the preferred embodiments of this invention has been presented for purposes of illustration and description. It is not intended to be exhaustive or to limit the invention to the precise form disclosed, and obviously, many modifications and variations are possible. Such modifications and variations that may be apparent to a person skilled in the art are intended to be included within the scope of this invention as defined by the accompanying claims.

Claims (12)

1. A method for optimizing a burn-in process for an integrated circuit, comprising:
performing a first portion of the burn-in process of the integrated circuit at a predetermined maximum burn-in voltage;
monitoring a power dissipation of the integrated circuit during the first portion of the burn-in process;
increasing a burn-in temperature until the power dissipation of the integrated circuit reaches a predetermined maximum power dissipation; and
performing a subsequent portion of the burn-in process of the integrated circuit at the increased burn-in temperature and at the predetermined maximum burn-in voltage.
2. (canceled)
3. The method of claim 1, further comprising incrementally increasing the burn-in temperature.
4. The method of claim 1, wherein the burn-in temperature is increased until it reaches a predetermined maximum burn-in temperature.
5. A method for optimizing a burn-in process for an integrated circuit, comprising:
performing a first portion of the burn-in process of the integrated circuit;
monitoring a power dissipation of the integrated circuit during the first portion of the burn-in process;
increasing a burn-in temperature until the power dissipation of the integrated circuit reaches a predetermined maximum power dissipation;
performing a subsequent portion of the burn-in process of the integrated circuit at the increased burn-in temperature;
clocking input signals to the integrated circuit during the first portion of the burn-in process of the integrated circuit; and
not clocking input signals to integrated circuit during the subsequent portion of the burn-in process of the integrated circuit.
6. A method for optimizing a burn-in process for an integrated circuit, comprising:
performing a first portion of the burn-in process of the integrated circuit;
monitoring a power dissipation of the integrated circuit during the first portion of the burn-in process;
increasing a burn-in temperature until the power dissipation of the integrated circuit reaches a predetermined maximum power dissipation;
performing a subsequent portion of the burn-in process of the integrated circuit at the increased burn-in temperature; and
applying a data pattern to the integrated circuit and setting input signals to the integrated circuit to a first logic level during the subsequent portion of the burn-in process of the integrated circuit.
7. The method of claim 6, further comprising:
applying an inverse of the data pattern to the integrated circuit and setting the input signals to the integrated circuit to a second logic level during a further portion of the burn-in process of the integrated circuit.
8. The method of claim 1, further comprising:
continuously monitoring a current indicative of the power dissipation of the integrated circuit; and
dynamically triggering the step of increasing the burn-in temperature based on a level of the current.
9. The method of claim 8, wherein the current comprises a quiescent supply current (Iddq).
10. The method of claim 8, further comprising:
dynamically applying predetermined input conditions to the integrated circuit during the burn-in process based on the level of the current.
11. The method of claim 10, wherein the predetermined input conditions are selected from the group comprising:
clocking of input signals to the integrated circuit;
non-clocking of the input signals to the integrated circuit;
applying a data pattern to the integrated circuit;
applying an inverse of the data pattern to the integrated circuit;
setting the input signals to the integrated circuit to a first logic level; and
setting the input signals to the integrated circuit to a second logic level.
12-19. (canceled)
US10/908,620 2005-05-19 2005-05-19 Method and apparatus for burn-in optimization Expired - Fee Related US7141998B1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US10/908,620 US7141998B1 (en) 2005-05-19 2005-05-19 Method and apparatus for burn-in optimization
US11/538,833 US7548080B2 (en) 2005-05-19 2006-10-05 Method and apparatus for burn-in optimization

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US10/908,620 US7141998B1 (en) 2005-05-19 2005-05-19 Method and apparatus for burn-in optimization

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US11/538,833 Division US7548080B2 (en) 2005-05-19 2006-10-05 Method and apparatus for burn-in optimization

Publications (2)

Publication Number Publication Date
US20060261835A1 true US20060261835A1 (en) 2006-11-23
US7141998B1 US7141998B1 (en) 2006-11-28

Family

ID=37447766

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/908,620 Expired - Fee Related US7141998B1 (en) 2005-05-19 2005-05-19 Method and apparatus for burn-in optimization
US11/538,833 Expired - Fee Related US7548080B2 (en) 2005-05-19 2006-10-05 Method and apparatus for burn-in optimization

Family Applications After (1)

Application Number Title Priority Date Filing Date
US11/538,833 Expired - Fee Related US7548080B2 (en) 2005-05-19 2006-10-05 Method and apparatus for burn-in optimization

Country Status (1)

Country Link
US (2) US7141998B1 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN106248241A (en) * 2016-08-30 2016-12-21 广东爱晟电子科技有限公司 Strengthen the method and device of heat sensitive chip and temperature sensor electric property stability
US10191121B2 (en) 2017-05-31 2019-01-29 Quanta Computer Inc. System and method for voltage regulator self-burn-in test
CN116804697A (en) * 2023-06-25 2023-09-26 武汉敏芯半导体股份有限公司 Aging condition acquisition method and system for laser chip and chip screening method

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090187368A1 (en) * 2008-01-21 2009-07-23 Texas Instruments Incorporated Burn-In Tests To Produce Fabricated Integrated Circuits With Reduced Variations Due To Process Spread
US8542030B2 (en) 2010-11-09 2013-09-24 International Business Machines Corporation Three-dimensional (3D) stacked integrated circuit testing

Citations (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5982189A (en) * 1997-05-14 1999-11-09 International Business Machines Corporation Built-in dynamic stress for integrated circuits
US6023186A (en) * 1996-04-30 2000-02-08 Kabushiki Kaisha Toshiba CMOS integrated circuit device and inspection method thereof
US6078084A (en) * 1994-06-28 2000-06-20 Hitachi, Ltd. Semiconductor integrated circuit device
US6215324B1 (en) * 1999-01-07 2001-04-10 Nippon Scientific Co., Ltd. Dynamic burn-in test equipment
US6326800B1 (en) * 1999-06-10 2001-12-04 International Business Machines Corporation Self-adjusting burn-in test
US6377897B1 (en) * 1998-02-26 2002-04-23 Micron Technology, Inc. Method and system for dynamic duration burn-in
US6407567B1 (en) * 2000-06-29 2002-06-18 Advanced Micro Devices IC Device burn-in method and apparatus
US6453258B1 (en) * 1999-12-17 2002-09-17 International Business Machines Corporation Optimized burn-in for fixed time dynamic logic circuitry
US6476627B1 (en) * 1996-10-21 2002-11-05 Delta Design, Inc. Method and apparatus for temperature control of a device during testing
US6489793B2 (en) * 1996-10-21 2002-12-03 Delta Design, Inc. Temperature control of electronic devices using power following feedback
US6593799B2 (en) * 1997-06-20 2003-07-15 Intel Corporation Circuit including forward body bias from supply voltage and ground nodes
US20030151956A1 (en) * 2001-08-28 2003-08-14 Micron Technology, Inc. SRAM array with temperature-compensated threshold voltage
US6630857B2 (en) * 1998-09-09 2003-10-07 Hitachi, Ltd. Semiconductor integrated circuit apparatus
US6630838B1 (en) * 2001-01-23 2003-10-07 Xilinx, Inc. Method for implementing dynamic burn-in testing using static test signals
US6683467B1 (en) * 2000-09-29 2004-01-27 Intel Corporation Method and apparatus for providing rotational burn-in stress testing
US6900650B1 (en) * 2004-03-01 2005-05-31 Transmeta Corporation System and method for controlling temperature during burn-in
US6901303B2 (en) * 2001-07-31 2005-05-31 Hewlett-Packard Development Company, L.P. Method and apparatus for controlling fans and power supplies to provide accelerated run-in testing

Family Cites Families (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4968931A (en) * 1989-11-03 1990-11-06 Motorola, Inc. Apparatus and method for burning in integrated circuit wafers
CA2073916A1 (en) * 1991-07-19 1993-01-20 Tatsuya Hashinaga Burn-in apparatus and method
JPH0575061A (en) 1991-09-13 1993-03-26 Oki Electric Ind Co Ltd Wiring structure of semiconductor storage device
KR0179820B1 (en) * 1996-02-01 1999-04-15 문정환 Burn in detecting circuit of semiconductor memory
US6037792A (en) * 1996-12-21 2000-03-14 Stmicroelectronics, Inc. Burn-in stress test mode
US6363504B1 (en) * 1999-08-31 2002-03-26 Unisys Corporation Electronic system for testing a set of multiple chips concurrently or sequentially in selectable subsets under program control to limit chip power dissipation
US6400173B1 (en) * 1999-11-19 2002-06-04 Hitachi, Ltd. Test system and manufacturing of semiconductor device
US6747471B1 (en) * 2002-01-10 2004-06-08 Taiwan Semiconductor Manufacturing Company Method and apparatus to estimate burn-in time by measurement of scribe-line devices, with stacking devices, and with common pads
JP2003233996A (en) 2002-02-08 2003-08-22 Mitsubishi Electric Corp Semiconductor memory device
US7248988B2 (en) * 2004-03-01 2007-07-24 Transmeta Corporation System and method for reducing temperature variation during burn in
US6989685B1 (en) * 2004-08-19 2006-01-24 International Business Machines Corporation Method and system for maintaining uniform module junction temperature during burn-in

Patent Citations (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6078084A (en) * 1994-06-28 2000-06-20 Hitachi, Ltd. Semiconductor integrated circuit device
US6023186A (en) * 1996-04-30 2000-02-08 Kabushiki Kaisha Toshiba CMOS integrated circuit device and inspection method thereof
US6476627B1 (en) * 1996-10-21 2002-11-05 Delta Design, Inc. Method and apparatus for temperature control of a device during testing
US6489793B2 (en) * 1996-10-21 2002-12-03 Delta Design, Inc. Temperature control of electronic devices using power following feedback
US5982189A (en) * 1997-05-14 1999-11-09 International Business Machines Corporation Built-in dynamic stress for integrated circuits
US6593799B2 (en) * 1997-06-20 2003-07-15 Intel Corporation Circuit including forward body bias from supply voltage and ground nodes
US6377897B1 (en) * 1998-02-26 2002-04-23 Micron Technology, Inc. Method and system for dynamic duration burn-in
US6630857B2 (en) * 1998-09-09 2003-10-07 Hitachi, Ltd. Semiconductor integrated circuit apparatus
US20040012397A1 (en) * 1998-09-09 2004-01-22 Hitachi, Ltd. Semiconductor integrated circuit apparatus
US6215324B1 (en) * 1999-01-07 2001-04-10 Nippon Scientific Co., Ltd. Dynamic burn-in test equipment
US6326800B1 (en) * 1999-06-10 2001-12-04 International Business Machines Corporation Self-adjusting burn-in test
US6453258B1 (en) * 1999-12-17 2002-09-17 International Business Machines Corporation Optimized burn-in for fixed time dynamic logic circuitry
US6407567B1 (en) * 2000-06-29 2002-06-18 Advanced Micro Devices IC Device burn-in method and apparatus
US6683467B1 (en) * 2000-09-29 2004-01-27 Intel Corporation Method and apparatus for providing rotational burn-in stress testing
US6630838B1 (en) * 2001-01-23 2003-10-07 Xilinx, Inc. Method for implementing dynamic burn-in testing using static test signals
US6901303B2 (en) * 2001-07-31 2005-05-31 Hewlett-Packard Development Company, L.P. Method and apparatus for controlling fans and power supplies to provide accelerated run-in testing
US20030151956A1 (en) * 2001-08-28 2003-08-14 Micron Technology, Inc. SRAM array with temperature-compensated threshold voltage
US6900650B1 (en) * 2004-03-01 2005-05-31 Transmeta Corporation System and method for controlling temperature during burn-in

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN106248241A (en) * 2016-08-30 2016-12-21 广东爱晟电子科技有限公司 Strengthen the method and device of heat sensitive chip and temperature sensor electric property stability
US10191121B2 (en) 2017-05-31 2019-01-29 Quanta Computer Inc. System and method for voltage regulator self-burn-in test
TWI652562B (en) 2017-05-31 2019-03-01 廣達電腦股份有限公司 System, method and non-transitory computer-readable storage medium for voltage regulator self-burn-in test
CN116804697A (en) * 2023-06-25 2023-09-26 武汉敏芯半导体股份有限公司 Aging condition acquisition method and system for laser chip and chip screening method

Also Published As

Publication number Publication date
US7141998B1 (en) 2006-11-28
US20070085557A1 (en) 2007-04-19
US7548080B2 (en) 2009-06-16

Similar Documents

Publication Publication Date Title
US6815970B2 (en) Method for measuring NBTI degradation effects on integrated circuits
Wang et al. Compact modeling and simulation of circuit reliability for 65-nm CMOS technology
US7548080B2 (en) Method and apparatus for burn-in optimization
La Rosa et al. NBTI-channel hot carrier effects in PMOSFETs in advanced CMOS technologies
US7391111B2 (en) Systems and methods for maintaining performance at a reduced power
CN1997906B (en) System and method for measuring time dependent dielectric breakdown
Keane et al. An all-in-one silicon odometer for separately monitoring HCI, BTI, and TDDB
Kaczer et al. Impact of MOSFET gate oxide breakdown on digital circuit operation and reliability
US7483247B2 (en) Multi-stack power supply clamp circuitry for electrostatic discharge protection
US20060267621A1 (en) On-chip apparatus and method for determining integrated circuit stress conditions
White Scaled CMOS technology reliability users guide
EP2201396B1 (en) Method for monitoring and adjusting circuit performance
CN1997905A (en) System and method for measuring negative bias thermal instability
US20090231025A1 (en) Method and Apparatus for Extending the Lifetime of a Semiconductor Chip
La Rosa et al. Impact of NBTI induced statistical variation to SRAM cell stability
US6879177B1 (en) Method and testing circuit for tracking transistor stress degradation
Arabi et al. Design and realization of an accurate built-in current sensor for on-line power dissipation measurement and I/sub DDQ/testing
JP2000357962A (en) Semiconductor integrated circuit device
Chang et al. In-field recovery of RF circuits from wearout based performance degradation
Mishra et al. Effect of floating-body and stress bias on NBTI and HCI on 65-nm SOI pMOSFETs
De Wit et al. Degradation-resilient design of a self-healing xDSL line driver in 90 nm CMOS
US20050280477A1 (en) Versatile system for accelerated stress characterization of semiconductor device structures
Lee et al. Analysis of time dependent dielectric breakdown in nanoscale CMOS circuits
Lanzieri et al. A Review of Techniques for Ageing Detection and Monitoring on Embedded Systems
US6864702B1 (en) System for oxide stress testing

Legal Events

Date Code Title Description
AS Assignment

Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:ABADEER, WAGDI W.;PILO, HAROLD;SEITZER, DARYL M.;REEL/FRAME:016035/0937

Effective date: 20050518

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20101128