US20060155898A1 - Data generator for generating data of arbitrary length - Google Patents

Data generator for generating data of arbitrary length Download PDF

Info

Publication number
US20060155898A1
US20060155898A1 US11/264,985 US26498505A US2006155898A1 US 20060155898 A1 US20060155898 A1 US 20060155898A1 US 26498505 A US26498505 A US 26498505A US 2006155898 A1 US2006155898 A1 US 2006155898A1
Authority
US
United States
Prior art keywords
data
parallel
bit width
parallel data
clock
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US11/264,985
Other versions
US7890679B2 (en
Inventor
Yasumasa Fujisawa
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Tektronix International Sales GmbH
Original Assignee
Tektronix International Sales GmbH
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Tektronix International Sales GmbH filed Critical Tektronix International Sales GmbH
Publication of US20060155898A1 publication Critical patent/US20060155898A1/en
Assigned to TEKTRONIX INTERNATIONAL SALES GMBH reassignment TEKTRONIX INTERNATIONAL SALES GMBH ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: FUJISAWA, YASUMASA
Application granted granted Critical
Publication of US7890679B2 publication Critical patent/US7890679B2/en
Expired - Fee Related legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • G06F13/40Bus structure
    • G06F13/4004Coupling between buses
    • G06F13/4009Coupling between buses with data restructuring
    • G06F13/4018Coupling between buses with data restructuring with data-width conversion
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M9/00Parallel/series conversion or vice versa

Definitions

  • the present invention relates to a data generator suitable for generating fast serial data having arbitrary data length.
  • FIG. 1 shows an example of a parallel data generator 10 having a memory for storing digital data patterns.
  • a selected digital data pattern is read from the memory but the reading speed is not sufficiently fast so the data is read in parallel from the memory by a given bit width and then converted into serial data to have a desired data speed.
  • the parallel data generator 10 provides parallel data according to a divided clock DCLK and a parallel to serial converter 12 converts the parallel data into serial data according to a reference clock RCLK.
  • the bit width of the parallel data is four bits.
  • the parallel to serial converter 12 receives and divides the reference clock RCLK by four to produce and provide the divided clock DCLK to the data generator 10 .
  • FIG. 1 shows another data generator that produces a data pattern having an arbitrary length.
  • a parallel data generator 14 selectively provides parallel data having four or five effective bits and a bit width identifier BWI.
  • a parallel to serial converter 16 receives the bit width identifier BWI to control the bit width in the parallel to serial conversion at one time so that it converts the parallel data of four or five bit width into serial data according to a reference clock RCLK. Wherein the frequency of the reference clock RCLK is constant but the frequency of a divided clock DCLK changes according the bit width of the first parallel data converted by the converter 16 .
  • Phase lock loop (PLL) and/or delayed lock loop (DLL) are well known technique to realize a fast logic circuit.
  • the DLL intentionally delays clock phase up to maximum one clock as if there were no clock delay.
  • the frequency of the divided clock DCLK in FIG. 2 changes depending on the bit width in the parallel to serial conversion, which produces noise. Therefore, PLL or DLL cannot be used, which prevents the data generator from working fast.
  • a data generator is suitable for generating faster serial data.
  • a parallel data generator may have memory and provides first parallel data of which effective bit width is selectively changed according to a first clock.
  • a bit width adjuster may have a FIFO memory and receives the first parallel data to produce second parallel data that has constant bit width despite of the bit width of the first parallel data.
  • a parallel to serial converter converts the second parallel data into serial data according to a second clock that is faster than the first clock. Note that the frequency of the first clock according to the present invention is constant even if the effective bit width changes so that it realize faster logic circuit with using delay lock loop (DLL) etc. wherein the first clock may be derived from the second clock.
  • DLL delay lock loop
  • the parallel data generator may provide a bit width identifying signal to the bit width adjuster to have it decide whether the first parallel data are written into it or not. In this process, if the bit width adjuster does not have enough room to receive the first parallel data, it temporally stops writing the data. As a result, it allows the parallel data generator to have the same order of the bit widths of the first parallel data every divided clock, which makes the data control easy.
  • FIG. 1 is a block diagram of a conventional data generator.
  • FIG. 2 is a block diagram of another conventional data generator.
  • FIG. 3 is a block diagram of a preferred embodiment of a data generator according to the present invention.
  • FIG. 4 shows operation chart of a bit width adjuster according to the present invention.
  • FIG. 5 is a block diagram of another preferred embodiment of a data generator according to the present invention with using DLLs.
  • FIG. 3 shows an embodiment of the present invention incorporated into a signal generator instrument, such as an arbitrary waveform generator or the like, that includes a microprocessor, RAM memory, hard disk drive (HDD), keyboard, and the like, which are not shown.
  • the signal generator operates under program control including the data generator of the present invention using programs stored in the RAM memory or on the hard disk drive.
  • corresponding blocks in different Figs. are indicated by the same numbers.
  • a parallel data generator 18 having have a memory to store desired data provides first parallel data of four or five effective bit width at one time according to a divided clock DCLK. Alternately, a separate memory may store the desired data which is coupled to the parallel data generator 18 . If the effective bit width is four bits, only the four bits are used even if the first parallel data has five bits.
  • the microprocessor under program control preferably controls whether the first parallel data has four or five effective bit width.
  • the parallel data generator 18 also provides an effective bit width identifier BWI to a bit width adjuster 20 . Communications between the parallel data generator 18 and the bit width adjustor 20 is via the microprocessor where the bit width identifier BWI and a write enable signal are provided by the microprocessor.
  • the bit width adjuster 20 preferably has a FIFO memory for receiving the parallel data from the parallel data generator 18 .
  • the bit width adjustor 20 converts the parallel data from the parallel data generator, referred hereinafter as the first parallel data, into second parallel data which has a constant bit width of four bits by rearranging the first parallel data.
  • the second parallel data is provided to a parallel to serial converter 12 according to a divided clock DCLK derived from a reference clock RCLK.
  • the parallel to serial converter 12 converts the second parallel data having a bit width of four into serial data according to the received reference clock RCLK.
  • the parallel to serial converter 12 divides the reference clock RCLK to provide the divided clock DCLK.
  • the four bit parallel data is converted into serial data so that a dividing ratio of the parallel to serial converter 12 can be four and the frequency of the divided clock DCLK is constant and one fourth of that of the reference clock RCLK.
  • FIG. 4 shows operations of the bit width adjuster 20 during eight clocks (eight stages) of the divided clock DCLK.
  • the bit width adjustor 20 receives parallel data of which one cycle is 19 bits of data and converts it into serial data.
  • the 19 bits of data may be, for example, three sets of five bit parallel data and one set of four bit parallel data since the effective bit width of the first parallel data is five or four bits.
  • the length of one cycle is not limited to 19 bits of data but can be arbitrary number of bits by combining the bit widths of the parallel data.
  • the bit width adjuster 20 has eight data registers and receives an effective bit width identifying signal BWI.
  • the first stage indicates an initial state where the bit width adjuster 20 has no effective data.
  • the bit width adjuster 20 receives the divided clock DCLK and advances to the second stage where it receives parallel data of five bits so that D 1 -D 5 are written into the bit width adjuster 20 .
  • In third stage four data bits D 1 -D 4 are readout to the parallel to serial converter 12 and new five data bits D 6 -D 10 are written into the bit width adjuster 20 .
  • fourth stage four data bits D 5 -D 8 are provided to the parallel to serial converter 12 and new five data bits D 11 -D 15 are written into the bit width adjuster 20 .
  • fifth stage four data bits D 9 -D 12 are provided to the parallel to serial converter 12 and new four (or not five) data bits D 16 -D 19 are written into the bit width adjuster 20 .
  • a total 19 data bits, the five bit width parallel data in second, third and fourth stages and the four bit width parallel data in the fifth stage, are written into the bit width adjuster 20 while the bit width of the readout parallel data is always constant, in this case four bits.
  • bit width adjuster 20 provides a write enable signal (W-EN) to the data generator 18 to prevent the writing the next first parallel data into the registers if the effective bit width of the next first parallel data is five bits thought there are only four or less available registers. In this case, there may be a choice of writing four data. But the data control would be easier to keep the same order of 5, 5, 5 and 4 every divided clock so that it stops the data write.
  • W-EN write enable signal
  • the order of the write data widths may change every divided clock.
  • Four data bits D 17 -D 19 and D 1 are provided to the parallel to serial converter 12 .
  • four data bits D 2 -D 5 are read out and five data are again written. The similar processes continue repetitively.
  • the data generator of the present invention has been described with a bit width adjuster 20 having an eight register FIFO memory.
  • the number of resisters in the FIFO memory is by example only and a FIFO memory having greater than eight resisters is contemplated.
  • the size of the FIFO memory preferably is two times the number of parallel bits output by the bit width adjuster 20 .
  • the bit width adjuster 20 outputs four parallel bits so the FIFO memory has eight registers. If the bit width adjuster 20 outputs eight parallel bits, the FIFO memory would have sixteen registers. Increasing the number of parallel output bits of the bit width adjuster 20 would allow a corresponding increase in the first parallel data input to the bit width adjuster 20 from the parallel data generator 18 in the form of eight or nine parallel bits.
  • the bit width adjuster 20 always provides the second parallel data having a constant bit width despite of the effective bit width of the first parallel data by rearranging the first parallel data.
  • the frequency of the divided clock DCLK can be always constant, which realizes fast logic circuits by using the DLL etc.
  • FIG. 5 shows one embodiment using DLLs 22 and 24 to adjust delay of the divided clock DCLK as if there were no delays wherein the frequency of the divided clock DCLK may be about 100 MHz.
  • the arbitrary length of the fast serial data would be suitable for testing an electronic circuit.
  • a plurality of the serial data produced by the present invention could be combined in parallel to generate fast parallel data used to produce an analog signal through an digital to analog converter.

Abstract

A data generator provides faster data than before. A parallel data generator 18 provides first data having four or five effective data width according to a divided clock DCLK. A bit width adjuster 20 having a FIFO memory receives the first parallel data to provide second parallel data of constant four bit width despite of the bit width of the first parallel data. A parallel to serial converter 12 converts the second parallel data into serial data according to a reference clock RCLK that is faster than divided clock DCLK. The frequency of the divided clock DCLK can be constant, which makes it possible to use DLL to fasten the operation of the logic circuits.

Description

    BACKGROUND OF THE INVENTION
  • The present invention relates to a data generator suitable for generating fast serial data having arbitrary data length.
  • There are various ways to inspect an electronic circuit to determine if the circuit is operating properly. One way is to provide a test digital data pattern to a circuit under test and to verify that the output of the circuit is as expected. In this case, a desired digital data pattern is stored in a memory and provided to a data generator which generates the corresponding data pattern signal. Another way is to provide an arbitrary analog signal to the circuit under test wherein the digital data corresponding to the analog signal is prepared in advance and an digital-to-analog converter converts the digital data into the analog signal. In these and other examples, a digital data pattern is necessary. U.S. Pat. No. 6,032,275 by Masaru, for example, discloses such data generation and measurement of a circuit under test.
  • FIG. 1 shows an example of a parallel data generator 10 having a memory for storing digital data patterns. A selected digital data pattern is read from the memory but the reading speed is not sufficiently fast so the data is read in parallel from the memory by a given bit width and then converted into serial data to have a desired data speed. The parallel data generator 10 provides parallel data according to a divided clock DCLK and a parallel to serial converter 12 converts the parallel data into serial data according to a reference clock RCLK. In this example, the bit width of the parallel data is four bits. The parallel to serial converter 12 receives and divides the reference clock RCLK by four to produce and provide the divided clock DCLK to the data generator 10.
  • In case of FIG. 1, the length of the data pattern is limited to multiples of four bits. However, it is desirable to be able to generate data patterns having arbitrary lengths. FIG. 2 shows another data generator that produces a data pattern having an arbitrary length. A parallel data generator 14 selectively provides parallel data having four or five effective bits and a bit width identifier BWI. A parallel to serial converter 16 receives the bit width identifier BWI to control the bit width in the parallel to serial conversion at one time so that it converts the parallel data of four or five bit width into serial data according to a reference clock RCLK. Wherein the frequency of the reference clock RCLK is constant but the frequency of a divided clock DCLK changes according the bit width of the first parallel data converted by the converter 16.
  • Phase lock loop (PLL) and/or delayed lock loop (DLL) are well known technique to realize a fast logic circuit. The DLL intentionally delays clock phase up to maximum one clock as if there were no clock delay. The frequency of the divided clock DCLK in FIG. 2 changes depending on the bit width in the parallel to serial conversion, which produces noise. Therefore, PLL or DLL cannot be used, which prevents the data generator from working fast.
  • SUMMARY OF THE INVENTION
  • A data generator according to the present invention is suitable for generating faster serial data. A parallel data generator may have memory and provides first parallel data of which effective bit width is selectively changed according to a first clock. A bit width adjuster may have a FIFO memory and receives the first parallel data to produce second parallel data that has constant bit width despite of the bit width of the first parallel data. A parallel to serial converter converts the second parallel data into serial data according to a second clock that is faster than the first clock. Note that the frequency of the first clock according to the present invention is constant even if the effective bit width changes so that it realize faster logic circuit with using delay lock loop (DLL) etc. wherein the first clock may be derived from the second clock.
  • The parallel data generator may provide a bit width identifying signal to the bit width adjuster to have it decide whether the first parallel data are written into it or not. In this process, if the bit width adjuster does not have enough room to receive the first parallel data, it temporally stops writing the data. As a result, it allows the parallel data generator to have the same order of the bit widths of the first parallel data every divided clock, which makes the data control easy.
  • The objects, advantages and other novel features of the present invention are apparent from the following detailed description when read in conjunction with the appended claims and attached drawings.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a block diagram of a conventional data generator.
  • FIG. 2 is a block diagram of another conventional data generator.
  • FIG. 3 is a block diagram of a preferred embodiment of a data generator according to the present invention.
  • FIG. 4 shows operation chart of a bit width adjuster according to the present invention.
  • FIG. 5 is a block diagram of another preferred embodiment of a data generator according to the present invention with using DLLs.
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT
  • FIG. 3 shows an embodiment of the present invention incorporated into a signal generator instrument, such as an arbitrary waveform generator or the like, that includes a microprocessor, RAM memory, hard disk drive (HDD), keyboard, and the like, which are not shown. The signal generator operates under program control including the data generator of the present invention using programs stored in the RAM memory or on the hard disk drive. In the following descriptions, corresponding blocks in different Figs. are indicated by the same numbers.
  • A parallel data generator 18 having have a memory to store desired data provides first parallel data of four or five effective bit width at one time according to a divided clock DCLK. Alternately, a separate memory may store the desired data which is coupled to the parallel data generator 18. If the effective bit width is four bits, only the four bits are used even if the first parallel data has five bits. The microprocessor under program control preferably controls whether the first parallel data has four or five effective bit width. The parallel data generator 18 also provides an effective bit width identifier BWI to a bit width adjuster 20. Communications between the parallel data generator 18 and the bit width adjustor 20 is via the microprocessor where the bit width identifier BWI and a write enable signal are provided by the microprocessor.
  • The bit width adjuster 20 preferably has a FIFO memory for receiving the parallel data from the parallel data generator 18. The bit width adjustor 20 converts the parallel data from the parallel data generator, referred hereinafter as the first parallel data, into second parallel data which has a constant bit width of four bits by rearranging the first parallel data. The second parallel data is provided to a parallel to serial converter 12 according to a divided clock DCLK derived from a reference clock RCLK. The parallel to serial converter 12 converts the second parallel data having a bit width of four into serial data according to the received reference clock RCLK. The parallel to serial converter 12 divides the reference clock RCLK to provide the divided clock DCLK. In the embodiment of FIG. 3, the four bit parallel data is converted into serial data so that a dividing ratio of the parallel to serial converter 12 can be four and the frequency of the divided clock DCLK is constant and one fourth of that of the reference clock RCLK.
  • FIG. 4 shows operations of the bit width adjuster 20 during eight clocks (eight stages) of the divided clock DCLK. In this example, the bit width adjustor 20 receives parallel data of which one cycle is 19 bits of data and converts it into serial data. The 19 bits of data may be, for example, three sets of five bit parallel data and one set of four bit parallel data since the effective bit width of the first parallel data is five or four bits. The length of one cycle, however, is not limited to 19 bits of data but can be arbitrary number of bits by combining the bit widths of the parallel data.
  • In the below described operation, the bit width adjuster 20 has eight data registers and receives an effective bit width identifying signal BWI. The first stage indicates an initial state where the bit width adjuster 20 has no effective data. The bit width adjuster 20 receives the divided clock DCLK and advances to the second stage where it receives parallel data of five bits so that D1-D5 are written into the bit width adjuster 20. In third stage, four data bits D1-D4 are readout to the parallel to serial converter 12 and new five data bits D6-D10 are written into the bit width adjuster 20. As a result, there are six data bits including the remaining data bit D5 in the bit width adjuster 20. In fourth stage, four data bits D5-D8 are provided to the parallel to serial converter 12 and new five data bits D11-D15 are written into the bit width adjuster 20. In fifth stage, four data bits D9-D12 are provided to the parallel to serial converter 12 and new four (or not five) data bits D16-D19 are written into the bit width adjuster 20. As described, a total 19 data bits, the five bit width parallel data in second, third and fourth stages and the four bit width parallel data in the fifth stage, are written into the bit width adjuster 20 while the bit width of the readout parallel data is always constant, in this case four bits.
  • In sixth stage, four data bits D13-D16 are readout to the parallel to serial converter 12 and new five data bits D1-D5 of the second cycle are written into the bit width adjuster 20. In seventh stage, five new data bits should be written into the bit width adjuster 20. However, the are only four registers available for the five new data bits. The bit width adjuster 20 provides a write enable signal (W-EN) to the data generator 18 to prevent the writing the next first parallel data into the registers if the effective bit width of the next first parallel data is five bits thought there are only four or less available registers. In this case, there may be a choice of writing four data. But the data control would be easier to keep the same order of 5, 5, 5 and 4 every divided clock so that it stops the data write. If complex control is acceptable, the order of the write data widths may change every divided clock. Four data bits D17-D19 and D1 are provided to the parallel to serial converter 12. In eighth stage, four data bits D2-D5 are read out and five data are again written. The similar processes continue repetitively.
  • The data generator of the present invention has been described with a bit width adjuster 20 having an eight register FIFO memory. The number of resisters in the FIFO memory is by example only and a FIFO memory having greater than eight resisters is contemplated. The size of the FIFO memory preferably is two times the number of parallel bits output by the bit width adjuster 20. In the above example, the bit width adjuster 20 outputs four parallel bits so the FIFO memory has eight registers. If the bit width adjuster 20 outputs eight parallel bits, the FIFO memory would have sixteen registers. Increasing the number of parallel output bits of the bit width adjuster 20 would allow a corresponding increase in the first parallel data input to the bit width adjuster 20 from the parallel data generator 18 in the form of eight or nine parallel bits. Increasing the number of parallel data bits from the bit width adjuster 20 to the parallel to serial converter 12 from four to eight would result in a decrease in the speed of the DCLK signal since it is produced by dividing the RCLK signal by number of parallel bits output by the bit width adjuster 20.
  • As described, the bit width adjuster 20 always provides the second parallel data having a constant bit width despite of the effective bit width of the first parallel data by rearranging the first parallel data. This means that the frequency of the divided clock DCLK can be always constant, which realizes fast logic circuits by using the DLL etc. FIG. 5 shows one embodiment using DLLs 22 and 24 to adjust delay of the divided clock DCLK as if there were no delays wherein the frequency of the divided clock DCLK may be about 100 MHz. The arbitrary length of the fast serial data would be suitable for testing an electronic circuit. A plurality of the serial data produced by the present invention could be combined in parallel to generate fast parallel data used to produce an analog signal through an digital to analog converter.

Claims (7)

1. A data generator comprising:
means for providing first parallel data according to a first clock wherein effective bit width of the first parallel data may be selectively changed;
means for rearranging the first parallel data to produce second parallel data of which bit width is constant according to the first clock; and
means for converting the second parallel data into serial data according to a second clock that is faster than the first clock
2. The data generator recited in claim 1 wherein the effective bit width of the first parallel data may be selectively changed so that the one cycle of the serial data can be an arbitrary length.
3. The data generator recited in claim 1 wherein the first clock is produced by dividing the second clock.
4. The data generator recited in claim 1 wherein the first parallel data providing means provides a bit width identifier to the rearranging means to stop writing the first parallel data thereto when rearranging means does not have enough room.
5. The data generator recited in claim 1 wherein the first parallel data providing means keeps the same order of the effective bit widths of the first parallel data when it provides the first parallel data according to the first clock.
6. The data generator recited in claim 1 wherein the rearranging means has a FIFO memory.
7. The data generator recited in claim 1 wherein the first clock is provided to the first parallel data providing means and/or the rearranging means through DLL.
US11/264,985 2004-11-26 2005-11-01 Data generator for generating data of arbitrary length Expired - Fee Related US7890679B2 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2004342563A JP4491587B2 (en) 2004-11-26 2004-11-26 Data generator
JP2004-342563 2004-11-26

Publications (2)

Publication Number Publication Date
US20060155898A1 true US20060155898A1 (en) 2006-07-13
US7890679B2 US7890679B2 (en) 2011-02-15

Family

ID=36632084

Family Applications (1)

Application Number Title Priority Date Filing Date
US11/264,985 Expired - Fee Related US7890679B2 (en) 2004-11-26 2005-11-01 Data generator for generating data of arbitrary length

Country Status (2)

Country Link
US (1) US7890679B2 (en)
JP (1) JP4491587B2 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110018747A1 (en) * 2009-07-01 2011-01-27 Tektronix International Sales Gmbh Data Generator Providing Large Amounts of Data of Arbitrary Word Length
US8504745B1 (en) 2009-04-02 2013-08-06 Xilinx, Inc. Method of and circuit for determining a shift pattern to generate an output data stream

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2012257047A (en) * 2011-06-08 2012-12-27 Fujitsu Ltd Parallel-serial conversion circuit, information processing device and information processing system

Citations (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4839866A (en) * 1987-05-29 1989-06-13 Texas Instruments Incorporated Cascadable first-in, first-out memory
US4876685A (en) * 1987-06-08 1989-10-24 Teradyne, Inc. Failure information processing in automatic memory tester
US4918446A (en) * 1987-09-30 1990-04-17 Nec Corporation Decoder with reduced synchronization capture time
US5388074A (en) * 1992-12-17 1995-02-07 Vlsi Technology, Inc. FIFO memory using single output register
US5515386A (en) * 1991-01-02 1996-05-07 Fujitsu Limited Transmission circuit for transmitting fixed-length data
US5524112A (en) * 1992-06-29 1996-06-04 Sharp Kabushiki Kaisha Interface apparatus for transferring k*n-bit data packets via transmission of K discrete n-bit parallel words and method therefore
US6032275A (en) * 1996-01-12 2000-02-29 Advantest Corp. Test pattern generator
US6087874A (en) * 1997-12-23 2000-07-11 Nortel Networks Corporation Variable delay circuit for delaying logic signals, characterized by a delay time that is a linear function of a control voltage
US20020008558A1 (en) * 2000-07-24 2002-01-24 Yuichi Okuda Clock generation circuit, control method of clock generation circuit and semiconductor memory device
US6356158B1 (en) * 2000-05-02 2002-03-12 Xilinx, Inc. Phase-locked loop employing programmable tapped-delay-line oscillator
US20020124219A1 (en) * 2001-03-05 2002-09-05 Reiko Kuroki Pseudo random signal producing circuit
US6463092B1 (en) * 1998-09-10 2002-10-08 Silicon Image, Inc. System and method for sending and receiving data signals over a clock signal line
US20020174368A1 (en) * 2001-05-18 2002-11-21 Hideki Nishizaki Circuits for scrambling and descrambling packets and methods of doing the same
US6658523B2 (en) * 2001-03-13 2003-12-02 Micron Technology, Inc. System latency levelization for read data

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2002207692A (en) 2001-01-12 2002-07-26 Ricoh Co Ltd Picture data transferring device, printer and picture data transferring system

Patent Citations (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4839866A (en) * 1987-05-29 1989-06-13 Texas Instruments Incorporated Cascadable first-in, first-out memory
US4876685A (en) * 1987-06-08 1989-10-24 Teradyne, Inc. Failure information processing in automatic memory tester
US4918446A (en) * 1987-09-30 1990-04-17 Nec Corporation Decoder with reduced synchronization capture time
US5515386A (en) * 1991-01-02 1996-05-07 Fujitsu Limited Transmission circuit for transmitting fixed-length data
US5524112A (en) * 1992-06-29 1996-06-04 Sharp Kabushiki Kaisha Interface apparatus for transferring k*n-bit data packets via transmission of K discrete n-bit parallel words and method therefore
US5388074A (en) * 1992-12-17 1995-02-07 Vlsi Technology, Inc. FIFO memory using single output register
US6032275A (en) * 1996-01-12 2000-02-29 Advantest Corp. Test pattern generator
US6087874A (en) * 1997-12-23 2000-07-11 Nortel Networks Corporation Variable delay circuit for delaying logic signals, characterized by a delay time that is a linear function of a control voltage
US6463092B1 (en) * 1998-09-10 2002-10-08 Silicon Image, Inc. System and method for sending and receiving data signals over a clock signal line
US6356158B1 (en) * 2000-05-02 2002-03-12 Xilinx, Inc. Phase-locked loop employing programmable tapped-delay-line oscillator
US20020008558A1 (en) * 2000-07-24 2002-01-24 Yuichi Okuda Clock generation circuit, control method of clock generation circuit and semiconductor memory device
US20020124219A1 (en) * 2001-03-05 2002-09-05 Reiko Kuroki Pseudo random signal producing circuit
US6658523B2 (en) * 2001-03-13 2003-12-02 Micron Technology, Inc. System latency levelization for read data
US20020174368A1 (en) * 2001-05-18 2002-11-21 Hideki Nishizaki Circuits for scrambling and descrambling packets and methods of doing the same

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8504745B1 (en) 2009-04-02 2013-08-06 Xilinx, Inc. Method of and circuit for determining a shift pattern to generate an output data stream
US20110018747A1 (en) * 2009-07-01 2011-01-27 Tektronix International Sales Gmbh Data Generator Providing Large Amounts of Data of Arbitrary Word Length
US8154431B2 (en) 2009-07-01 2012-04-10 Tektronix International Sales Gmbh Data generator providing large amounts of data of arbitrary word length

Also Published As

Publication number Publication date
US7890679B2 (en) 2011-02-15
JP4491587B2 (en) 2010-06-30
JP2006153583A (en) 2006-06-15

Similar Documents

Publication Publication Date Title
JP2009543096A (en) Digital waveform generation and measurement in automated test equipment
US7430142B2 (en) Skew adjusting circuit and semiconductor integrated circuit
US6917660B2 (en) Adaptive de-skew clock generation
CN101657731A (en) Testing apparatus and testing method
US7295139B2 (en) Triggered data generator
US7890679B2 (en) Data generator for generating data of arbitrary length
US7561490B2 (en) Semiconductor memory device and method for driving the same
US7583460B2 (en) Edge controlled fast data pattern generator
KR100403639B1 (en) Waveform generating device
US6223318B1 (en) IC tester having region in which various test conditions are stored
US7436725B2 (en) Data generator having stable duration from trigger arrival to data output start
JP2006157849A (en) Frequency-dividing circuit, and semiconductor integrated circuit equipped with the frequency-dividing circuit
US7917825B2 (en) Method and apparatus for selectively utilizing information within a semiconductor device
US20100201409A1 (en) Frequency Divider Circuit
CN104965169A (en) Full-automatic IC electric signal test device and test method
US8154431B2 (en) Data generator providing large amounts of data of arbitrary word length
US6629251B1 (en) Elastic store circuit with vernier clock delay
JP5171811B2 (en) Test apparatus and electronic device
US6788127B2 (en) Circuit for variably delaying data
US6681272B1 (en) Elastic store circuit with static phase offset
US8713083B2 (en) Digital fine delay processing
US8890595B2 (en) Dynamic clock phase control architecture for frequency synthesis
JP2532718B2 (en) Semiconductor integrated circuit device
JPH09145798A (en) Timing signal generator
JP3043720B2 (en) Method for facilitating test by frequency divider and frequency divider

Legal Events

Date Code Title Description
AS Assignment

Owner name: TEKTRONIX INTERNATIONAL SALES GMBH, SWITZERLAND

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:FUJISAWA, YASUMASA;REEL/FRAME:025728/0307

Effective date: 20051025

FPAY Fee payment

Year of fee payment: 4

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20190215