US20060128061A1 - Fabrication of stacked die and structures formed thereby - Google Patents

Fabrication of stacked die and structures formed thereby Download PDF

Info

Publication number
US20060128061A1
US20060128061A1 US11/346,821 US34682106A US2006128061A1 US 20060128061 A1 US20060128061 A1 US 20060128061A1 US 34682106 A US34682106 A US 34682106A US 2006128061 A1 US2006128061 A1 US 2006128061A1
Authority
US
United States
Prior art keywords
device side
individual die
die
bond
forming
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/346,821
Inventor
Kramadhati Ravi
Jim Maveety
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US11/346,821 priority Critical patent/US20060128061A1/en
Publication of US20060128061A1 publication Critical patent/US20060128061A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/50Multistep manufacturing processes of assemblies consisting of devices, each device being of a type provided for in group H01L27/00 or H01L29/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/838Bonding techniques
    • H01L2224/8385Bonding techniques using a polymer adhesive, e.g. an adhesive based on silicone, epoxy, polyimide, polyester
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0657Stacked arrangements of devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/06Polymers
    • H01L2924/078Adhesive characteristics other than chemical
    • H01L2924/07802Adhesive characteristics other than chemical not being an ohmic electrical conductor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19043Component type being a resistor

Definitions

  • the present invention generally relates to the field of microelectronic devices, and more particularly to methods of fabricating stacked die structures without the use of an interfacial glue.
  • An integrated circuit form the basis for many electronic systems.
  • An integrated circuit may include a vast number of transistors and other circuit elements that may be formed on a single semiconductor wafer or chip and may be interconnected to implement a desired function.
  • PCB printed circuit board
  • system on a chip in which the functionality of all of the integrated circuit devices of the system are packaged together without a conventional PCB.
  • various “system modules” have been introduced that electrically connect and package integrated circuit devices which are fabricated on the same or on different semiconductor wafers.
  • system modules have been created by simply stacking two chips, e.g., a logic and memory chip, one on top of the other in an arrangement commonly referred to as chip-on-chip structure.
  • MCM multi-chip module
  • FIGS. 1 a - 1 e represent structures according to an embodiment of the present invention.
  • FIG. 2 represents a structure according to an embodiment of the present invention.
  • FIG. 3 represents a structure according to another embodiment of the present invention.
  • FIG. 4 represents a system according to an embodiment of the present invention.
  • Methods and associated structures of forming and utilizing a microelectronic device are described. Those methods comprise forming a bond between a non-device side of a first die and a non-device side of a second die, without the use of an interfacial glue. In this manner, improved thermal and electrical contact, as well as a decrease in stress between the bonded die, can be achieved.
  • FIGS. 1 a - 1 e illustrate an embodiment of a method of forming stacked die structures.
  • FIG. 1 a illustrates a device wafer 100 .
  • the device wafer 100 may be comprised of materials such as, but not limited to, silicon, silicon-on-insulator, silicon on diamond, or combinations thereof.
  • the device wafer 100 may comprise a device portion 103 , and a non-device portion 104 .
  • the non-device portion 104 of the device wafer 100 may comprise a first thickness 106 .
  • the device wafer 100 may comprise a plurality of die 101 , as are known in the art.
  • the plurality of die 101 may comprise various functionalities, such as, but not limited to, a memory functionality and/or a logic functionality, as are well known in the art.
  • the non-device portion 104 of the device wafer 100 may be thinned utilizing a grinding and/or a polishing technique, as are known in the art ( FIG. 1 b ).
  • the non-device portion 104 of the device wafer 100 may be thinned to a thinned thickness 108 .
  • the thinned thickness 108 may range from about 50 to about 200 microns.
  • the device wafer 100 may then be separated into a plurality of individual die 102 utilizing methods well known to those skilled in the art, such as but not limited to wafer sawing, which serve to separate the plurality of die 101 from each other ( FIG. 1 c ).
  • the plurality of individual die 102 may comprise a device side 110 and a non-device side 112 .
  • the non-device side 112 may comprise silicon.
  • the device side 110 may comprise various circuit elements, such as but not limited to transistors, resistors etc. as are well known in the art.
  • a first individual die 102 a may comprise a device side 110 a and a non-device side 112 a ( FIG. 1 d ).
  • a second individual die 102 b may comprise a device side 110 b and a non-device side 112 b.
  • the non-device side 112 a of the first individual die 102 a may be brought into contact with the non-device side 112 b of the second individual die 102 b to form a stacked die structure 116 ( FIG. 1 e ).
  • a bond 114 may be formed by direct silicon to silicon bonding between the non-device side 112 a of the first individual die 102 a and the non-device side 112 b of the second individual die 102 b.
  • the bond 114 may be formed due to Van der Waal forces that may develop between the non-device side 112 a (which may comprises silicon) of the first individual die 120 a and the non-device side 112 b (which also preferably comprises silicon) of the second individual die 102 b.
  • the bond 114 can be further strengthened by heating the stacked die structure 116 to a temperature up to about 450 degrees Celsius, and in another embodiment, by heating from about 250 degrees to about 450 degrees Celsius.
  • Forming the bond 114 by utilizing direct silicon to silicon bonding alleviates the need for using an interfacial glue, i.e., polymers, adhesives, solders, and other such materials commonly used to join one die to another, as are well known in the art.
  • an interfacial glue i.e., polymers, adhesives, solders, and other such materials commonly used to join one die to another, as are well known in the art.
  • the elimination of such an interfacial glue, or joining material, to form the bond 114 between the first individual die 102 a and the second individual die 102 b results in better thermal and electrical contact between the die, due to the low coefficient of thermal expansion (CTE) differences between the die.
  • the CTE differences between the die may be approximately zero when both of the die comprise silicon, for example.
  • FIG. 2 depicts an embodiment of a stacked die structure 216 that may comprise a first individual die 202 a, a second individual die 202 b, a third individual die 202 c, and a fourth individual die 202 d.
  • the individual die 202 a, 202 b, 202 c, 202 d may comprise various functionalities, such as but not limited to memory functionalities and/or logic functionalities.
  • the individual die 202 a, 202 b, 202 c, 202 d may comprise device sides 210 a, 210 b, 210 c, 210 d and non-device sides 212 a, 212 b, 212 c, 212 d, respectively.
  • the non-device sides 212 a, 212 b, 212 c, 212 d may preferably comprise silicon.
  • the non-device side 212 a of the first individual die 202 a may be bonded to the non-device side 212 b of the second individual die 202 b (by direct silicon to silicon bonding, as described above) to form a bond 214 a, similar to the bond 114 in FIG. 1 e.
  • the bond 214 a does not comprise an interfacial glue.
  • the non-device side 212 c of the third individual die 202 c may be bonded to the non-device side 212 d of the fourth individual die 202 d to form a bond 214 b, that is similar to the bond 114 of FIG. 1 e, and which does not comprise an interfacial glue.
  • the device side 210 a of the first individual die 202 a may comprise a first array of contacts 206 a, such as but not limited to ball grid array contacts, for example.
  • the device side 210 b of the second individual die 202 b may comprise an second array of contacts 206 b.
  • the first array of contacts 206 a may be electrically contacted and/or attached to a bottom surface 215 a of a first land grid array 208 a, as is well known in the art.
  • the first land grid array may also comprise a top surface 213 a.
  • the second array of contacts 206 b may be electrically connected and/or attached to a top surface 213 b of a second land grid array 208 b.
  • the first land grid arrays 208 a and the second land grid array 208 b may comprise a first organic land grid array and a second organic land grid array, but may comprise any such suitable substrate that may be electrically and/or physically connected to a semiconductor die. It will be understood by those in the art that the land grid arrays 208 a, 208 b may comprise an array of contacts (not shown) on both their top sides 213 a, 213 b, and their bottom sides 215 a, 215 b that correspond and are in electrical and/or physical connection with the array of contacts 206 a, 206 b.
  • non-device sides 212 a, 212 b of the first and the second individual die 202 a, 202 b may be bonded together by direct silicon to silicon bonding, and the device sides 210 a, 210 b of the first and second individual die 202 a, 202 b may be further connected to land grid array substrates 208 a, 208 b by an array of contacts 206 a, 206 b.
  • the third individual die 202 c may be electrically connected and/or attached to a bottom surface 215 b the second land grid array 208 b by a third array of contacts 206 c on the device side 210 c of the individual die 202 c.
  • the fourth individual die 202 d may be electrically connected and/or attached to a top surface 213 c a third land grid array 208 c by a fourth array of contacts 206 d on the device side 210 d of the fourth individual die 202 d.
  • the third land grid array 208 c may also comprise a bottom surface 215 c. It will be understood by those skilled in the art that the number of levels of die and/or land grid arrays that may be stacked will vary according to a particular design application. Thus, the current embodiment enables the formation of stacked die structures that possess a high strength, low stress bond between the stacked die, without the use of an interfacial glue.
  • FIGS. 3 depicts another embodiment of the present invention.
  • FIG. 3 illustrates a cross-section of a stacked die structure 316 .
  • the stacked die structure 316 may comprise a first individual die 302 a, a second individual die 302 b, a third individual die 302 c, and a fourth individual die 302 d.
  • the individual die 302 a, 302 b, 302 c, 302 d may comprise device sides 310 a, 310 b, 310 c, 310 d, respectively, that may preferably comprise silicon, and non-device sides 312 a, 312 b, 312 c, 312 d, respectively, that may preferably comprise a diamond material, or other equivalent films, as are well known in the art.
  • the diamond material may be formed by any such technique known in the art used to form diamond films, such as, but not limited to, plasma enhanced chemical vapor deposition (PECVD).
  • PECVD plasma enhanced chemical vapor deposition
  • a first polysilicon layer 311 a, a second polysilicon layer 311 b, a third polysilicon layer 311 c, and a fourth polysilicon layer 311 d may be disposed between the non-device sides 312 a, 312 b, 312 c, 312 d and the device sides 310 a, 310 b, 310 c, 310 d respectively.
  • the polysilicon layers 311 a, 311 b, 311 c, 311 d may serve as an adhesion layer between the non-device layers 312 a, 312 b, 312 c, 312 d and the device layers 310 a, 310 b, 310 c, 310 b.
  • the non-device side 312 a of the first individual die 302 a may be bonded to the non-device side 312 b of the second individual die 302 b (by direct silicon to silicon bonding, as described above) to form a bond 314 a, similar to the bond 114 in FIG. 1 e.
  • the bond 314 a does not comprise an interfacial glue.
  • the non-device side 312 c of the third individual die 302 c may be bonded to the non-device side 312 d of the fourth individual die 302 d to form a bond 314 b, that is also similar to the bond 114 of FIG. 1 e, and which does not comprise an interfacial glue.
  • the device sides 310 a, 310 b, 310 c, 310 d may comprise an array of contacts 306 a, 306 b, 306 c, 306 d such as but not limited to ball grid array contacts, for example.
  • the array of contacts 306 a may be electrically connected and/or attached to a bottom surface 315 b of a first land grid array 308 a.
  • the first land grid array 308 a may also comprise a top surface 313 a.
  • the array of contacts 306 b may be electrically connected and/or attached to a top surface 313 b of a second land grid array 308 b.
  • the array of contacts 306 c may be electrically connected and/or attached to a bottom surface 315 b of the second land grid array 308 b.
  • the array of contacts 306 d may be electrically contacted and/or attached to a top surface 313 c of a third land grid array 308 c.
  • the third land grid array 308 c may also comprise a bottom surface 315 c.
  • the land grid arrays 308 a, 308 b and 308 c may comprise an organic land grid array, but may comprise any such suitable substrate that may be electrically connected to a semiconductor die.
  • the current embodiment preferably comprises a silicon on diamond structure, in that the non-device sides 312 a, 312 b, 312 c, 312 d preferably comprise diamond and the device sides 310 a, 310 b, 310 c, 310 d preferably comprise silicon, the stacked die structure 316 of the current embodiment greatly improves the thermal management capabilities of the stacked die structure 316 by enabling heat spreading to occur by the diamond non-device sides 312 a, 312 b, 312 c, 312 d.
  • the present invention describes the formation of stacked die structures that exhibit low stress and high mechanical strength, without the use of interfacial glues between die bonded together.
  • FIG. 4 is a diagram illustrating an exemplary system capable of being operated with methods for fabricating stacked die structures, such as the stacked die structures 216 , 316 of FIGS. 2 and 3 respectively. It will be understood that the present embodiment is but one of many possible systems in which the stacked die structures of the present invention may be used.
  • the system 400 may be used, for example, to execute the processing by various processing tools, such as bonding tools, as are well known in the art, for the methods described herein.
  • a stacked die structure 403 may be communicatively coupled to a printed circuit board (PCB) 401 by way of an I/O bus 408 .
  • the communicative coupling of the stacked die structure 403 may be established by physical means, such as through the use of a package and/or a socket connection to mount the stacked die structure 403 to the PCB 401 (for example by the use of a chip package and/or a land grid array socket).
  • the stacked die structure 403 may also be communicatively coupled to the PCB 401 through various wireless means (for example, without the use of a physical connection to the PCB), as are well known in the art.
  • the system 400 may include a computing device 402 , such as a processor, and a cache memory 404 communicatively coupled to each other through a processor bus 405 .
  • the processor bus 405 and the I/O bus 408 may be bridged by a host bridge 406 .
  • Communicatively coupled to the I/O bus 408 and also to the stacked die structure 403 may be a main memory 412 .
  • Examples of the main memory 412 may include, but are not limited to, static random access memory (SRAM) and/or dynamic random access memory (DRAM), and/or some other state preserving medium.
  • the system 400 may also include a graphics coprocessor 413 , however incorporation of the graphics coprocessor 413 into the system 400 is not necessary to the operation of the system 400 .
  • Coupled to the I/O bus 408 may also, for example, be a display device 414 , a mass storage device 420 , and keyboard and pointing devices 422 .
  • mass storage 420 may be used to provide long-term storage for the executable instructions for a method for forming stacked die structures in accordance with embodiments of the present invention
  • main memory 412 may be used to store on a shorter term basis the executable instructions of a method for forming stacked die structures in accordance with embodiments of the present invention during execution by computing device 402 .
  • the instructions may be stored, or otherwise associated with machine accessible mediums communicatively coupled with the system, such as compact disks, read only memories (CD-ROMs), digital versatile disks (DVDs), floppy disks, and carrier waves, and/or other propagated signals, for example.
  • main memory 412 may supply the computing device 402 (which may be a processor, for example) with the executable instructions for execution.

Abstract

Methods of forming a microelectronic structure are described. Those methods comprise forming a bond between a non-device side of a first die and a non-device side of a second die, wherein forming the bond between the non-device side of the first die and the non-device side of the second die does not comprise using an interfacial glue.

Description

  • This U.S. Patent application is a divisional of U.S. patent application Ser. No. 10/958,511 filed Oct. 4, 2004.
  • FIELD OF THE INVENTION
  • The present invention generally relates to the field of microelectronic devices, and more particularly to methods of fabricating stacked die structures without the use of an interfacial glue.
  • BACK GROUND OF THE INVENTION
  • Integrated circuits form the basis for many electronic systems. An integrated circuit may include a vast number of transistors and other circuit elements that may be formed on a single semiconductor wafer or chip and may be interconnected to implement a desired function.
  • Many modern electronic systems are created through the use of a variety of different integrated circuits; each integrated circuit performing one or more specific function. For example, computer systems may include at least one microprocessor and a number of memory chips. Conventionally, each of these integrated circuits are formed on a separate chip, packaged independently and interconnected on, for example, a printed circuit board (PCB).
  • As integrated circuit technology progresses, there is a growing desire for a “system on a chip”, in which the functionality of all of the integrated circuit devices of the system are packaged together without a conventional PCB. In practice, various “system modules” have been introduced that electrically connect and package integrated circuit devices which are fabricated on the same or on different semiconductor wafers. Initially, system modules have been created by simply stacking two chips, e.g., a logic and memory chip, one on top of the other in an arrangement commonly referred to as chip-on-chip structure. Subsequently, multi-chip module (MCM) technology has been utilized to stack a number of chips on a common substrate to reduce the overall size and weight of the package, which directly translates into reduced system size.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • While the specification concludes with claims particularly pointing out and distinctly claiming certain embodiments of the present invention, the advantages of this invention can be more readily ascertained from the following description of the invention when read in conjunction with the accompanying drawings in which:
  • FIGS. 1 a-1 e represent structures according to an embodiment of the present invention.
  • FIG. 2 represents a structure according to an embodiment of the present invention.
  • FIG. 3 represents a structure according to another embodiment of the present invention.
  • FIG. 4 represents a system according to an embodiment of the present invention.
  • DETAILED DESCRIPTION OF THE PRESENT INVENTION
  • In the following detailed description, reference is made to the accompanying drawings that show, by way of illustration, specific embodiments in which the invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention. It is to be understood that the various embodiments of the invention, although different, are not necessarily mutually exclusive. For example, a particular feature, structure, or characteristic described herein, in connection with one embodiment, may be implemented within other embodiments without departing from the spirit and scope of the invention. In addition, it is to be understood that the location or arrangement of individual elements within each disclosed embodiment may be modified without departing from the spirit and scope of the invention. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present invention is defined only by the appended claims, appropriately interpreted, along with the full range of equivalents to which the claims are entitled. In the drawings, like numerals refer to the same or similar functionality throughout the several views.
  • Methods and associated structures of forming and utilizing a microelectronic device are described. Those methods comprise forming a bond between a non-device side of a first die and a non-device side of a second die, without the use of an interfacial glue. In this manner, improved thermal and electrical contact, as well as a decrease in stress between the bonded die, can be achieved.
  • FIGS. 1 a-1 e illustrate an embodiment of a method of forming stacked die structures. FIG. 1 a illustrates a device wafer 100. The device wafer 100 may be comprised of materials such as, but not limited to, silicon, silicon-on-insulator, silicon on diamond, or combinations thereof. The device wafer 100 may comprise a device portion 103, and a non-device portion 104. The non-device portion 104 of the device wafer 100 may comprise a first thickness 106. The device wafer 100 may comprise a plurality of die 101, as are known in the art. The plurality of die 101 may comprise various functionalities, such as, but not limited to, a memory functionality and/or a logic functionality, as are well known in the art.
  • The non-device portion 104 of the device wafer 100 may be thinned utilizing a grinding and/or a polishing technique, as are known in the art (FIG. 1 b). The non-device portion 104 of the device wafer 100 may be thinned to a thinned thickness 108. In one embodiment, the thinned thickness 108 may range from about 50 to about 200 microns. The device wafer 100 may then be separated into a plurality of individual die 102 utilizing methods well known to those skilled in the art, such as but not limited to wafer sawing, which serve to separate the plurality of die 101 from each other (FIG. 1 c).
  • The plurality of individual die 102 may comprise a device side 110 and a non-device side 112. In one embodiment, the non-device side 112 may comprise silicon. The device side 110 may comprise various circuit elements, such as but not limited to transistors, resistors etc. as are well known in the art. In one embodiment, a first individual die 102 a may comprise a device side 110 a and a non-device side 112 a (FIG. 1 d). A second individual die 102 b may comprise a device side 110 b and a non-device side 112 b. The non-device side 112 a of the first individual die 102 a may be brought into contact with the non-device side 112 b of the second individual die 102 b to form a stacked die structure 116 (FIG. 1 e).
  • Upon contacting the non-device side 112 a of the first individual die 102 a with the non-device side 112 b of the second individual die 102 b, a bond 114 may be formed by direct silicon to silicon bonding between the non-device side 112 a of the first individual die 102 a and the non-device side 112 b of the second individual die 102 b. The bond 114 may be formed due to Van der Waal forces that may develop between the non-device side 112 a (which may comprises silicon) of the first individual die 120 a and the non-device side 112 b (which also preferably comprises silicon) of the second individual die 102 b. In one embodiment, the bond 114 can be further strengthened by heating the stacked die structure 116 to a temperature up to about 450 degrees Celsius, and in another embodiment, by heating from about 250 degrees to about 450 degrees Celsius.
  • Forming the bond 114 by utilizing direct silicon to silicon bonding according to the methods of the present embodiment alleviates the need for using an interfacial glue, i.e., polymers, adhesives, solders, and other such materials commonly used to join one die to another, as are well known in the art. The elimination of such an interfacial glue, or joining material, to form the bond 114 between the first individual die 102 a and the second individual die 102 b results in better thermal and electrical contact between the die, due to the low coefficient of thermal expansion (CTE) differences between the die. The CTE differences between the die may be approximately zero when both of the die comprise silicon, for example.
  • Thus, deleterious thermal barriers may be eliminated between the die joined according to the methods of the present embodiment. In addition, stress between die joined according to the present embodiment are greatly reduced, if not eliminated due to the matching of the CTE's between the joined die. Yet another advantage of joining the die without the use of interfacial glue is that the directly bonded die reinforce each other by increasing rigidity and reducing the strain that would typically be introduced by joining the die with an interfacial glue. Increasing rigidity and reducing strain decreases undesirable shifts in electrical parameters. Yet another advantage of the present embodiment is that the mechanical strength of the bond 114 is improved by utilizing direct silicon to silicon bonding, and in one embodiment the mechanical strength of the bond may comprise at least about 1500 KPa.
  • FIG. 2 depicts an embodiment of a stacked die structure 216 that may comprise a first individual die 202 a, a second individual die 202 b, a third individual die 202 c, and a fourth individual die 202 d. In one embodiment, the individual die 202 a, 202 b, 202 c, 202 d may comprise various functionalities, such as but not limited to memory functionalities and/or logic functionalities. The individual die 202 a, 202 b, 202 c, 202 d may comprise device sides 210 a, 210 b, 210 c, 210 d and non-device sides 212 a, 212 b, 212 c, 212 d, respectively. In one embodiment, the non-device sides 212 a, 212 b, 212 c, 212 d may preferably comprise silicon.
  • The non-device side 212 a of the first individual die 202 a may be bonded to the non-device side 212 b of the second individual die 202 b (by direct silicon to silicon bonding, as described above) to form a bond 214 a, similar to the bond 114 in FIG. 1 e. The bond 214 a does not comprise an interfacial glue. In like manner, the non-device side 212 c of the third individual die 202 c may be bonded to the non-device side 212 d of the fourth individual die 202 d to form a bond 214 b, that is similar to the bond 114 of FIG. 1 e, and which does not comprise an interfacial glue.
  • The device side 210 a of the first individual die 202 a may comprise a first array of contacts 206 a, such as but not limited to ball grid array contacts, for example. Similarly, the device side 210 b of the second individual die 202 b may comprise an second array of contacts 206 b. The first array of contacts 206 a may be electrically contacted and/or attached to a bottom surface 215 a of a first land grid array 208 a, as is well known in the art. The first land grid array may also comprise a top surface 213 a. The second array of contacts 206 b may be electrically connected and/or attached to a top surface 213 b of a second land grid array 208 b.
  • The first land grid arrays 208 a and the second land grid array 208 b may comprise a first organic land grid array and a second organic land grid array, but may comprise any such suitable substrate that may be electrically and/or physically connected to a semiconductor die. It will be understood by those in the art that the land grid arrays 208 a, 208 b may comprise an array of contacts (not shown) on both their top sides 213 a, 213 b, and their bottom sides 215 a, 215 b that correspond and are in electrical and/or physical connection with the array of contacts 206 a, 206 b. Thus, the non-device sides 212 a, 212 b of the first and the second individual die 202 a, 202 b may be bonded together by direct silicon to silicon bonding, and the device sides 210 a, 210 b of the first and second individual die 202 a, 202 b may be further connected to land grid array substrates 208 a, 208 b by an array of contacts 206 a, 206 b.
  • The third individual die 202 c may be electrically connected and/or attached to a bottom surface 215 b the second land grid array 208 b by a third array of contacts 206 c on the device side 210 c of the individual die 202 c. The fourth individual die 202 d may be electrically connected and/or attached to a top surface 213 c a third land grid array 208 c by a fourth array of contacts 206 d on the device side 210 d of the fourth individual die 202 d. The third land grid array 208 c may also comprise a bottom surface 215 c. It will be understood by those skilled in the art that the number of levels of die and/or land grid arrays that may be stacked will vary according to a particular design application. Thus, the current embodiment enables the formation of stacked die structures that possess a high strength, low stress bond between the stacked die, without the use of an interfacial glue.
  • FIGS. 3 depicts another embodiment of the present invention. FIG. 3 illustrates a cross-section of a stacked die structure 316. The stacked die structure 316 may comprise a first individual die 302 a, a second individual die 302 b, a third individual die 302 c, and a fourth individual die 302 d. The individual die 302 a, 302 b, 302 c, 302 d may comprise device sides 310 a, 310 b, 310 c, 310 d, respectively, that may preferably comprise silicon, and non-device sides 312 a, 312 b, 312 c, 312 d, respectively, that may preferably comprise a diamond material, or other equivalent films, as are well known in the art. The diamond material may be formed by any such technique known in the art used to form diamond films, such as, but not limited to, plasma enhanced chemical vapor deposition (PECVD).
  • A first polysilicon layer 311 a, a second polysilicon layer 311 b, a third polysilicon layer 311 c, and a fourth polysilicon layer 311 d, as are well known in the art, may be disposed between the non-device sides 312 a, 312 b, 312 c, 312 d and the device sides 310 a, 310 b, 310 c, 310 d respectively. The polysilicon layers 311 a, 311 b, 311 c, 311 d may serve as an adhesion layer between the non-device layers 312 a, 312 b, 312 c, 312 d and the device layers 310 a, 310 b, 310 c, 310 b.
  • The non-device side 312 a of the first individual die 302 a may be bonded to the non-device side 312 b of the second individual die 302 b (by direct silicon to silicon bonding, as described above) to form a bond 314 a, similar to the bond 114 in FIG. 1 e. The bond 314 a does not comprise an interfacial glue. In like manner, the non-device side 312 c of the third individual die 302 c may be bonded to the non-device side 312 d of the fourth individual die 302 d to form a bond 314 b, that is also similar to the bond 114 of FIG. 1 e, and which does not comprise an interfacial glue.
  • The device sides 310 a, 310 b, 310 c, 310 d may comprise an array of contacts 306 a, 306 b, 306 c, 306 d such as but not limited to ball grid array contacts, for example. The array of contacts 306 a may be electrically connected and/or attached to a bottom surface 315 b of a first land grid array 308 a. The first land grid array 308 a may also comprise a top surface 313 a. The array of contacts 306 b may be electrically connected and/or attached to a top surface 313 b of a second land grid array 308 b. The array of contacts 306 c may be electrically connected and/or attached to a bottom surface 315 b of the second land grid array 308 b. The array of contacts 306 d may be electrically contacted and/or attached to a top surface 313 c of a third land grid array 308 c. The third land grid array 308 c may also comprise a bottom surface 315 c. The land grid arrays 308 a, 308 b and 308 c may comprise an organic land grid array, but may comprise any such suitable substrate that may be electrically connected to a semiconductor die.
  • It will be understood by those skilled in the art that the number of levels of die that may be stacked will vary according to the particular design application. The current embodiment enables the formation of stacked die structures that possess a high strength, low stress bond between the stacked die, without the use of an interfacial glue. In addition, since the current embodiment preferably comprises a silicon on diamond structure, in that the non-device sides 312 a, 312 b, 312 c, 312 d preferably comprise diamond and the device sides 310 a, 310 b, 310 c, 310 d preferably comprise silicon, the stacked die structure 316 of the current embodiment greatly improves the thermal management capabilities of the stacked die structure 316 by enabling heat spreading to occur by the diamond non-device sides 312 a, 312 b, 312 c, 312 d. As detailed above, the present invention describes the formation of stacked die structures that exhibit low stress and high mechanical strength, without the use of interfacial glues between die bonded together.
  • FIG. 4 is a diagram illustrating an exemplary system capable of being operated with methods for fabricating stacked die structures, such as the stacked die structures 216, 316 of FIGS. 2 and 3 respectively. It will be understood that the present embodiment is but one of many possible systems in which the stacked die structures of the present invention may be used. The system 400 may be used, for example, to execute the processing by various processing tools, such as bonding tools, as are well known in the art, for the methods described herein.
  • In the system 400, a stacked die structure 403 may be communicatively coupled to a printed circuit board (PCB) 401 by way of an I/O bus 408. The communicative coupling of the stacked die structure 403 may be established by physical means, such as through the use of a package and/or a socket connection to mount the stacked die structure 403 to the PCB 401 (for example by the use of a chip package and/or a land grid array socket). The stacked die structure 403 may also be communicatively coupled to the PCB 401 through various wireless means (for example, without the use of a physical connection to the PCB), as are well known in the art.
  • The system 400 may include a computing device 402, such as a processor, and a cache memory 404 communicatively coupled to each other through a processor bus 405. The processor bus 405 and the I/O bus 408 may be bridged by a host bridge 406. Communicatively coupled to the I/O bus 408 and also to the stacked die structure 403 may be a main memory 412. Examples of the main memory 412 may include, but are not limited to, static random access memory (SRAM) and/or dynamic random access memory (DRAM), and/or some other state preserving medium. The system 400 may also include a graphics coprocessor 413, however incorporation of the graphics coprocessor 413 into the system 400 is not necessary to the operation of the system 400. Coupled to the I/O bus 408 may also, for example, be a display device 414, a mass storage device 420, and keyboard and pointing devices 422.
  • These elements perform their conventional functions well known in the art. In particular, mass storage 420 may be used to provide long-term storage for the executable instructions for a method for forming stacked die structures in accordance with embodiments of the present invention, whereas main memory 412 may be used to store on a shorter term basis the executable instructions of a method for forming stacked die structures in accordance with embodiments of the present invention during execution by computing device 402. In addition, the instructions may be stored, or otherwise associated with machine accessible mediums communicatively coupled with the system, such as compact disks, read only memories (CD-ROMs), digital versatile disks (DVDs), floppy disks, and carrier waves, and/or other propagated signals, for example. In one embodiment, main memory 412 may supply the computing device 402 (which may be a processor, for example) with the executable instructions for execution.
  • Although the foregoing description has specified certain steps and materials that may be used in the method of the present invention, those skilled in the art will appreciate that many modifications and substitutions may be made. Accordingly, it is intended that all such modifications, alterations, substitutions and additions be considered to fall within the spirit and scope of the invention as defined by the appended claims. In addition, it is appreciated that various microelectronic structures, such as stacked die structures, are well known in the art. Therefore, the Figures provided herein illustrate only portions of an exemplary microelectronic device that pertains to the practice of the present invention. Thus the present invention is not limited to the structures described herein.

Claims (13)

1. A method of forming a microelectronic structure comprising;
forming a bond between a non-device side of a first individual die and a non-device side of a second individual die, wherein forming the bond between the non-device side of the first individual die and the non-device side of the second individual die does not comprise using an interfacial glue.
2. The method of claim 1 wherein forming a bond comprises forming a silicon to silicon bond comprising Van der Waal forces.
3. The method of claim 1 wherein forming a bond comprises:
bringing the non-device side of the first individual die and the non-device side of the second individual die in contact with each other; and
heating the non-device side of the first individual die and the non-device side of the second individual die to a temperature between about 250 to about 450 degrees Celsius.
4. The method of claim 1 wherein not using an interfacial glue comprises not using an interfacial glue selected from the group consisting of solder, organic adhesives and polymer adhesives.
5. The method of claim 1 wherein the non-device side of the first individual die and the non-device side of the second individual die are thinned prior to forming the bond.
6. The method of claim 5 wherein the non-device side of the first individual die and the non-device side of the second individual die are thinned to a thickness of about 50 microns to about 100 microns prior to forming the bond.
7. The method of claim 5 wherein the non-device side of the first individual die and the non-device side of the second individual die are thinned by at least one of polishing or grinding.
8. A method of forming a microelectronic structure comprising:
thinning a non-device portion of a wafer, wherein the wafer comprises a plurality of die;
separating the wafer into a plurality of individual die;
bringing the non-device side of a first individual die and the non-device side of a second individual die into contact with each other; and
forming a bond between the non-device side of the first individual die and the non-device side of the second individual die without using an interfacial glue.
9. The method of claim 8 wherein forming a bond comprises heating the non-device side of the first individual die and the non-device side of the second individual die to a temperature between about 250 to about 450 degrees Celsius.
10. The method of claim 8 wherein without using an interfacial glue comprises without using an interfacial glue selected from the group consisting of solder, organic adhesives and polymer adhesives.
11. The method of claim 8 wherein separating the wafer comprises sawing the wafer.
12. The method of claim 8 further comprising attaching a first land grid array to a device side of the first individual die and a second land grid array to a device side of the second individual die.
13. The method of claim 12 wherein attaching a first land grid array to the device side of the first individual die and a second land grid array to the device side of the second individual die comprises attaching a first organic land grid array to the device side of the first individual die and a second organic land grid array to the device side of the second individual die.
US11/346,821 2004-10-04 2006-02-03 Fabrication of stacked die and structures formed thereby Abandoned US20060128061A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/346,821 US20060128061A1 (en) 2004-10-04 2006-02-03 Fabrication of stacked die and structures formed thereby

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/958,511 US9466595B2 (en) 2004-10-04 2004-10-04 Fabrication of stacked die and structures formed thereby
US11/346,821 US20060128061A1 (en) 2004-10-04 2006-02-03 Fabrication of stacked die and structures formed thereby

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/958,511 Division US9466595B2 (en) 2004-10-04 2004-10-04 Fabrication of stacked die and structures formed thereby

Publications (1)

Publication Number Publication Date
US20060128061A1 true US20060128061A1 (en) 2006-06-15

Family

ID=36126079

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/958,511 Active US9466595B2 (en) 2004-10-04 2004-10-04 Fabrication of stacked die and structures formed thereby
US11/346,821 Abandoned US20060128061A1 (en) 2004-10-04 2006-02-03 Fabrication of stacked die and structures formed thereby

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US10/958,511 Active US9466595B2 (en) 2004-10-04 2004-10-04 Fabrication of stacked die and structures formed thereby

Country Status (1)

Country Link
US (2) US9466595B2 (en)

Cited By (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060278981A1 (en) * 2005-06-14 2006-12-14 John Trezza Electronic chip contact structure
US20060278995A1 (en) * 2005-06-14 2006-12-14 John Trezza Chip spanning connection
US20060281292A1 (en) * 2005-06-14 2006-12-14 John Trezza Rigid-backed, membrane-based chip tooling
US20060281219A1 (en) * 2005-06-14 2006-12-14 John Trezza Chip-based thermo-stack
US20060278992A1 (en) * 2005-06-14 2006-12-14 John Trezza Post & penetration interconnection
US20070161235A1 (en) * 2005-06-14 2007-07-12 John Trezza Back-to-front via process
US7670874B2 (en) 2007-02-16 2010-03-02 John Trezza Plated pillar package formation
US7687400B2 (en) 2005-06-14 2010-03-30 John Trezza Side stacking apparatus and method
US7687397B2 (en) 2006-06-06 2010-03-30 John Trezza Front-end processed wafer having through-chip connections
US7786592B2 (en) 2005-06-14 2010-08-31 John Trezza Chip capacitive coupling
US7831151B2 (en) 2001-06-29 2010-11-09 John Trezza Redundant optical device array
US7838997B2 (en) 2005-06-14 2010-11-23 John Trezza Remote chip attachment
US7851348B2 (en) 2005-06-14 2010-12-14 Abhay Misra Routingless chip architecture
US8456015B2 (en) 2005-06-14 2013-06-04 Cufer Asset Ltd. L.L.C. Triaxial through-chip connection

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070161150A1 (en) * 2005-12-28 2007-07-12 Intel Corporation Forming ultra dense 3-D interconnect structures
US7939369B2 (en) * 2009-05-14 2011-05-10 International Business Machines Corporation 3D integration structure and method using bonded metal planes

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5760478A (en) * 1996-08-20 1998-06-02 International Business Machines Corporation Clock skew minimization system and method for integrated circuits
US6297075B1 (en) * 1999-03-03 2001-10-02 Hitachi, Ltd. Method and apparatus for separating semiconductor elements, and mounting method of semiconductor elements
US6426559B1 (en) * 2000-06-29 2002-07-30 National Semiconductor Corporation Miniature 3D multi-chip module
US6542393B1 (en) * 2002-04-24 2003-04-01 Ma Laboratories, Inc. Dual-bank memory module with stacked DRAM chips having a concave-shaped re-route PCB in-between
US6627531B2 (en) * 2000-03-22 2003-09-30 Ziptronix, Inc. Three dimensional device integration method and integrated device
US6936131B2 (en) * 2002-01-31 2005-08-30 3M Innovative Properties Company Encapsulation of organic electronic devices using adsorbent loaded adhesives

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5812435A (en) * 1993-09-21 1998-09-22 Mitsubishi Denki Kabushiki Kaisha Shape simulation method allowing simulation of processed shape during steps of manufacturing a semiconductor device in a short period of time
US5933712A (en) * 1997-03-19 1999-08-03 The Regents Of The University Of California Attachment method for stacked integrated circuit (IC) chips
US6256199B1 (en) * 1999-10-01 2001-07-03 Intel Corporation Integrated circuit cartridge and method of fabricating the same
TW469596B (en) * 2000-04-19 2001-12-21 Winbond Electronics Corp Structure of SOI having substrate contact

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5760478A (en) * 1996-08-20 1998-06-02 International Business Machines Corporation Clock skew minimization system and method for integrated circuits
US6297075B1 (en) * 1999-03-03 2001-10-02 Hitachi, Ltd. Method and apparatus for separating semiconductor elements, and mounting method of semiconductor elements
US6627531B2 (en) * 2000-03-22 2003-09-30 Ziptronix, Inc. Three dimensional device integration method and integrated device
US6426559B1 (en) * 2000-06-29 2002-07-30 National Semiconductor Corporation Miniature 3D multi-chip module
US6936131B2 (en) * 2002-01-31 2005-08-30 3M Innovative Properties Company Encapsulation of organic electronic devices using adsorbent loaded adhesives
US6542393B1 (en) * 2002-04-24 2003-04-01 Ma Laboratories, Inc. Dual-bank memory module with stacked DRAM chips having a concave-shaped re-route PCB in-between

Cited By (42)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7831151B2 (en) 2001-06-29 2010-11-09 John Trezza Redundant optical device array
US7884483B2 (en) 2005-06-14 2011-02-08 Cufer Asset Ltd. L.L.C. Chip connector
US7687400B2 (en) 2005-06-14 2010-03-30 John Trezza Side stacking apparatus and method
US20060281219A1 (en) * 2005-06-14 2006-12-14 John Trezza Chip-based thermo-stack
US7919870B2 (en) 2005-06-14 2011-04-05 Cufer Asset Ltd. L.L.C. Coaxial through chip connection
US20070161235A1 (en) * 2005-06-14 2007-07-12 John Trezza Back-to-front via process
US7942182B2 (en) 2005-06-14 2011-05-17 Cufer Asset Ltd. L.L.C. Rigid-backed, membrane-based chip tooling
US9324629B2 (en) 2005-06-14 2016-04-26 Cufer Asset Ltd. L.L.C. Tooling for coupling multiple electronic chips
US7932584B2 (en) 2005-06-14 2011-04-26 Cufer Asset Ltd. L.L.C. Stacked chip-based system and method
US9147635B2 (en) 2005-06-14 2015-09-29 Cufer Asset Ltd. L.L.C. Contact-based encapsulation
US7767493B2 (en) 2005-06-14 2010-08-03 John Trezza Post & penetration interconnection
US7781886B2 (en) 2005-06-14 2010-08-24 John Trezza Electronic chip contact structure
US7786592B2 (en) 2005-06-14 2010-08-31 John Trezza Chip capacitive coupling
US7785931B2 (en) 2005-06-14 2010-08-31 John Trezza Chip-based thermo-stack
US7785987B2 (en) 2005-06-14 2010-08-31 John Trezza Isolating chip-to-chip contact
US7808111B2 (en) 2005-06-14 2010-10-05 John Trezza Processed wafer via
US20060278995A1 (en) * 2005-06-14 2006-12-14 John Trezza Chip spanning connection
US7838997B2 (en) 2005-06-14 2010-11-23 John Trezza Remote chip attachment
US7847412B2 (en) 2005-06-14 2010-12-07 John Trezza Isolating chip-to-chip contact
US7851348B2 (en) 2005-06-14 2010-12-14 Abhay Misra Routingless chip architecture
US20060278981A1 (en) * 2005-06-14 2006-12-14 John Trezza Electronic chip contact structure
US20060278992A1 (en) * 2005-06-14 2006-12-14 John Trezza Post & penetration interconnection
US20060281292A1 (en) * 2005-06-14 2006-12-14 John Trezza Rigid-backed, membrane-based chip tooling
US7659202B2 (en) 2005-06-14 2010-02-09 John Trezza Triaxial through-chip connection
US7946331B2 (en) 2005-06-14 2011-05-24 Cufer Asset Ltd. L.L.C. Pin-type chip tooling
US7969015B2 (en) 2005-06-14 2011-06-28 Cufer Asset Ltd. L.L.C. Inverse chip connector
US7989958B2 (en) 2005-06-14 2011-08-02 Cufer Assett Ltd. L.L.C. Patterned contact
US8021922B2 (en) 2005-06-14 2011-09-20 Cufer Asset Ltd. L.L.C. Remote chip attachment
US8053903B2 (en) 2005-06-14 2011-11-08 Cufer Asset Ltd. L.L.C. Chip capacitive coupling
US8067312B2 (en) 2005-06-14 2011-11-29 Cufer Asset Ltd. L.L.C. Coaxial through chip connection
US8084851B2 (en) 2005-06-14 2011-12-27 Cufer Asset Ltd. L.L.C. Side stacking apparatus and method
US8093729B2 (en) 2005-06-14 2012-01-10 Cufer Asset Ltd. L.L.C. Electrically conductive interconnect system and method
US8154131B2 (en) 2005-06-14 2012-04-10 Cufer Asset Ltd. L.L.C. Profiled contact
US8197626B2 (en) 2005-06-14 2012-06-12 Cufer Asset Ltd. L.L.C. Rigid-backed, membrane-based chip tooling
US8197627B2 (en) 2005-06-14 2012-06-12 Cufer Asset Ltd. L.L.C. Pin-type chip tooling
US8232194B2 (en) 2005-06-14 2012-07-31 Cufer Asset Ltd. L.L.C. Process for chip capacitive coupling
US8283778B2 (en) 2005-06-14 2012-10-09 Cufer Asset Ltd. L.L.C. Thermally balanced via
US8456015B2 (en) 2005-06-14 2013-06-04 Cufer Asset Ltd. L.L.C. Triaxial through-chip connection
US8643186B2 (en) 2005-06-14 2014-02-04 Cufer Asset Ltd. L.L.C. Processed wafer via
US8846445B2 (en) 2005-06-14 2014-09-30 Cufer Asset Ltd. L.L.C. Inverse chip connector
US7687397B2 (en) 2006-06-06 2010-03-30 John Trezza Front-end processed wafer having through-chip connections
US7670874B2 (en) 2007-02-16 2010-03-02 John Trezza Plated pillar package formation

Also Published As

Publication number Publication date
US20060073636A1 (en) 2006-04-06
US9466595B2 (en) 2016-10-11

Similar Documents

Publication Publication Date Title
US20060128061A1 (en) Fabrication of stacked die and structures formed thereby
US9653430B2 (en) Semiconductor devices having stacked structures and methods for fabricating the same
KR100564585B1 (en) Double stacked BGA package and multi-stacked BGA package
US7964948B2 (en) Chip stack, chip stack package, and method of forming chip stack and chip stack package
US11094674B2 (en) Memory scaling semiconductor device
US8129221B2 (en) Semiconductor package and method of forming the same
JP4441328B2 (en) Semiconductor device and manufacturing method thereof
TWI517353B (en) Assembly component and method for assembling a chip package
US20140131854A1 (en) Multi-chip module connection by way of bridging blocks
US20060145356A1 (en) On-chip cooling
US20100326702A1 (en) Integrated circuit assembly
US20050211749A1 (en) Bumpless die and heat spreader lid module bonded to bumped die carrier
US20080009124A1 (en) Method of forming a semiconductor device
KR101690487B1 (en) Semiconductor device and fabrication method thereof
US20210296228A1 (en) Semiconductor package
JP4717067B2 (en) Method and system for stacking integrated circuits
US11444001B1 (en) Thermoelectric semiconductor device and method of making same
US7838336B2 (en) Method and structure for dispensing chip underfill through an opening in the chip
US20150318268A1 (en) Multi-chip package and method of manufacturing the same
US20090085202A1 (en) Methods and Apparatus for Assembling Integrated Circuit Device Utilizing a Thin Si Interposer
US20070252260A1 (en) Stacked die packages

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION