US20060118883A1 - Trench in semiconductor device and formation method thereof - Google Patents

Trench in semiconductor device and formation method thereof Download PDF

Info

Publication number
US20060118883A1
US20060118883A1 US11/326,792 US32679206A US2006118883A1 US 20060118883 A1 US20060118883 A1 US 20060118883A1 US 32679206 A US32679206 A US 32679206A US 2006118883 A1 US2006118883 A1 US 2006118883A1
Authority
US
United States
Prior art keywords
trench
oxide layer
layer
silicon wafer
locos
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/326,792
Inventor
Young-Hun Seo
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
DB HiTek Co Ltd
Original Assignee
Dongbu Electronics Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from KR10-2002-0081996A external-priority patent/KR100485178B1/en
Priority claimed from KR10-2002-0081997A external-priority patent/KR100485179B1/en
Application filed by Dongbu Electronics Co Ltd filed Critical Dongbu Electronics Co Ltd
Priority to US11/326,792 priority Critical patent/US20060118883A1/en
Publication of US20060118883A1 publication Critical patent/US20060118883A1/en
Assigned to DONGBU ELECTRONICS CO., LTD. reassignment DONGBU ELECTRONICS CO., LTD. CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: DONGANAM SEMICONDUCTOR INC.
Assigned to DONGBU ELECTRONICS CO., LTD. reassignment DONGBU ELECTRONICS CO., LTD. CORRECTIVE ASSIGNMENT TO CORRECT THE ASSIGNOR PREVIOUSLY RECORDED ON REEL 017749 FRAME 0335. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNOR SHOULD BE "DONGBUANAM SEMICONDUCTOR INC.". Assignors: DONGBUANAM SEMICONDUCTOR INC.
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/76202Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/76224Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials
    • H01L21/76232Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials of trenches having a shape other than rectangular or V-shape, e.g. rounded corners, oblique or rounded trench walls
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/76224Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials
    • H01L21/76232Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials of trenches having a shape other than rectangular or V-shape, e.g. rounded corners, oblique or rounded trench walls
    • H01L21/76235Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials of trenches having a shape other than rectangular or V-shape, e.g. rounded corners, oblique or rounded trench walls trench shape altered by a local oxidation of silicon process step, e.g. trench corner rounding by LOCOS

Definitions

  • the present invention relates to a semiconductor device. More particularly, the present invention relates to a trench in a semiconductor device and a formation method thereof.
  • a LOCOS (local oxidation of silicon) isolation structure in which a semiconductor substrate is thermally oxidized using a nitride layer as a mask, is widely used as an isolation structure for conventional semiconductor devices.
  • LOCOS isolation structure in which a semiconductor substrate is thermally oxidized using a nitride layer as a mask, is widely used as an isolation structure for conventional semiconductor devices.
  • the formation of a bird's beak configuration and an increase in a field region result from LOCOS isolation.
  • STI shallow trench isolation
  • a trench is formed in a semiconductor substrate, and an insulation material is filled in the trench. Since the formation is limited to the size of the trench, which has as its object size a field region size, this configuration works favorably toward making the semiconductor device small.
  • FIGS. 1 a and 1 b A conventional method for forming a trench in a semiconductor device will be described with reference to FIGS. 1 a and 1 b.
  • a pad oxide layer 2 then a silicon nitride layer 3 are deposited on a semiconductor substrate 1 .
  • a photoresist layer is deposited on the silicon nitride layer 3 , then the photoresist layer is exposed to remove a portion thereof corresponding to where a trench is to be formed to thereby realize a photoresist layer pattern 4 .
  • the exposed portion of the silicon nitride layer 3 then the pad oxide layer 2 and a predetermined section of the semiconductor substrate 1 (i.e., a section corresponding to a predetermined depth) under the removed section of the pad oxide layer 2 are dry-etched.
  • a trench 100 is therefore formed in the semiconductor substrate 1 .
  • the photoresist layer pattern 4 is removed after the formation of the trench 100 , then a cleaning process is performed.
  • a liner oxide layer 5 is formed over all exposed elements of the silicon nitride layer 3 , the pad oxide layer 2 , and inner walls of the trench 100 , after which a trench oxide layer 6 is thickly deposited on the liner oxide layer 5 at least until the trench 100 is completely filled.
  • the liner oxide layer 5 minimizes the stress transferred to the trench region during deposition of the trench oxide layer 6 .
  • the liner oxide layer 5 also prevents the uneven formation of the trench oxide layer 6 caused by differences in deposition rates on the semiconductor substrate 1 and the silicon nitride layer 3 , which results from the difference in the materials of the semiconductor substrate 1 and the silicon nitride layer 3 .
  • upper corner areas of the semiconductor substrate 1 adjacent to the trench 100 are rounded (i.e., prevented from being sharply pointed) following a subsequent trench isolation process.
  • a trench in a semiconductor device and a formation method thereof in which upper corner areas of a semiconductor device adjacent to the trench are formed in a rounded configuration.
  • the present invention also provides an STI configuration that is advantageous in the formation of a small device.
  • a method of forming a trench in a semiconductor device includes forming a sacrificial layer on a silicon wafer and selectively etching the sacrificial layer to form a LOCOS opening having a predetermined width; performing thermal oxidation on a portion of the silicon wafer exposed through the LOCOS opening to form a LOCOS oxide layer; etching the LOCOS oxide layer and the silicon wafer to a desired depth to form a trench, the etching being performed such that the LOCOS oxide layer is left remaining on an area of the silicon wafer corresponding to edges of the trench; and forming an insulation layer such that the trench is filled with a material of the insulation layer.
  • a predetermined width of the sacrificial layer located at edges of a region where the trench is to be formed is etched, or the sacrificial layer is etched to a width greater by a predetermined amount than a region to be occupied by a trench.
  • the sacrificial layer In etching a predetermined width of the sacrificial layer located at edges of a region where the trench is to be formed, the sacrificial layer is etched to a width of 50-500 ⁇ . Further, in etching the sacrificial layer to a width greater by a predetermined amount than a region to be occupied by the trench, the sacrificial layer is etched to a width that is at most 400 ⁇ greater than the trench.
  • a photoresist layer is deposited on the LOCOS oxide layer and the sacrificial layer, then the photoresist layer is exposed and developed to form a photoresist layer pattern that exposes an area of the LOCOS oxide layer where the trench is to be formed, after which the photoresist layer pattern is used as a mask to etch the exposed area of the LOCOS oxide layer and the silicon wafer to a desired depth.
  • the photoresist layer pattern is formed so that at most 200 ⁇ of a width of the LOCOS oxide layer positioned at edges of the trench is covered such that at most 400 ⁇ of an entire cross-sectional width is covered, and the remainder of the LOCOS layer is exposed.
  • the method further includes forming a liner oxide layer prior to forming the insulation layer, the liner oxide layer covering inner walls of the trench and the remaining region of the LOCOS oxide layer.
  • the liner oxide layer is formed to a thickness of 100-500 ⁇ .
  • the method further includes removing the remaining region of the LOCOS oxide layer and forming a liner oxide layer prior to forming the insulation layer.
  • the method further includes performing chemical-mechanical polishing on the insulation layer following the formation of the same until the sacrificial layer is exposed.
  • the method further includes forming a pad oxide layer on the silicon wafer prior to forming the sacrificial layer, and forming the sacrificial layer on the pad oxide layer.
  • the sacrificial layer is made of a material that is polished more slowly than the insulation layer that fills the trench.
  • a nitride layer may be used as the sacrificial layer, in which case the nitride layer is formed to a thickness of 1500-3000 ⁇ .
  • a trench in a semiconductor device used as a device isolation region formed in a silicon wafer there is provided a trench in a semiconductor device used as a device isolation region formed in a silicon wafer. Upper corner areas of the silicon wafer adjacent to the trench are rounded, and a LOCOS oxide layer is formed on the corner areas.
  • a liner oxide layer is formed on inner walls of the trench and on the LOCOS oxide layer.
  • the liner oxide layer is formed to a thickness of 100-500 ⁇ .
  • the LOCOS oxide layer is formed to a thickness of at most 200 ⁇ .
  • a liner oxide layer is formed along inner walls of the trench and on the LOCOS oxide layer, to a thickness of 100-500 ⁇ .
  • FIGS. 1 a and 1 b are sectional views used to describe a conventional method for forming a trench in a semiconductor device.
  • FIGS. 2 a through 2 e are sectional views used to describe a method for forming a trench in a semiconductor device according to an exemplary embodiment of the present invention.
  • FIGS. 3 a through 3 e are sectional views used to describe a method for forming a trench in a semiconductor device according to another exemplary embodiment of the present invention.
  • a trench in a semiconductor device is formed as a device separation region in a silicon wafer 11 and is filled with an insulation material, preferably an oxide layer 18 (i.e., a trench oxide layer).
  • an insulation material preferably an oxide layer 18 (i.e., a trench oxide layer).
  • a LOCOS (local oxidation of silicon) oxide layer 15 is formed along both edges of the trench such that upper corners of the silicon wafer 11 adjacent to the trench are rounded.
  • the LOCOS oxide layer 15 is formed to a width of 200 ⁇ or less. Since the upper corners of the silicon wafer 11 are rounded even with the formation of a minimal amount of the LOCOS oxide layer 15 , it is not possible to establish a lower limit value of the width of the LOCOS oxide layer 15 .
  • a liner oxide layer 17 is formed along inner walls of the trench and on the LOCOS oxide layer 15 .
  • the liner oxide layer 17 is formed to a thickness of 100-500 ⁇ .
  • FIGS. 2 a through 2 e A method for forming a trench in a semiconductor device according to an exemplary embodiment of the present invention will now be described with reference to FIGS. 2 a through 2 e.
  • a pad oxide layer 12 is thinly deposited on a semiconductor substrate 11 .
  • a nitride layer 13 is deposited on the pad oxide layer 12 , then a photoresist layer is deposited on the nitride layer 13 .
  • the photoresist layer is exposed to remove a portion thereof corresponding to where a trench is to be formed to thereby realize a first photoresist layer pattern 14 .
  • the first photoresist layer pattern 14 exposes a width of the nitride layer 13 that is slightly greater than a width of a region where the trench is to be formed.
  • an area that is larger than an area of where the trench is to be formed corresponds to a size of a LOCOS oxide layer to be formed in a subsequent process.
  • This removed area of the photoresist layer to realize the first photoresist layer pattern 14 may be varied depending on the desired degree of roundness of upper corners of the silicon wafer 11 .
  • an area that is larger than the area where the trench is to be formed is 200 ⁇ or less on each side, and 400 ⁇ or less of an overall cross-sectional width.
  • the pad oxide layer 12 is selectively deposited to minimize stress of the nitride layer 13 from being transmitted to the silicon wafer 11 .
  • the pad oxide layer 12 is deposited thinly at a thickness of 100-300 ⁇ , more preferably 200 ⁇ .
  • the nitride layer 13 has a polish speed that is less than that of a material of an oxide layer used to fill the trench, to thereby act as a polish stop layer during chemical-mechanical polishing of the trench oxide layer.
  • the nitride layer 13 is preferably deposited to a thickness of 1500-3000 ⁇ . As an example, the nitride layer 13 may be formed to a thickness of 2000 ⁇ .
  • the first photoresist layer pattern 14 is used as a mask to etch the exposed area of the nitride layer 13 and the pad oxide layer 12 thereunder to thereby form a LOCOS opening 100 that exposes the silicon wafer 11 .
  • the first photoresist layer pattern 14 is removed following this procedure, then a cleaning process is performed.
  • thermal oxidation of the silicon wafer 11 is performed through the LOCOS opening 100 to form a LOCOS oxide layer 15 in this area of the exposed silicon wafer 11 .
  • the LOCOS oxide layer 15 is formed into the shape of an ellipse as a result of thermal oxidation characteristics of the silicon wafer 11 . Further, by varying a thickness of the LOCOS oxide layer 15 , the degree of roundness of an upper portion of the trench, which will be formed in a subsequent process, may be controlled.
  • a photoresist layer is deposited on the LOCOS oxide layer 15 and the nitride layer 13 , then the photoresist layer is exposed and developed to form a second photoresist layer pattern 16 with an opening that exposes an area corresponding to where the trench is to be formed.
  • the opening of the second photoresist layer pattern 16 is typically positioned above an approximately center position of the LOCOS oxide layer 15 , and an area of the second photoresist layer pattern 16 defining its opening covers 200 ⁇ or less of the LOCOS oxide layer 15 . That is, if a cross section of the structure as shown in FIG. 2 c is described, the photoresist layer pattern 16 is formed such that 200 ⁇ or less of opposing sides of the LOCOS oxide layer 15 is covered by the photoresist layer pattern 16 , and the remainder of the LOCOS oxide layer 15 is exposed.
  • an exposed portion of the LOCOS oxide layer 15 is etched.
  • the silicon wafer 11 is then etched in the same area to a predetermined depth. This results in the formation of a trench 200 such that a portion of the LOCOS oxide layer 15 is left remaining on portions of the silicon wafer 11 at edges of the trench 200 . This remaining portion of the LOCOS oxide layer 15 acts to round the upper corners of the silicon wafer 11 adjacent to the trench 200 .
  • a trench oxide layer 18 is thickly deposited on all exposed elements of inner walls of the trench 200 , the LOCOS oxide layer 15 , and the nitride layer 13 until the trench 200 is sufficiently filled.
  • a liner oxide layer 17 may be formed to a thickness of 100-500 ⁇ over all exposed elements of the inner walls of the trench 200 , the LOCOS oxide layer 15 , and the nitride layer 13 .
  • the liner oxide layer 17 improves deposition characteristics of the trench oxide layer 18 .
  • the liner oxide layer 17 may be formed to a thickness of 100-500 ⁇ after removing the remaining portion of the LOCOS oxide layer 15 .
  • FIGS. 3 a through 3 e are sectional views used to describe a method for forming a trench in a semiconductor device according to another exemplary embodiment of the present invention.
  • a pad oxide layer 12 is thinly formed on a silicon wafer 11 , then a nitride layer 13 is deposited on the pad oxide layer 12 .
  • a photoresist layer is deposited on the nitride layer 13 , then the photoresist layer is exposed such that areas of a predetermined width of the photoresist layer positioned at edges of a region where a trench is to be formed are removed to thereby form a first photoresist layer pattern 14 .
  • a width W of the photoresist layer positioned at edges of the region where a trench is to be formed corresponds to a size of a LOCOS oxide layer to be formed in a subsequent process.
  • the width W may be varied depending on the desired degree of rounding of upper corners of the silicon wafer 11 adjacent to a trench.
  • the width W is 50-500 ⁇ .
  • first photoresist layer pattern 14 As a mask, exposed areas of the nitride layer 13 then the pad oxide layer 12 thereunder are etched to form LOCOS openings 100 .
  • the first photoresist layer pattern 14 is removed following the formation of the LOCOS openings 100 , then a cleaning process is performed.
  • LOCOS oxide layers 15 are formed into the shape of an ellipse as a result of thermal oxidation characteristics of the silicon wafer 11 . Further, by varying a thickness of the LOCOS oxide layers 15 , the degree of roundness of upper corners of a trench to be formed in a subsequent process may be controlled.
  • a photoresist layer is deposited on the LOCOS oxide layers 15 and the nitride layer 13 , then the photoresist layer is exposed and developed to form a second photoresist layer pattern 16 with an opening that exposes an area corresponding to where a trench is to be formed.
  • the opening of the second photoresist layer pattern 16 is typically positioned above approximately a center position of the LOCOS oxide layer 15 .
  • an area of the second photoresist layer pattern 16 defining its opening covers 200 ⁇ or less of the LOCOS oxide layer 15 , and the opening exposes the remainder of the LOCOS oxide layer 15 .
  • the second photoresist layer pattern 16 as a mask, exposed portions of the LOCOS oxide layers 15 , the nitride layer 13 , and the pad oxide layer 12 are etched.
  • the silicon wafer 11 is then etched in the same area to a predetermined depth. This results in the formation of a trench 200 such that a portion of the LOCOS oxide layer 15 is left remaining on portions of the silicon wafer 11 at edges of the trench 200 . This remaining portion of the LOCOS oxide layer 15 acts to round the upper corners of the silicon wafer 11 adjacent to the trench 200 .
  • a trench oxide layer 18 is thickly deposited on all exposed elements of inner walls of the trench 200 , the LOCOS oxide layer 15 , and the nitride layer 13 until the trench 200 is sufficiently filled.
  • a liner oxide layer 17 may be formed to a thickness of 100-500 ⁇ over all exposed elements of the inner walls of the trench 200 , the LOCOS oxide layer 15 , and the nitride layer 13 .
  • the liner oxide layer 17 improves deposition characteristics of the trench oxide layer 18 .
  • the liner oxide layer 17 may be formed to a thickness of 100-500 ⁇ after removing the remaining portion of the LOCOS oxide layer 15 .
  • a LOCOS oxide layer is formed to a small width at predetermined locations corresponding to edge portions of a trench before formation of the same.
  • upper corners of the silicon wafer adjacent to the trench are formed into a rounded configuration. This allows the device to be made to small sizes, which proved problematic with conventional methods in which corner portions of the silicon wafer adjacent to the trench become sharply pointed with increases in the degree of integration of the device.

Abstract

A method of forming a trench in a semiconductor device includes forming a sacrificial layer on a silicon wafer and selectively etching the sacrificial layer to form a LOCOS opening having a predetermined width. Thermal oxidation is performed on a portion of the silicon wafer exposed through the LOCOS opening to form a LOCOS oxide layer. Also, etching is performed on the LOCOS oxide layer and the silicon wafer to a desired depth to form a trench. During this process, etching is performed such that the LOCOS oxide layer is left remaining on the silicon wafer at an area corresponding to edges of the trench. An insulation layer is deposited such that the trench is filled with a material of the insulation layer. The present invention also provides a trench in a semiconductor device used as a device isolation region formed in a silicon wafer. Upper corner areas of the silicon wafer adjacent to the trench are rounded, and a LOCOS oxide layer is formed on the corner areas.

Description

  • This application is a divisional of U.S. application Ser. No. 10/728,699, filed Dec. 5, 2003 (Attorney Docket No. OPP031052US), pending.
  • BACKGROUND OF THE INVENTION
  • (a) Field of the Invention
  • The present invention relates to a semiconductor device. More particularly, the present invention relates to a trench in a semiconductor device and a formation method thereof.
  • (b) Description of the Related Art
  • A LOCOS (local oxidation of silicon) isolation structure, in which a semiconductor substrate is thermally oxidized using a nitride layer as a mask, is widely used as an isolation structure for conventional semiconductor devices. However, the formation of a bird's beak configuration and an increase in a field region result from LOCOS isolation. As a result, there are limitations to how small the device can be made when using the LOCOS isolation structure.
  • In an effort to overcome these problems, STI (shallow trench isolation) is used in place of LOCOS isolation. In STI, a trench is formed in a semiconductor substrate, and an insulation material is filled in the trench. Since the formation is limited to the size of the trench, which has as its object size a field region size, this configuration works favorably toward making the semiconductor device small.
  • U.S. Pat. Nos. 5,521,422, 5,956,598, 5,989,977, 6,001,706, and 6,495,430 are conventional techniques related to STI.
  • A conventional method for forming a trench in a semiconductor device will be described with reference to FIGS. 1 a and 1 b.
  • With reference first to FIG. 1 a, a pad oxide layer 2 then a silicon nitride layer 3 are deposited on a semiconductor substrate 1. Next, a photoresist layer is deposited on the silicon nitride layer 3, then the photoresist layer is exposed to remove a portion thereof corresponding to where a trench is to be formed to thereby realize a photoresist layer pattern 4.
  • Subsequently, with reference to FIG. 1 b, using the photoresist layer pattern 4 as a mask, the exposed portion of the silicon nitride layer 3 then the pad oxide layer 2 and a predetermined section of the semiconductor substrate 1 (i.e., a section corresponding to a predetermined depth) under the removed section of the pad oxide layer 2 are dry-etched. A trench 100 is therefore formed in the semiconductor substrate 1. The photoresist layer pattern 4 is removed after the formation of the trench 100, then a cleaning process is performed.
  • Next, a liner oxide layer 5 is formed over all exposed elements of the silicon nitride layer 3, the pad oxide layer 2, and inner walls of the trench 100, after which a trench oxide layer 6 is thickly deposited on the liner oxide layer 5 at least until the trench 100 is completely filled.
  • The liner oxide layer 5 minimizes the stress transferred to the trench region during deposition of the trench oxide layer 6. The liner oxide layer 5 also prevents the uneven formation of the trench oxide layer 6 caused by differences in deposition rates on the semiconductor substrate 1 and the silicon nitride layer 3, which results from the difference in the materials of the semiconductor substrate 1 and the silicon nitride layer 3. In addition, with the formation of the liner oxide layer 5, upper corner areas of the semiconductor substrate 1 adjacent to the trench 100 are rounded (i.e., prevented from being sharply pointed) following a subsequent trench isolation process.
  • Next, chemical-mechanical polishing is performed on the trench oxide layer 6 and the liner oxide layer 5 until the silicon nitride layer 3 is exposed, that is, until the trench oxide layer 6 and the liner oxide layer 5 are flattened and flush with the silicon nitride layer 3. This completes the trench isolation process.
  • However, in the conventional STI as described above, it is difficult to realize the rounding of the upper corners of the semiconductor substrate that are adjacent to the trench through only the formation of the liner oxide layer. This becomes increasingly difficult as the degree of integration of the device is raised.
  • Accordingly, upper areas of the semiconductor substrate adjacent to the trench are formed with sharp corners. If an electric charge is concentrated in these corner areas, a dielectric breakdown voltage is reduced. There is therefore a need to realize a method for rounding the upper corner areas of the semiconductor substrate adjacent to the trench.
  • SUMMARY OF THE INVENTION
  • In one exemplary embodiment of the present invention, there is provided a trench in a semiconductor device and a formation method thereof in which upper corner areas of a semiconductor device adjacent to the trench are formed in a rounded configuration. The present invention also provides an STI configuration that is advantageous in the formation of a small device.
  • In an exemplary embodiment of the present invention, a method of forming a trench in a semiconductor device is provided. The method includes forming a sacrificial layer on a silicon wafer and selectively etching the sacrificial layer to form a LOCOS opening having a predetermined width; performing thermal oxidation on a portion of the silicon wafer exposed through the LOCOS opening to form a LOCOS oxide layer; etching the LOCOS oxide layer and the silicon wafer to a desired depth to form a trench, the etching being performed such that the LOCOS oxide layer is left remaining on an area of the silicon wafer corresponding to edges of the trench; and forming an insulation layer such that the trench is filled with a material of the insulation layer.
  • During formation of the LOCOS opening, a predetermined width of the sacrificial layer located at edges of a region where the trench is to be formed is etched, or the sacrificial layer is etched to a width greater by a predetermined amount than a region to be occupied by a trench.
  • In etching a predetermined width of the sacrificial layer located at edges of a region where the trench is to be formed, the sacrificial layer is etched to a width of 50-500 Å. Further, in etching the sacrificial layer to a width greater by a predetermined amount than a region to be occupied by the trench, the sacrificial layer is etched to a width that is at most 400 Å greater than the trench.
  • During formation of the trench, a photoresist layer is deposited on the LOCOS oxide layer and the sacrificial layer, then the photoresist layer is exposed and developed to form a photoresist layer pattern that exposes an area of the LOCOS oxide layer where the trench is to be formed, after which the photoresist layer pattern is used as a mask to etch the exposed area of the LOCOS oxide layer and the silicon wafer to a desired depth.
  • The photoresist layer pattern is formed so that at most 200 Å of a width of the LOCOS oxide layer positioned at edges of the trench is covered such that at most 400 Å of an entire cross-sectional width is covered, and the remainder of the LOCOS layer is exposed.
  • The method further includes forming a liner oxide layer prior to forming the insulation layer, the liner oxide layer covering inner walls of the trench and the remaining region of the LOCOS oxide layer. The liner oxide layer is formed to a thickness of 100-500 Å.
  • The method further includes removing the remaining region of the LOCOS oxide layer and forming a liner oxide layer prior to forming the insulation layer.
  • The method further includes performing chemical-mechanical polishing on the insulation layer following the formation of the same until the sacrificial layer is exposed.
  • The method further includes forming a pad oxide layer on the silicon wafer prior to forming the sacrificial layer, and forming the sacrificial layer on the pad oxide layer. The sacrificial layer is made of a material that is polished more slowly than the insulation layer that fills the trench. A nitride layer may be used as the sacrificial layer, in which case the nitride layer is formed to a thickness of 1500-3000 Å.
  • In another exemplary embodiment of the present invention, there is provided a trench in a semiconductor device used as a device isolation region formed in a silicon wafer. Upper corner areas of the silicon wafer adjacent to the trench are rounded, and a LOCOS oxide layer is formed on the corner areas.
  • A liner oxide layer is formed on inner walls of the trench and on the LOCOS oxide layer. The liner oxide layer is formed to a thickness of 100-500 Å.
  • The LOCOS oxide layer is formed to a thickness of at most 200 Å.
  • Further, a liner oxide layer is formed along inner walls of the trench and on the LOCOS oxide layer, to a thickness of 100-500 Å.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The accompanying drawings, which together with the specification, illustrate exemplary embodiments of the present invention, and, together with the description, serve to explain the principles of the present invention.
  • FIGS. 1 a and 1 b are sectional views used to describe a conventional method for forming a trench in a semiconductor device.
  • FIGS. 2 a through 2 e are sectional views used to describe a method for forming a trench in a semiconductor device according to an exemplary embodiment of the present invention.
  • FIGS. 3 a through 3 e are sectional views used to describe a method for forming a trench in a semiconductor device according to another exemplary embodiment of the present invention.
  • DETAILED DESCRIPTION
  • Exemplary embodiments of the present invention will now be described in detail with reference to the accompanying drawings.
  • Referring to FIG. 2 e, a trench in a semiconductor device according to an exemplary embodiment of the present invention is formed as a device separation region in a silicon wafer 11 and is filled with an insulation material, preferably an oxide layer 18 (i.e., a trench oxide layer).
  • A LOCOS (local oxidation of silicon) oxide layer 15 is formed along both edges of the trench such that upper corners of the silicon wafer 11 adjacent to the trench are rounded. The LOCOS oxide layer 15 is formed to a width of 200 Å or less. Since the upper corners of the silicon wafer 11 are rounded even with the formation of a minimal amount of the LOCOS oxide layer 15, it is not possible to establish a lower limit value of the width of the LOCOS oxide layer 15.
  • A liner oxide layer 17 is formed along inner walls of the trench and on the LOCOS oxide layer 15. The liner oxide layer 17 is formed to a thickness of 100-500 Å.
  • A method for forming a trench in a semiconductor device according to an exemplary embodiment of the present invention will now be described with reference to FIGS. 2 a through 2 e.
  • With reference first to FIG. 2 a, a pad oxide layer 12 is thinly deposited on a semiconductor substrate 11. Next, a nitride layer 13 is deposited on the pad oxide layer 12, then a photoresist layer is deposited on the nitride layer 13. The photoresist layer is exposed to remove a portion thereof corresponding to where a trench is to be formed to thereby realize a first photoresist layer pattern 14. The first photoresist layer pattern 14 exposes a width of the nitride layer 13 that is slightly greater than a width of a region where the trench is to be formed.
  • When forming the first photoresist layer pattern 14, an area that is larger than an area of where the trench is to be formed corresponds to a size of a LOCOS oxide layer to be formed in a subsequent process. This removed area of the photoresist layer to realize the first photoresist layer pattern 14 may be varied depending on the desired degree of roundness of upper corners of the silicon wafer 11. Preferably, an area that is larger than the area where the trench is to be formed is 200 Å or less on each side, and 400 Å or less of an overall cross-sectional width.
  • The pad oxide layer 12 is selectively deposited to minimize stress of the nitride layer 13 from being transmitted to the silicon wafer 11. Preferably, the pad oxide layer 12 is deposited thinly at a thickness of 100-300 Å, more preferably 200 Å.
  • The nitride layer 13 has a polish speed that is less than that of a material of an oxide layer used to fill the trench, to thereby act as a polish stop layer during chemical-mechanical polishing of the trench oxide layer. The nitride layer 13 is preferably deposited to a thickness of 1500-3000 Å. As an example, the nitride layer 13 may be formed to a thickness of 2000 Å.
  • Next, with reference to FIG. 2 b, the first photoresist layer pattern 14 is used as a mask to etch the exposed area of the nitride layer 13 and the pad oxide layer 12 thereunder to thereby form a LOCOS opening 100 that exposes the silicon wafer 11. The first photoresist layer pattern 14 is removed following this procedure, then a cleaning process is performed.
  • Next, thermal oxidation of the silicon wafer 11 is performed through the LOCOS opening 100 to form a LOCOS oxide layer 15 in this area of the exposed silicon wafer 11. The LOCOS oxide layer 15 is formed into the shape of an ellipse as a result of thermal oxidation characteristics of the silicon wafer 11. Further, by varying a thickness of the LOCOS oxide layer 15, the degree of roundness of an upper portion of the trench, which will be formed in a subsequent process, may be controlled.
  • Referring now to FIG. 2 c, a photoresist layer is deposited on the LOCOS oxide layer 15 and the nitride layer 13, then the photoresist layer is exposed and developed to form a second photoresist layer pattern 16 with an opening that exposes an area corresponding to where the trench is to be formed. The opening of the second photoresist layer pattern 16 is typically positioned above an approximately center position of the LOCOS oxide layer 15, and an area of the second photoresist layer pattern 16 defining its opening covers 200 Å or less of the LOCOS oxide layer 15. That is, if a cross section of the structure as shown in FIG. 2 c is described, the photoresist layer pattern 16 is formed such that 200 Å or less of opposing sides of the LOCOS oxide layer 15 is covered by the photoresist layer pattern 16, and the remainder of the LOCOS oxide layer 15 is exposed.
  • Subsequently, with reference to FIG. 2 d, using the second photoresist layer pattern 16 as a mask, an exposed portion of the LOCOS oxide layer 15 is etched. The silicon wafer 11 is then etched in the same area to a predetermined depth. This results in the formation of a trench 200 such that a portion of the LOCOS oxide layer 15 is left remaining on portions of the silicon wafer 11 at edges of the trench 200. This remaining portion of the LOCOS oxide layer 15 acts to round the upper corners of the silicon wafer 11 adjacent to the trench 200.
  • Next, with reference to FIG. 2 e, a trench oxide layer 18 is thickly deposited on all exposed elements of inner walls of the trench 200, the LOCOS oxide layer 15, and the nitride layer 13 until the trench 200 is sufficiently filled. Prior to depositing the trench oxide layer 18, a liner oxide layer 17 may be formed to a thickness of 100-500 Å over all exposed elements of the inner walls of the trench 200, the LOCOS oxide layer 15, and the nitride layer 13. The liner oxide layer 17 improves deposition characteristics of the trench oxide layer 18. Further, prior to depositing the trench oxide layer 18, the liner oxide layer 17 may be formed to a thickness of 100-500 Å after removing the remaining portion of the LOCOS oxide layer 15.
  • Following the above processes, chemical-mechanical polishing is performed on the trench oxide layer 18 to flatten the same, then the nitride layer 13 and the pad oxide layer 12 are removed by a wet etching process. This completes the shallow trench isolation process.
  • FIGS. 3 a through 3 e are sectional views used to describe a method for forming a trench in a semiconductor device according to another exemplary embodiment of the present invention.
  • Referring first to FIG. 3 a, a pad oxide layer 12 is thinly formed on a silicon wafer 11, then a nitride layer 13 is deposited on the pad oxide layer 12. Next, a photoresist layer is deposited on the nitride layer 13, then the photoresist layer is exposed such that areas of a predetermined width of the photoresist layer positioned at edges of a region where a trench is to be formed are removed to thereby form a first photoresist layer pattern 14.
  • During formation of the photoresist layer pattern 14, a width W of the photoresist layer positioned at edges of the region where a trench is to be formed corresponds to a size of a LOCOS oxide layer to be formed in a subsequent process. The width W may be varied depending on the desired degree of rounding of upper corners of the silicon wafer 11 adjacent to a trench. Preferably, the width W is 50-500 Å.
  • Referring to FIG. 3 b, using the first photoresist layer pattern 14 as a mask, exposed areas of the nitride layer 13 then the pad oxide layer 12 thereunder are etched to form LOCOS openings 100. The first photoresist layer pattern 14 is removed following the formation of the LOCOS openings 100, then a cleaning process is performed.
  • Subsequently, thermal oxidation is performed on areas of the silicon wafer 11 exposed through the LOCOS holes 100 such that LOCOS oxide layers 15 are formed therein. The LOCOS oxide layers 15 are formed into the shape of an ellipse as a result of thermal oxidation characteristics of the silicon wafer 11. Further, by varying a thickness of the LOCOS oxide layers 15, the degree of roundness of upper corners of a trench to be formed in a subsequent process may be controlled.
  • Next, referring to FIG. 3 c, a photoresist layer is deposited on the LOCOS oxide layers 15 and the nitride layer 13, then the photoresist layer is exposed and developed to form a second photoresist layer pattern 16 with an opening that exposes an area corresponding to where a trench is to be formed. The opening of the second photoresist layer pattern 16 is typically positioned above approximately a center position of the LOCOS oxide layer 15. Also, an area of the second photoresist layer pattern 16 defining its opening covers 200 Å or less of the LOCOS oxide layer 15, and the opening exposes the remainder of the LOCOS oxide layer 15.
  • Subsequently, with reference to FIG. 3 d, using the second photoresist layer pattern 16 as a mask, exposed portions of the LOCOS oxide layers 15, the nitride layer 13, and the pad oxide layer 12 are etched. The silicon wafer 11 is then etched in the same area to a predetermined depth. This results in the formation of a trench 200 such that a portion of the LOCOS oxide layer 15 is left remaining on portions of the silicon wafer 11 at edges of the trench 200. This remaining portion of the LOCOS oxide layer 15 acts to round the upper corners of the silicon wafer 11 adjacent to the trench 200.
  • Next, with reference to FIG. 3 e, a trench oxide layer 18 is thickly deposited on all exposed elements of inner walls of the trench 200, the LOCOS oxide layer 15, and the nitride layer 13 until the trench 200 is sufficiently filled. Prior to depositing the trench oxide layer 18, a liner oxide layer 17 may be formed to a thickness of 100-500 Å over all exposed elements of the inner walls of the trench 200, the LOCOS oxide layer 15, and the nitride layer 13. The liner oxide layer 17 improves deposition characteristics of the trench oxide layer 18. Further, prior to depositing the trench oxide layer 18, the liner oxide layer 17 may be formed to a thickness of 100-500 Å after removing the remaining portion of the LOCOS oxide layer 15.
  • Following the above processes, chemical-mechanical polishing is performed on the trench oxide layer 18 to flatten the same, then the nitride layer 13 and the pad oxide layer 12 are removed by a wet etching process. This completes the shallow trench isolation process.
  • As described above, a LOCOS oxide layer is formed to a small width at predetermined locations corresponding to edge portions of a trench before formation of the same. As a result, upper corners of the silicon wafer adjacent to the trench are formed into a rounded configuration. This allows the device to be made to small sizes, which proved problematic with conventional methods in which corner portions of the silicon wafer adjacent to the trench become sharply pointed with increases in the degree of integration of the device.
  • Although embodiments of the present invention have been described in detail hereinabove in connection with certain exemplary embodiments, it should be understood that the invention is not limited to the disclosed exemplary embodiments, but, on the contrary is intended to cover various modifications and/or equivalent arrangements included within the spirit and scope of the present invention, as defined in the appended claims.

Claims (18)

1. A trench in a semiconductor device used as a device isolation region formed in a silicon wafer, in which upper corner areas of the silicon wafer adjacent to the trench are rounded, and a LOCOS oxide layer is formed on the corner areas.
2. The trench of claim 1, wherein a liner oxide layer is formed on inner walls of the trench and on the LOCOS oxide layer.
3. The trench of claim 2, wherein the liner oxide layer is formed to a thickness of 100-500 Å.
4. The trench of claim 1, wherein the LOCOS oxide layer is formed to a thickness of at most 200 Å.
5. The trench of claim 4, wherein a liner oxide layer is formed along inner walls of the trench and on the LOCOS oxide layer, to a thickness of 100-500 Å.
6. A device isolation region in a silicon wafer, comprising:
a trench in the silicon wafer,
rounded upper corner areas of the silicon wafer adjacent to the trench, and a LOCOS oxide layer on the rounded upper corner areas.
7. The device isolation region of claim 6, further comprising a liner oxide layer on inner walls of the trench and on the LOCOS oxide layer.
8. The device isolation region of claim 7, wherein the liner oxide layer has a thickness of 100-500 Å.
9. The device isolation region of claim 6, wherein the LOCOS oxide layer has a thickness of at most 200 Å.
10. The device isolation region of claim 9, further comprising a liner oxide layer along inner walls of the trench and on the LOCOS oxide layer, having a thickness of 100-500 Å.
11. The device isolation region of claim 6, wherein the LOCOS oxide layer on the rounded upper corner areas has a width of at most 200 Å.
12. The device isolation region of claim 6, further comprising an insulation layer in the trench.
13. The device isolation region of claim 7, further comprising an insulation layer on the liner oxide layer in the trench.
14. A device isolation region, comprising:
trench in a silicon wafer;
rounded upper corner areas of the silicon wafer adjacent to the trench; and
a liner oxide layer on inner walls of the trench and on the rounded upper corner areas; and
an insulation layer filling the trench.
15. The device isolation region of claim 14, further comprising.
16. The device isolation region of claim 14, wherein the liner oxide layer has a thickness of 100-500 Å.
17. The device isolation region of claim 14, wherein the rounded upper corner areas have a width of at most 200 Å.
18. A semiconductor device, comprising the device isolation region of claim 14.
US11/326,792 2002-12-20 2006-01-05 Trench in semiconductor device and formation method thereof Abandoned US20060118883A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/326,792 US20060118883A1 (en) 2002-12-20 2006-01-05 Trench in semiconductor device and formation method thereof

Applications Claiming Priority (6)

Application Number Priority Date Filing Date Title
KR10-2002-0081996A KR100485178B1 (en) 2002-12-20 2002-12-20 Trench of semiconductor device and formation method of the trench
KR10-2002-0081996 2002-12-20
KR10-2002-0081997 2002-12-20
KR10-2002-0081997A KR100485179B1 (en) 2002-12-20 2002-12-20 Trench of semiconductor device and formation method of the trench
US10/728,699 US7015114B2 (en) 2002-12-20 2003-12-05 Trench in semiconductor device and formation method thereof
US11/326,792 US20060118883A1 (en) 2002-12-20 2006-01-05 Trench in semiconductor device and formation method thereof

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/728,699 Division US7015114B2 (en) 2002-12-20 2003-12-05 Trench in semiconductor device and formation method thereof

Publications (1)

Publication Number Publication Date
US20060118883A1 true US20060118883A1 (en) 2006-06-08

Family

ID=36573225

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/728,699 Expired - Fee Related US7015114B2 (en) 2002-12-20 2003-12-05 Trench in semiconductor device and formation method thereof
US11/326,792 Abandoned US20060118883A1 (en) 2002-12-20 2006-01-05 Trench in semiconductor device and formation method thereof

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US10/728,699 Expired - Fee Related US7015114B2 (en) 2002-12-20 2003-12-05 Trench in semiconductor device and formation method thereof

Country Status (1)

Country Link
US (2) US7015114B2 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060160326A1 (en) * 2004-12-29 2006-07-20 Lee Yong J Method for rounding top corners of isolation trench in semiconductor device
US20100264478A1 (en) * 2007-10-31 2010-10-21 Agere Systems Inc. Method to reduce trench capacitor leakage for random access memory device

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7183216B2 (en) 2005-05-18 2007-02-27 Xerox Corporation Methods to form oxide-filled trenches
KR20150000215A (en) * 2013-06-24 2015-01-02 삼성디스플레이 주식회사 Display device and manufacturing method thereof
US10636933B2 (en) * 2015-12-22 2020-04-28 Texas Instruments Incorporated Tilted photodetector cell
US10647578B2 (en) 2016-12-11 2020-05-12 L'Air Liquide, Société Anonyme pour l'Etude et l'Exploitation des Procédés Georges Claude N—H free and SI-rich per-hydridopolysilzane compositions, their synthesis, and applications
SG11202007789UA (en) 2018-02-21 2020-09-29 Air Liquide Perhydropolysilazane compositions and methods for forming oxide films using same

Citations (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5306940A (en) * 1990-10-22 1994-04-26 Nec Corporation Semiconductor device including a locos type field oxide film and a U trench penetrating the locos film
US5474953A (en) * 1991-11-28 1995-12-12 Nec Corporation Method of forming an isolation region comprising a trench isolation region and a selective oxidation film involved in a semiconductor device
US5521422A (en) * 1994-12-02 1996-05-28 International Business Machines Corporation Corner protected shallow trench isolation device
US5910018A (en) * 1997-02-24 1999-06-08 Winbond Electronics Corporation Trench edge rounding method and structure for trench isolation
US5956598A (en) * 1998-07-02 1999-09-21 United Microelectronics Corp. Method for fabricating a shallow-trench isolation structure with a rounded corner in integrated circuit
US5989977A (en) * 1998-04-20 1999-11-23 Texas Instruments - Acer Incorporated Shallow trench isolation process
US6001706A (en) * 1997-12-08 1999-12-14 Chartered Semiconductor Manufacturing, Ltd. Method for making improved shallow trench isolation for semiconductor integrated circuits
US6124184A (en) * 1998-12-18 2000-09-26 Hyundai Electronics Industries, Co. Method for forming isolation region of semiconductor device
US6182466B1 (en) * 1998-04-30 2001-02-06 Vesture Corporation Beverage cooling and carrying apparatus and method for cooling and carrying beverage
US6184105B1 (en) * 1997-05-22 2001-02-06 Advanced Micro Devices Method for post transistor isolation
US6399462B1 (en) * 1997-06-30 2002-06-04 Cypress Semiconductor Corporation Method and structure for isolating integrated circuit components and/or semiconductor active devices
US6495430B1 (en) * 2002-05-21 2002-12-17 Macronix International Co., Ltd. Process for fabricating sharp corner-free shallow trench isolation structure
US6566207B2 (en) * 2001-07-30 2003-05-20 Samsung Electronics Co., Ltd. Semiconductor device fabricating method
US6667224B1 (en) * 2001-08-13 2003-12-23 Cypress Semiconductor Corp. Method to eliminate inverse narrow width effect in small geometry MOS transistors
US6794269B1 (en) * 2002-12-20 2004-09-21 Cypress Semiconductor Corp. Method for and structure formed from fabricating a relatively deep isolation structure
US6825544B1 (en) * 1998-12-09 2004-11-30 Cypress Semiconductor Corporation Method for shallow trench isolation and shallow trench isolation structure

Patent Citations (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5306940A (en) * 1990-10-22 1994-04-26 Nec Corporation Semiconductor device including a locos type field oxide film and a U trench penetrating the locos film
US5474953A (en) * 1991-11-28 1995-12-12 Nec Corporation Method of forming an isolation region comprising a trench isolation region and a selective oxidation film involved in a semiconductor device
US5521422A (en) * 1994-12-02 1996-05-28 International Business Machines Corporation Corner protected shallow trench isolation device
US5910018A (en) * 1997-02-24 1999-06-08 Winbond Electronics Corporation Trench edge rounding method and structure for trench isolation
US6184105B1 (en) * 1997-05-22 2001-02-06 Advanced Micro Devices Method for post transistor isolation
US6399462B1 (en) * 1997-06-30 2002-06-04 Cypress Semiconductor Corporation Method and structure for isolating integrated circuit components and/or semiconductor active devices
US6001706A (en) * 1997-12-08 1999-12-14 Chartered Semiconductor Manufacturing, Ltd. Method for making improved shallow trench isolation for semiconductor integrated circuits
US5989977A (en) * 1998-04-20 1999-11-23 Texas Instruments - Acer Incorporated Shallow trench isolation process
US6182466B1 (en) * 1998-04-30 2001-02-06 Vesture Corporation Beverage cooling and carrying apparatus and method for cooling and carrying beverage
US5956598A (en) * 1998-07-02 1999-09-21 United Microelectronics Corp. Method for fabricating a shallow-trench isolation structure with a rounded corner in integrated circuit
US6825544B1 (en) * 1998-12-09 2004-11-30 Cypress Semiconductor Corporation Method for shallow trench isolation and shallow trench isolation structure
US6124184A (en) * 1998-12-18 2000-09-26 Hyundai Electronics Industries, Co. Method for forming isolation region of semiconductor device
US6566207B2 (en) * 2001-07-30 2003-05-20 Samsung Electronics Co., Ltd. Semiconductor device fabricating method
US6667224B1 (en) * 2001-08-13 2003-12-23 Cypress Semiconductor Corp. Method to eliminate inverse narrow width effect in small geometry MOS transistors
US6495430B1 (en) * 2002-05-21 2002-12-17 Macronix International Co., Ltd. Process for fabricating sharp corner-free shallow trench isolation structure
US6794269B1 (en) * 2002-12-20 2004-09-21 Cypress Semiconductor Corp. Method for and structure formed from fabricating a relatively deep isolation structure

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060160326A1 (en) * 2004-12-29 2006-07-20 Lee Yong J Method for rounding top corners of isolation trench in semiconductor device
US20100264478A1 (en) * 2007-10-31 2010-10-21 Agere Systems Inc. Method to reduce trench capacitor leakage for random access memory device

Also Published As

Publication number Publication date
US20040121532A1 (en) 2004-06-24
US7015114B2 (en) 2006-03-21

Similar Documents

Publication Publication Date Title
US5492858A (en) Shallow trench isolation process for high aspect ratio trenches
US5868870A (en) Isolation structure of a shallow semiconductor device trench
US5910018A (en) Trench edge rounding method and structure for trench isolation
US6027982A (en) Method to form shallow trench isolation structures with improved isolation fill and surface planarity
US6074927A (en) Shallow trench isolation formation with trench wall spacer
US6040232A (en) Method of manufacturing shallow trench isolation
US20060118883A1 (en) Trench in semiconductor device and formation method thereof
US5217919A (en) Method of forming island with polysilicon-filled trench isolation
US6261923B1 (en) Method to solve the dishing issue in CMP planarization by using a nitride hard mask for local inverse etchback and CMP
US6436611B1 (en) Trench isolation method for semiconductor integrated circuit
US6093619A (en) Method to form trench-free buried contact in process with STI technology
US8119489B2 (en) Method of forming a shallow trench isolation structure having a polysilicon capping layer
US7595252B2 (en) Method of manufacturing a semiconductor memory device
US6548373B2 (en) Method for forming shallow trench isolation structure
US6828213B2 (en) Method to improve STI nano gap fill and moat nitride pull back
KR100561514B1 (en) Semiconductor Making Method
US6197659B1 (en) Divot free shallow trench isolation process
US7294555B2 (en) Method of forming trench in semiconductor device using polish stop layer and anti-reflection coating
US6403496B2 (en) Method for forming shallow trench isolations
US6984553B2 (en) Method for forming shallow trench isolation with control of bird beak
US6344415B1 (en) Method for forming a shallow trench isolation structure
US6265285B1 (en) Method of forming a self-aligned trench isolation
US6060348A (en) Method to fabricate isolation by combining locos and shallow trench isolation for ULSI technology
KR100278883B1 (en) Shallow trench manufacturing method for isolating semiconductor devices
US20070148908A1 (en) Method of forming trench isolation layer of semiconductor device

Legal Events

Date Code Title Description
AS Assignment

Owner name: DONGBU ELECTRONICS CO., LTD.,KOREA, REPUBLIC OF

Free format text: CHANGE OF NAME;ASSIGNOR:DONGANAM SEMICONDUCTOR INC.;REEL/FRAME:017749/0335

Effective date: 20060328

Owner name: DONGBU ELECTRONICS CO., LTD., KOREA, REPUBLIC OF

Free format text: CHANGE OF NAME;ASSIGNOR:DONGANAM SEMICONDUCTOR INC.;REEL/FRAME:017749/0335

Effective date: 20060328

AS Assignment

Owner name: DONGBU ELECTRONICS CO., LTD., KOREA, REPUBLIC OF

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE ASSIGNOR PREVIOUSLY RECORDED ON REEL 017749 FRAME 0335;ASSIGNOR:DONGBUANAM SEMICONDUCTOR INC.;REEL/FRAME:017821/0670

Effective date: 20060328

Owner name: DONGBU ELECTRONICS CO., LTD.,KOREA, REPUBLIC OF

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE ASSIGNOR PREVIOUSLY RECORDED ON REEL 017749 FRAME 0335. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNOR SHOULD BE "DONGBUANAM SEMICONDUCTOR INC.";ASSIGNOR:DONGBUANAM SEMICONDUCTOR INC.;REEL/FRAME:017821/0670

Effective date: 20060328

Owner name: DONGBU ELECTRONICS CO., LTD., KOREA, REPUBLIC OF

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE ASSIGNOR PREVIOUSLY RECORDED ON REEL 017749 FRAME 0335. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNOR SHOULD BE "DONGBUANAM SEMICONDUCTOR INC.";ASSIGNOR:DONGBUANAM SEMICONDUCTOR INC.;REEL/FRAME:017821/0670

Effective date: 20060328

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION