US20060110685A1 - Apparatus and method to improve resist line roughness in semiconductor wafer processing - Google Patents

Apparatus and method to improve resist line roughness in semiconductor wafer processing Download PDF

Info

Publication number
US20060110685A1
US20060110685A1 US11/329,991 US32999106A US2006110685A1 US 20060110685 A1 US20060110685 A1 US 20060110685A1 US 32999106 A US32999106 A US 32999106A US 2006110685 A1 US2006110685 A1 US 2006110685A1
Authority
US
United States
Prior art keywords
layer
photoresist
silicon nitride
antireflective coating
nitride layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/329,991
Inventor
Wai-kin Li
Rajeev Malik
Joseph Mezzapelle
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Infineon Technologies North America Corp
Original Assignee
International Business Machines Corp
Infineon Technologies North America Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp, Infineon Technologies North America Corp filed Critical International Business Machines Corp
Priority to US11/329,991 priority Critical patent/US20060110685A1/en
Assigned to INFINEON TECHNOLOGIES NORTH AMERICA CORPORATION reassignment INFINEON TECHNOLOGIES NORTH AMERICA CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MALIK, RAJEEV
Assigned to INTERNATIONAL BUSINESS MACHINES CORPORATION reassignment INTERNATIONAL BUSINESS MACHINES CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MEZZAPELLE, JOSEPH J., LI, WAI-KIN
Publication of US20060110685A1 publication Critical patent/US20060110685A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F7/00Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
    • G03F7/004Photosensitive materials
    • G03F7/09Photosensitive materials characterised by structural details, e.g. supports, auxiliary layers
    • G03F7/091Photosensitive materials characterised by structural details, e.g. supports, auxiliary layers characterised by antireflection means or light filtering or absorbing means, e.g. anti-halation, contrast enhancement
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F7/00Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
    • G03F7/004Photosensitive materials
    • G03F7/09Photosensitive materials characterised by structural details, e.g. supports, auxiliary layers
    • G03F7/11Photosensitive materials characterised by structural details, e.g. supports, auxiliary layers having cover layers or intermediate layers, e.g. subbing layers
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S430/00Radiation imagery chemistry: process, composition, or product thereof
    • Y10S430/151Matting or other surface reflectivity altering material

Definitions

  • This invention relates to semiconductor wafer processing, and more specifically to the elimination of amino groups and their subsequent effect on photoresist roughness.
  • ARC antireflective coatings
  • the ARC absorbs light directed towards the surface of the substrate, thus minimizing exposure of the resist from reflections.
  • the ARC is commonly comprised of an organic polymer solution containing light-absorbing dye dispersed or dissolved therein to the surface of the substrate, or a polymer itself, which has radiation absorbing properties.
  • Inorganic compounds such as silicon oxynitride, deposited by means of plasma enhanced chemical vapor deposition (PECVD), have been shown effective as antireflective coatings for shorter light wavelengths, such as the deep ultraviolet spectrum.
  • PECVD plasma enhanced chemical vapor deposition
  • ARC layer distortion of line profiles has been observed in the developed photoresist images. In part, reflections are not completely cancelled, and other factors contribute to unwanted photoresist exposure.
  • the total distance that a light wave travels is determined by the thickness and index of refraction of the material that it passes through. If this thickness varies, as it will from one manufacturing process to another, the light waves reflected off a bottom surface will not be 180° out of phase with the light reflected off a top surface. Thus, destructive interference will not be complete, and light will reflect into the photoresist causing undesirable exposure.
  • contaminants that are incompatible with the photoreactive polymeric material can migrate into the photoresist layer from the ARC layer or other vicinal layer. These contaminants can poison the photoresist layer, and lead to the formation of a photoresist footing or T-top structure. These structures are anomalies in the otherwise precise dimensions of the exposed photoresist.
  • Line profile distortion has been shown to occur from the presence on the surface of the ARC due to amino (NH 2 ) groups that settle during the PECVD process. Any delay depositing a photoresist layer after the ARC layer is deposited will expose the ARC layer to air and acidic airborne contaminants and/or basic contaminants at the substrate surface. These, in turn, will react with the amino groups to form outgrowths on the photoresist.
  • amino (NH 2 ) groups that settle during the PECVD process.
  • a method of applying a photoresist to a semiconductor substrate in a process chamber comprising: providing the substrate having a silicon nitride layer thereon; depositing an oxynitride layer over the silicon nitride layer; depositing an antireflective coating on the oxynitride layer; introducing a photoresist mask onto the antireflective coating; and further processing the substrate with the photoresist mask to form a pattern having dimensions that are unaffected by amino group transport.
  • the oxynitride layer may be deposited at a thickness of less than 100 angstroms, at a thickness of less than 10 angstroms, at a thickness of approximately 5 to 10 angstroms, or at a thickness of approximately 10 to 20 angstroms.
  • Depositing an oxynitride layer further comprises admitting nitrous oxide (N 2 O) and oxygen (O 2 ) into the process chamber.
  • the oxynitride layer may be a compound of the form SiO x N y .
  • the antireflective coating is either an organic or inorganic material.
  • Depositing the oxynitride layer comprises converting the silicon nitride layer to SiO x N y via oxidation.
  • the method may further comprise applying an O 2 plasma clean or an ozone clean after depositing the oxynitride layer.
  • the present invention is directed to a method for eliminating line profile distortion in a photoresist layer comprising: providing a semiconductor substrate having a top surface; applying a silicon nitride layer to the top surface; exposing the silicon nitride layer to an oxidizing ambient by introducing a mixture of N 2 H 2 and oxygen (O 2 ) ash; applying a plasma clean to the substrate; layering the layered substrate with an antireflective coating; and applying a photoresist to the antireflective coating.
  • the step of exposing the silicon nitride layer may further comprise introducing the mixture at a temperature greater than or equal to 250° C.
  • the present invention is directed to a layered semiconductor substrate prohibiting amino group initiated line distortion in a photoresist layer comprising: a silicon nitride layer on top of the layered substrate; an oxynitride layer on the silicon nitride layer; an antireflective coating layer on the oxynitride layer; and a photoresist layer on the antireflective coating layer.
  • FIG. 1 is a schematic of a layered substrate having undergone the prior art process steps of eliminating the encroachment of amino groups.
  • FIG. 2A depicts a cross-section of a photoresist dimensional feature having a top portion and bottom portion, and showing the bottom portion with footings generated by amino group transport.
  • FIG. 2B is a top-view of the photoresist of FIG. 2A .
  • FIG. 3 is a schematic of the preferred embodiment of the present invention.
  • FIGS. 1-3 of the drawings in which like numerals refer to like features of the invention.
  • Features of the invention are not necessarily shown to scale in the drawings.
  • FIG. 1 depicts a layered substrate 10 having undergone the prior art process steps of eliminating the encroachment of amino groups and their adverse affects on a photoresist layer.
  • a silicon nitride (SiN) layer 14 is deposited over a substrate 10 having a plurality of layers 12 thereon, readying the substrate for a photoresist process.
  • an antireflective coating (ARC) layer 16 Prior to the photoresist layer 18 , however, is the placement of an antireflective coating (ARC) layer 16 , which is imposed to eliminate spurious reflections back to the photoresist.
  • the layered substrate is then placed in a gas discharge chamber where argon gas, oxygen gas, or a mixture of both gases are administered. High density plasma is then initiated. Upon completion of the high density plasma application, the substrate is removed from the chamber and the photoresist process is resumed, which includes exposure and subsequent lithographic process steps.
  • FIG. 2A depicts the cross-section 20 of a photoresist having a top portion 22 and bottom portion 24 .
  • Bottom portion 24 is shown with footings 26 , which represent unwanted growth on the photoresist due to amino group transport from the underlying layers.
  • FIG. 2B is a top-view of the top 22 and bottom 24 portions. This unwanted growth results in line distortions that make the application of 193 nanometer technology difficult to achieve.
  • the present invention includes conversion of the surface layer to reduce the amino group transport onto the photoresist layer.
  • This oxynitride layer is preferably on the order of 5 to 10 angstroms thick, and placed over the silicon nitride layer but underneath the antireflective coating layer.
  • FIG. 3 depicts the preferred embodiment of the present invention.
  • Substrate 30 is shown having a plurality of layers 32 thereon.
  • Silicon nitride 34 is deposited on top of the layered substrate. By its composition, this SiN layer inherently has amino groups on its surface.
  • An oxidation process is performed thereby forming a thin oxynitride layer 36 (SiO x N y ) over the silicon nitride layer 34 , capping and containing the amino groups from propagating to the antireflective coating layer 38 , which is subsequently applied to the oxynitride layer.
  • the amino groups if left unchecked, would change the properties of the antireflective coating and resist, due in part to their acidity.
  • a photoresist 40 is deposited upon the antireflective coating 38 , free from amino group production due to the addition of the thin oxynitride layer 36 .
  • oxynitride layer 36 does not require plasma.
  • An expeditious, non-plasma process to convert nitride to a top surface layer of approximately 5 to 10 angstroms thick oxynitride is sufficient to prohibit amino group transport.
  • a preferred process for forming the oxynitride uses a high temperature step of nitrous oxide (N 2 O) plus oxygen (O 2 ) at approximately 300° C. for about 50 to 120 seconds.
  • N 2 O nitrous oxide
  • O 2 oxygen
  • this high temperature step process can be used with the more advanced 193 nanometer technology, and is not limited to the 248 nanometer technology.
  • a second method for exposing the silicon nitride layer to an oxidizing ambient, prior to the application of antireflective coating, is to introduce a mixture of N 2 H 2 and oxygen (O 2 ) ash at a temperature greater than or equal to 250° C. with an accompanying plasma for approximately six minutes.
  • This oxidation step is typically used to burn off resist. However, in this case it is effective in converting the surface layer into oxynitride. This is followed by the subsequent layering of the ARC and photoresist.

Abstract

A process for prohibiting amino group transport from the top surface of a layered semiconductor wafer to a photoresist layer introduces a thin film oxynitride over the silicon nitride layer using a high temperature step of nitrous oxide (N2O) plus oxygen (O2) at approximately 300° C. for about 50 to 120 seconds. By oxidizing the silicon nitride layer, the roughness resulting from the adverse affects of amino group transport eliminated. Moreover, this high temperature step, non-plasma process can be used with the more advanced 193 nanometer technology, and is not limited to the 248 nanometer technology. A second method for exposing the silicon nitride layer to an oxidizing ambient, prior to the application of antireflective coating, introduces a mixture of N2H2 and oxygen (O2) ash at a temperature greater than or equal to 250° C. for approximately six minutes. This is followed by an O2 plasma clean and/or an Ozone clean, and then the subsequent layering of the ARC and photoresist.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • This invention relates to semiconductor wafer processing, and more specifically to the elimination of amino groups and their subsequent effect on photoresist roughness.
  • 2. Description of Related Art
  • Many substrates used in the field of manufacturing integrated circuit elements have high reflectivity that, upon exposure to ultraviolet light, causes light passing through a photoresist layer to be reflected upon the surface of the substrate and again incident into the photoresist layer. This has been shown to cause standing waves and patterned defects. Typically, antireflective coatings (ARC) have been placed between the resist and the substrate in order to prevent light reflection from the substrate into the resist. The ARC absorbs light directed towards the surface of the substrate, thus minimizing exposure of the resist from reflections. The ARC is commonly comprised of an organic polymer solution containing light-absorbing dye dispersed or dissolved therein to the surface of the substrate, or a polymer itself, which has radiation absorbing properties. Inorganic compounds such as silicon oxynitride, deposited by means of plasma enhanced chemical vapor deposition (PECVD), have been shown effective as antireflective coatings for shorter light wavelengths, such as the deep ultraviolet spectrum. However, even with an ARC layer, distortion of line profiles has been observed in the developed photoresist images. In part, reflections are not completely cancelled, and other factors contribute to unwanted photoresist exposure.
  • It is desirable to suppress reflections from underlying layers so that the photoresist is not exposed to the reflected light waves, which leads to variation in critical dimensions. The total distance that a light wave travels is determined by the thickness and index of refraction of the material that it passes through. If this thickness varies, as it will from one manufacturing process to another, the light waves reflected off a bottom surface will not be 180° out of phase with the light reflected off a top surface. Thus, destructive interference will not be complete, and light will reflect into the photoresist causing undesirable exposure.
  • Furthermore, contaminants that are incompatible with the photoreactive polymeric material can migrate into the photoresist layer from the ARC layer or other vicinal layer. These contaminants can poison the photoresist layer, and lead to the formation of a photoresist footing or T-top structure. These structures are anomalies in the otherwise precise dimensions of the exposed photoresist.
  • Line profile distortion has been shown to occur from the presence on the surface of the ARC due to amino (NH2) groups that settle during the PECVD process. Any delay depositing a photoresist layer after the ARC layer is deposited will expose the ARC layer to air and acidic airborne contaminants and/or basic contaminants at the substrate surface. These, in turn, will react with the amino groups to form outgrowths on the photoresist.
  • In U.S. Pat. No. 6,242,361 issued to Lee, et al., on Jun. 5, 2001, entitled “PLASMA TREATMENT TO IMPROVE DUV PHOTORESIST PROCESS,” an antireflective coating is deposited on a substrate through PECVD, and immediately thereafter, the substrate is placed in a gas discharge chamber where argon gas, oxygen gas, or a mixture of both is admitted with high density plasma. The oxide cap over the surface of the ARC immediately follows the ARC's deposition and is prior to exposure to air and later application of the photoresist. Importantly, Lee teaches that high density plasma having an ion density of about 109 to 1013 ions per cubic centimeter is necessary to carry out the invention. With this plasma enhanced treating of the ARC, T-tops and footing growth is significantly reduced along the edges of the lines formed in the photoresist.
  • In U.S. Pat. No. 6,417,559 issued to Moore, et al., on Jul. 9, 2002, entitled “SEMICONDUCTOR WAFER ASSEMBLIES COMPRISING PHOTORESIST OVER SILICON NITRIDE MATERIALS,” a silicon nitride layer having two distinct portions of different composition is taught, having a predominant nitride barrier over a silicon nitride layer. This layer promotes adhesion of the photoresist. Importantly, there is no antireflective coating formed between the silicon nitride layer and the photoresist. Instead, the photoresist is formed directly against the upper portion of the silicon nitride layer. Amino group transports due to impurities in the ARC are thus eliminated.
  • In U.S. Pat. No. 6,103,456 issued to Tobben, et al., on Aug. 15, 2000, entitled “PREVENTION OF PHOTORESIST POISONING FROM DIELECTRIC ANTIREFLECTIVE COATING 1N SEMICONDUCTOR FABRICATION,” a dielectric spacer layer is taught to prevent reactive nitrogenous substance transport through the antireflective coating layer to the photoresist layer. An arrangement of silicon oxynitride as an ARC layer for a photoresist layer is disclosed as preventing out-diffusion of reactive nitrogenous substances so as to avoid poisoning the photoresist layer and consequent photoresist footing or pinching problems. In Tobben, the application of a specialized ARC layer with a dielectric spacer over the ARC layer prevents unwanted amino group transport.
  • The problems associated with prior art attempts to remove amino groups from the ARC deal substantially with process, such as, necessitating a plasma application, or applying a layer over the ARC and under the photoresist, where process time delays can lead to more aggressive amino group production. Furthermore, the applications of prior art processes to 193 nanometer technology is prohibitive.
  • Bearing in mind the problems and deficiencies of the prior art, it is therefore an object of the present invention to provide a process that eliminates amino group transport to the photoresist layer while facilitating semiconductor wafer fabrication.
  • It is another object of the present invention to provide an alternative to plasma-enhanced applications for eliminating footings and T-tops in photoresist layers on semiconductors employing antireflective coatings.
  • It is a further object of the present invention to reduce line profile distortion in photoresist during processing.
  • Still other objects and advantages of the invention will in part be obvious and will in part be apparent from the specification.
  • SUMMARY OF THE INVENTION
  • The above and other objects and advantages, which will be apparent to one of skill in the art, are achieved in the present invention, which is directed to, in a first aspect, a method of applying a photoresist to a semiconductor substrate in a process chamber comprising: providing the substrate having a silicon nitride layer thereon; depositing an oxynitride layer over the silicon nitride layer; depositing an antireflective coating on the oxynitride layer; introducing a photoresist mask onto the antireflective coating; and further processing the substrate with the photoresist mask to form a pattern having dimensions that are unaffected by amino group transport. The oxynitride layer may be deposited at a thickness of less than 100 angstroms, at a thickness of less than 10 angstroms, at a thickness of approximately 5 to 10 angstroms, or at a thickness of approximately 10 to 20 angstroms. Depositing an oxynitride layer further comprises admitting nitrous oxide (N2O) and oxygen (O2) into the process chamber. The oxynitride layer may be a compound of the form SiOxNy. The antireflective coating is either an organic or inorganic material. Depositing the oxynitride layer comprises converting the silicon nitride layer to SiOxNy via oxidation. The method may further comprise applying an O2 plasma clean or an ozone clean after depositing the oxynitride layer.
  • In a second aspect, the present invention is directed to a method for eliminating line profile distortion in a photoresist layer comprising: providing a semiconductor substrate having a top surface; applying a silicon nitride layer to the top surface; exposing the silicon nitride layer to an oxidizing ambient by introducing a mixture of N2H2 and oxygen (O2) ash; applying a plasma clean to the substrate; layering the layered substrate with an antireflective coating; and applying a photoresist to the antireflective coating. The step of exposing the silicon nitride layer may further comprise introducing the mixture at a temperature greater than or equal to 250° C.
  • In a third aspect, the present invention is directed to a layered semiconductor substrate prohibiting amino group initiated line distortion in a photoresist layer comprising: a silicon nitride layer on top of the layered substrate; an oxynitride layer on the silicon nitride layer; an antireflective coating layer on the oxynitride layer; and a photoresist layer on the antireflective coating layer.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The features of the invention believed to be novel and the elements characteristic of the invention are set forth with particularity in the appended claims. The figures are for illustration purposes only and are not drawn to scale. The invention itself, however, both as to organization and method of operation, may best be understood by reference to the detailed description which follows taken in conjunction with the accompanying drawings in which:
  • FIG. 1 is a schematic of a layered substrate having undergone the prior art process steps of eliminating the encroachment of amino groups.
  • FIG. 2A depicts a cross-section of a photoresist dimensional feature having a top portion and bottom portion, and showing the bottom portion with footings generated by amino group transport.
  • FIG. 2B is a top-view of the photoresist of FIG. 2A.
  • FIG. 3 is a schematic of the preferred embodiment of the present invention.
  • DESCRIPTION OF THE PREFERRED EMBODIMENT(S)
  • In describing the preferred embodiment of the present invention, reference will be made herein to FIGS. 1-3 of the drawings in which like numerals refer to like features of the invention. Features of the invention are not necessarily shown to scale in the drawings.
  • FIG. 1 depicts a layered substrate 10 having undergone the prior art process steps of eliminating the encroachment of amino groups and their adverse affects on a photoresist layer. Typically a silicon nitride (SiN) layer 14 is deposited over a substrate 10 having a plurality of layers 12 thereon, readying the substrate for a photoresist process. Prior to the photoresist layer 18, however, is the placement of an antireflective coating (ARC) layer 16, which is imposed to eliminate spurious reflections back to the photoresist. The layered substrate is then placed in a gas discharge chamber where argon gas, oxygen gas, or a mixture of both gases are administered. High density plasma is then initiated. Upon completion of the high density plasma application, the substrate is removed from the chamber and the photoresist process is resumed, which includes exposure and subsequent lithographic process steps.
  • Feature sidewall roughness of the photoresist has been exhibited as a result of surface concentrations of amino groups. FIG. 2A depicts the cross-section 20 of a photoresist having a top portion 22 and bottom portion 24. Bottom portion 24 is shown with footings 26, which represent unwanted growth on the photoresist due to amino group transport from the underlying layers. FIG. 2B is a top-view of the top 22 and bottom 24 portions. This unwanted growth results in line distortions that make the application of 193 nanometer technology difficult to achieve.
  • The present invention includes conversion of the surface layer to reduce the amino group transport onto the photoresist layer. This oxynitride layer is preferably on the order of 5 to 10 angstroms thick, and placed over the silicon nitride layer but underneath the antireflective coating layer. FIG. 3 depicts the preferred embodiment of the present invention. Substrate 30 is shown having a plurality of layers 32 thereon. Silicon nitride 34 is deposited on top of the layered substrate. By its composition, this SiN layer inherently has amino groups on its surface. An oxidation process is performed thereby forming a thin oxynitride layer 36 (SiOxNy) over the silicon nitride layer 34, capping and containing the amino groups from propagating to the antireflective coating layer 38, which is subsequently applied to the oxynitride layer. The amino groups, if left unchecked, would change the properties of the antireflective coating and resist, due in part to their acidity. Last, a photoresist 40 is deposited upon the antireflective coating 38, free from amino group production due to the addition of the thin oxynitride layer 36.
  • Importantly, the generation of oxynitride layer 36 does not require plasma. An expeditious, non-plasma process to convert nitride to a top surface layer of approximately 5 to 10 angstroms thick oxynitride is sufficient to prohibit amino group transport.
  • A preferred process for forming the oxynitride uses a high temperature step of nitrous oxide (N2O) plus oxygen (O2) at approximately 300° C. for about 50 to 120 seconds. By oxidizing the silicon nitride layer, the roughness resulting from the adverse affects of amino group transport is significantly improved. Further, this high temperature step process can be used with the more advanced 193 nanometer technology, and is not limited to the 248 nanometer technology.
  • Although the process disclosed above is not predicated upon the application of plasma, it remains possible to employ plasma during the deposition to achieve a similar result. As such, the application of an oxynitride layer over the silicon nitride is not limited to a non-plasma process. A second method for exposing the silicon nitride layer to an oxidizing ambient, prior to the application of antireflective coating, is to introduce a mixture of N2H2 and oxygen (O2) ash at a temperature greater than or equal to 250° C. with an accompanying plasma for approximately six minutes. This oxidation step is typically used to burn off resist. However, in this case it is effective in converting the surface layer into oxynitride. This is followed by the subsequent layering of the ARC and photoresist.
  • Utilizing either of the preferred methods has been shown to result in a dimensionally stable photoresist pattern, without the ill effects attributable to amino group transport.
  • While the present invention has been particularly described, in conjunction with a specific preferred embodiment, it is evident that many alternatives, modifications and variations will be apparent to those skilled in the art in light of the foregoing description. It is therefore contemplated that the appended claims will embrace any such alternatives, modifications and variations as falling within the true scope and spirit of the present invention.

Claims (9)

1-20. (canceled)
21. A layered semiconductor substrate prohibiting amino group initiated line distortion in a photoresist layer comprising:
a silicon nitride layer on top of said layered substrate;
an oxynitride layer directly over and in contact with said silicon nitride layer, as a means to prevent amino group transport;
an antireflective coating layer on said oxynitride layer after said substrate is treated to plasma exposure, said antireflective coating applied such that said oxynitride layer is directly between and in contact with said silicon nitride layer and said antireflective coating layer; and
a photoresist layer directly over and in contact with said antireflective coating layer.
22. (canceled)
23. The method of claim 21 further comprising said oxynitride layer having a thickness of less than 100 angstroms.
24. The method of claim 21 further comprising said oxynitride layer having a thickness of less than 10 angstroms.
25. The method of claim 21 further comprising said oxynitride layer having a thickness of approximately 5 to 10 angstroms.
26. The method of claim 21 comprising said oxynitride layer having a compound of the form SiOxNy.
27. The method of claim 21 wherein said antireflective coating is either an organic or inorganic material.
28. The method of claim 21 wherein said oxynitride layer is deposited using an LPCVD process.
US11/329,991 2003-01-07 2006-01-10 Apparatus and method to improve resist line roughness in semiconductor wafer processing Abandoned US20060110685A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/329,991 US20060110685A1 (en) 2003-01-07 2006-01-10 Apparatus and method to improve resist line roughness in semiconductor wafer processing

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/338,273 US7018779B2 (en) 2003-01-07 2003-01-07 Apparatus and method to improve resist line roughness in semiconductor wafer processing
US11/329,991 US20060110685A1 (en) 2003-01-07 2006-01-10 Apparatus and method to improve resist line roughness in semiconductor wafer processing

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/338,273 Division US7018779B2 (en) 2003-01-07 2003-01-07 Apparatus and method to improve resist line roughness in semiconductor wafer processing

Publications (1)

Publication Number Publication Date
US20060110685A1 true US20060110685A1 (en) 2006-05-25

Family

ID=32594808

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/338,273 Expired - Fee Related US7018779B2 (en) 2003-01-07 2003-01-07 Apparatus and method to improve resist line roughness in semiconductor wafer processing
US11/329,991 Abandoned US20060110685A1 (en) 2003-01-07 2006-01-10 Apparatus and method to improve resist line roughness in semiconductor wafer processing

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US10/338,273 Expired - Fee Related US7018779B2 (en) 2003-01-07 2003-01-07 Apparatus and method to improve resist line roughness in semiconductor wafer processing

Country Status (2)

Country Link
US (2) US7018779B2 (en)
DE (1) DE10361273A1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20160163605A1 (en) * 2014-12-04 2016-06-09 Semiconductor Manufacturing International (Shanghai) Corporation Semiconductor structure and fabrication method thereof

Families Citing this family (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CA2374944A1 (en) 1999-06-10 2000-12-21 Nigel Hacker Spin-on-glass anti-reflective coatings for photolithography
US6824879B2 (en) 1999-06-10 2004-11-30 Honeywell International Inc. Spin-on-glass anti-reflective coatings for photolithography
AU2002227106A1 (en) 2001-11-15 2003-06-10 Honeywell International Inc. Spin-on anti-reflective coatings for photolithography
JP4731913B2 (en) 2003-04-25 2011-07-27 株式会社半導体エネルギー研究所 Pattern forming method and semiconductor device manufacturing method
US8053159B2 (en) 2003-11-18 2011-11-08 Honeywell International Inc. Antireflective coatings for via fill and photolithography applications and methods of preparation thereof
US7273773B2 (en) * 2004-01-26 2007-09-25 Semiconductor Energy Laboratory Co., Ltd. Display device, method for manufacturing thereof, and television device
US7462514B2 (en) 2004-03-03 2008-12-09 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for manufacturing the same, liquid crystal television, and EL television
US20050196710A1 (en) * 2004-03-04 2005-09-08 Semiconductor Energy Laboratory Co., Ltd. Method for forming pattern, thin film transistor, display device and method for manufacturing the same, and television apparatus
CN100593244C (en) * 2004-03-19 2010-03-03 株式会社半导体能源研究所 Pattern formation method, thin film transistor, display device and manufacturing method thereof
US7642038B2 (en) * 2004-03-24 2010-01-05 Semiconductor Energy Laboratory Co., Ltd. Method for forming pattern, thin film transistor, display device, method for manufacturing thereof, and television apparatus
US8158517B2 (en) * 2004-06-28 2012-04-17 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing wiring substrate, thin film transistor, display device and television device
US20060094257A1 (en) * 2004-11-04 2006-05-04 Tower Semiconductor Ltd. Low thermal budget dielectric stack for SONOS nonvolatile memories
US7820465B2 (en) * 2006-03-02 2010-10-26 Semiconductor Energy Laboratory Co., Ltd. Manufacturing method for a circuit pattern, a thin film transistor and an electronic appliance
US8642246B2 (en) 2007-02-26 2014-02-04 Honeywell International Inc. Compositions, coatings and films for tri-layer patterning applications and methods of preparation thereof
US8557877B2 (en) 2009-06-10 2013-10-15 Honeywell International Inc. Anti-reflective coatings for optically transparent substrates
US8864898B2 (en) 2011-05-31 2014-10-21 Honeywell International Inc. Coating formulations for optical elements
EP3194502A4 (en) 2015-04-13 2018-05-16 Honeywell International Inc. Polysiloxane formulations and coatings for optoelectronic applications

Citations (25)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4419813A (en) * 1980-11-29 1983-12-13 Tokyo Shibaura Denki Kabushiki Kaisha Method for fabricating semiconductor device
US4641033A (en) * 1984-12-19 1987-02-03 Fusion Systems Corporation Apparatus and method preventing radiation induced degradation of optical elements
US4825277A (en) * 1987-11-17 1989-04-25 Motorola Inc. Trench isolation process and structure
US5580701A (en) * 1994-06-16 1996-12-03 United Microelectronics Corporation Process for elimination of standing wave effect of photoresist
US5679211A (en) * 1995-09-18 1997-10-21 Taiwan Semiconductor Manufacturing Company, Ltd. Spin-on-glass etchback planarization process using an oxygen plasma to remove an etchback polymer residue
US5716890A (en) * 1996-10-18 1998-02-10 Vanguard International Semiconductor Corporation Structure and method for fabricating an interlayer insulating film
US5783493A (en) * 1997-01-27 1998-07-21 Taiwan Semiconductor Manufacturing Company Ltd. Method for reducing precipitate defects using a plasma treatment post BPSG etchback
US5834372A (en) * 1995-07-24 1998-11-10 Lg Semicon., Ltd. Pretreatment of semiconductor substrate
US6103456A (en) * 1998-07-22 2000-08-15 Siemens Aktiengesellschaft Prevention of photoresist poisoning from dielectric antireflective coating in semiconductor fabrication
US6153467A (en) * 1998-06-03 2000-11-28 Texas Instruments - Acer Incorporated Method of fabricating high density buried bit line flash EEPROM memory cell with a shallow trench floating gate
US6184305B1 (en) * 1996-09-15 2001-02-06 Clariant Finance (Bvi) Limited Radiation absorbing polymer and synthesis thereof
US6214721B1 (en) * 1999-05-27 2001-04-10 National Semiconductor Corp. Method and structure for suppressing light reflections during photolithography exposure steps in processing integrated circuit structures
US6242361B1 (en) * 1999-12-13 2001-06-05 Industrial Technology Research Institute Plasma treatment to improve DUV photoresist process
US6300672B1 (en) * 1998-07-22 2001-10-09 Siemens Aktiengesellschaft Silicon oxynitride cap for fluorinated silicate glass film in intermetal dielectric semiconductor fabrication
US6323310B1 (en) * 2000-04-19 2001-11-27 Brewer Science, Inc. Anti-reflective coating compositions comprising polymerized aminoplasts
US6331479B1 (en) * 1999-09-20 2001-12-18 Chartered Semiconductor Manufacturing Ltd. Method to prevent degradation of low dielectric constant material in copper damascene interconnects
US20020018965A1 (en) * 1999-06-25 2002-02-14 Vahid Vahedi Methods for reducing profile variation in photoresist trimming
US20020063343A1 (en) * 2000-11-30 2002-05-30 Taiwan Semiconductor Manufacturing Company Method for making a novel graded silicon nitride/silicon oxide ( SNO) hard mask for improved deep sub-micrometer semiconductor processing
US20020072225A1 (en) * 2000-10-25 2002-06-13 Laaksonen Reima T. Hard-mask etch process
US6417559B1 (en) * 1995-12-04 2002-07-09 Micron Technology, Inc. Semiconductor wafer assemblies comprising photoresist over silicon nitride materials
US20020132491A1 (en) * 1998-12-31 2002-09-19 John E. Lang Method of removing photoresist material with dimethyl sulfoxide
US6479402B1 (en) * 2001-12-03 2002-11-12 Taiwan Semiconductor Manufacturing Company Method to improve adhesion of molding compound by providing an oxygen rich film over the top surface of a passivation layer
US20030017670A1 (en) * 2001-07-20 2003-01-23 Macronix International Co., Ltd. Method of manufacturing a semiconductor memory device with a gate dielectric stack
US20040087079A1 (en) * 2002-11-05 2004-05-06 Taiwan Semiconductor Manufacturing Company Method of forming a nitride gate dielectric layer for advanced cmos devices
US6743700B2 (en) * 2001-06-01 2004-06-01 Semiconductor Energy Laboratory Co., Ltd. Semiconductor film, semiconductor device and method of their production

Patent Citations (25)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4419813A (en) * 1980-11-29 1983-12-13 Tokyo Shibaura Denki Kabushiki Kaisha Method for fabricating semiconductor device
US4641033A (en) * 1984-12-19 1987-02-03 Fusion Systems Corporation Apparatus and method preventing radiation induced degradation of optical elements
US4825277A (en) * 1987-11-17 1989-04-25 Motorola Inc. Trench isolation process and structure
US5580701A (en) * 1994-06-16 1996-12-03 United Microelectronics Corporation Process for elimination of standing wave effect of photoresist
US5834372A (en) * 1995-07-24 1998-11-10 Lg Semicon., Ltd. Pretreatment of semiconductor substrate
US5679211A (en) * 1995-09-18 1997-10-21 Taiwan Semiconductor Manufacturing Company, Ltd. Spin-on-glass etchback planarization process using an oxygen plasma to remove an etchback polymer residue
US6417559B1 (en) * 1995-12-04 2002-07-09 Micron Technology, Inc. Semiconductor wafer assemblies comprising photoresist over silicon nitride materials
US6184305B1 (en) * 1996-09-15 2001-02-06 Clariant Finance (Bvi) Limited Radiation absorbing polymer and synthesis thereof
US5716890A (en) * 1996-10-18 1998-02-10 Vanguard International Semiconductor Corporation Structure and method for fabricating an interlayer insulating film
US5783493A (en) * 1997-01-27 1998-07-21 Taiwan Semiconductor Manufacturing Company Ltd. Method for reducing precipitate defects using a plasma treatment post BPSG etchback
US6153467A (en) * 1998-06-03 2000-11-28 Texas Instruments - Acer Incorporated Method of fabricating high density buried bit line flash EEPROM memory cell with a shallow trench floating gate
US6103456A (en) * 1998-07-22 2000-08-15 Siemens Aktiengesellschaft Prevention of photoresist poisoning from dielectric antireflective coating in semiconductor fabrication
US6300672B1 (en) * 1998-07-22 2001-10-09 Siemens Aktiengesellschaft Silicon oxynitride cap for fluorinated silicate glass film in intermetal dielectric semiconductor fabrication
US20020132491A1 (en) * 1998-12-31 2002-09-19 John E. Lang Method of removing photoresist material with dimethyl sulfoxide
US6214721B1 (en) * 1999-05-27 2001-04-10 National Semiconductor Corp. Method and structure for suppressing light reflections during photolithography exposure steps in processing integrated circuit structures
US20020018965A1 (en) * 1999-06-25 2002-02-14 Vahid Vahedi Methods for reducing profile variation in photoresist trimming
US6331479B1 (en) * 1999-09-20 2001-12-18 Chartered Semiconductor Manufacturing Ltd. Method to prevent degradation of low dielectric constant material in copper damascene interconnects
US6242361B1 (en) * 1999-12-13 2001-06-05 Industrial Technology Research Institute Plasma treatment to improve DUV photoresist process
US6323310B1 (en) * 2000-04-19 2001-11-27 Brewer Science, Inc. Anti-reflective coating compositions comprising polymerized aminoplasts
US20020072225A1 (en) * 2000-10-25 2002-06-13 Laaksonen Reima T. Hard-mask etch process
US20020063343A1 (en) * 2000-11-30 2002-05-30 Taiwan Semiconductor Manufacturing Company Method for making a novel graded silicon nitride/silicon oxide ( SNO) hard mask for improved deep sub-micrometer semiconductor processing
US6743700B2 (en) * 2001-06-01 2004-06-01 Semiconductor Energy Laboratory Co., Ltd. Semiconductor film, semiconductor device and method of their production
US20030017670A1 (en) * 2001-07-20 2003-01-23 Macronix International Co., Ltd. Method of manufacturing a semiconductor memory device with a gate dielectric stack
US6479402B1 (en) * 2001-12-03 2002-11-12 Taiwan Semiconductor Manufacturing Company Method to improve adhesion of molding compound by providing an oxygen rich film over the top surface of a passivation layer
US20040087079A1 (en) * 2002-11-05 2004-05-06 Taiwan Semiconductor Manufacturing Company Method of forming a nitride gate dielectric layer for advanced cmos devices

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20160163605A1 (en) * 2014-12-04 2016-06-09 Semiconductor Manufacturing International (Shanghai) Corporation Semiconductor structure and fabrication method thereof
CN105719981A (en) * 2014-12-04 2016-06-29 中芯国际集成电路制造(上海)有限公司 Semiconductor structure, and formation method thereof
US9640446B2 (en) * 2014-12-04 2017-05-02 Semiconductor Manufacturing International (Shanghai) Corporation Semiconductor structure and fabrication method thereof

Also Published As

Publication number Publication date
DE10361273A1 (en) 2004-07-22
US7018779B2 (en) 2006-03-28
US20040131979A1 (en) 2004-07-08

Similar Documents

Publication Publication Date Title
US20060110685A1 (en) Apparatus and method to improve resist line roughness in semiconductor wafer processing
US6355400B1 (en) Resist pattern forming method using anti-reflective layer, resist pattern formed, and method of etching using resist pattern and product formed
US7626238B2 (en) Semiconductor devices having antireflective material
US20090294878A1 (en) Circuitry and gate stacks
JP3542118B2 (en) Formation of non-reflective material layer, semiconductor manufacturing method using the same, and method of forming transistor gate stack
JP2000068267A (en) Semiconductor device, method for forming patterned conductive layer on substrate, and treatment method and treated product of wafer
KR19990023571A (en) Semiconductor Device Having Anti-Reflection Layer and Manufacturing Method Thereof
CN115362414A (en) Pre-exposure photoresist curing for enhanced EUV lithographic performance
CN1165072C (en) Method of forming micro drawing of semiconductor device
US6242361B1 (en) Plasma treatment to improve DUV photoresist process
EP0851464B1 (en) Anti-reflective treatment of reflecting surfaces
KR100555622B1 (en) Method for forming antireflective layer of semiconductor devices
TWI822240B (en) Method for cleaning substrate for blank mask, substrate for blank mask and blank mask comprising the same
Schiavone et al. SiON-based antireflective coating for 193-nm lithography
KR100418121B1 (en) Method For Fabricating Semiconductor Devices
Kim et al. Substrate effects of silicon nitride on i-line and deep-UV lithography
Lee et al. Mechanism of deep-UV photoresist tail on inorganic antireflective layer film
KR100308421B1 (en) Method for forming metal layer of semiconductor devices
KR100807521B1 (en) A method of fabricating semiconductor device
KR100436772B1 (en) Method of manufacturing semiconductor device using photoresist pattern with good vertical profile
EP1121715A1 (en) METHOD FOR FORMING AN ANTIREFLECTING SiON FILM, NON-POLLUTING FOR LIGHT-SENSITIVE RESINS FOR FAR-ULTRAVIOLET RADIATION
KR20030059389A (en) Method of manufacturing semiconductor device having anti reflection coating layer
JPH0259756A (en) Resist pattern forming method
JP2002231598A (en) Method of reprocessing photoresist layer

Legal Events

Date Code Title Description
AS Assignment

Owner name: INFINEON TECHNOLOGIES NORTH AMERICA CORPORATION, C

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MALIK, RAJEEV;REEL/FRAME:017469/0371

Effective date: 20021213

Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LI, WAI-KIN;MEZZAPELLE, JOSEPH J.;REEL/FRAME:017467/0157;SIGNING DATES FROM 20021213 TO 20021218

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION