US20060071316A1 - Three-dimensional stack manufacture for integrated circuit devices and method of manufacture - Google Patents

Three-dimensional stack manufacture for integrated circuit devices and method of manufacture Download PDF

Info

Publication number
US20060071316A1
US20060071316A1 US10/949,770 US94977004A US2006071316A1 US 20060071316 A1 US20060071316 A1 US 20060071316A1 US 94977004 A US94977004 A US 94977004A US 2006071316 A1 US2006071316 A1 US 2006071316A1
Authority
US
United States
Prior art keywords
substrate
pads
interconnect
substrates
integrated circuit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/949,770
Inventor
Emory Garth
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Gula Consulting LLC
Original Assignee
Emory Garth
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Emory Garth filed Critical Emory Garth
Priority to US10/949,770 priority Critical patent/US20060071316A1/en
Publication of US20060071316A1 publication Critical patent/US20060071316A1/en
Priority to US11/582,241 priority patent/US7476963B2/en
Assigned to 130 WEST PACKARD LLC reassignment 130 WEST PACKARD LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: GARTH, EMORY
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/02Containers; Seals
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49838Geometry or layout
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0657Stacked arrangements of devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/50Multistep manufacturing processes of assemblies consisting of devices, each device being of a type provided for in group H01L27/00 or H01L29/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06551Conductive connections on the side of the device
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06572Auxiliary carrier between devices, the carrier having an electrical connection structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06582Housing for the assembly, e.g. chip scale package [CSP]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06596Structural arrangements for testing
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/3011Impedance

Definitions

  • the present invention relates in general to integrated circuit packages and assemblies, and in particular is directed to stacking of a plurality of integrated circuit devices within a three-dimensional integrated circuit package manufacture.
  • Integrated circuits are typically packaged in a single chip or ‘monolithic’ configuration which, in turn, is soldered or plugged into a printed circuit board, or other type of interconnect support substrate.
  • a multi-chip ‘hybrid’ package several devices are assembled into a single package, having the advantages of reduced weight, size and, occasionally, circuit performance.
  • edge-wise or vertically stacked multi-chip packaging assemblies have been proposed. In such configurations, rather than array a plurality of devices in what is essentially a two dimensional or planar layout, the devices are arranged on top of one another in a ‘stack’ or ‘layered’ manufacture and interconnected along the edges thereof utilizing wire bonds or flexible metallic wires connected to a common substrate.
  • One preferred embodiment of the present invention is an integrated circuit package assembly formed by stacking flip-chip mounted substrates interleaved with precisely dimensioned spacers and then bonded by injection molding the stack.
  • the sides of the stack are sawed off to expose vias in the substrates, and multilevel-interconnect substrates are precisely aligned on the sides of the stack.
  • Solder pads on the interconnect substrates are reflowed to form a solder connection to the exposed vias, allowing complex interconnection between diverse points along the edge connectors of each substrate.
  • solder balls at the top of the stack are reflowed on ball-grid-array pads to provide external electrical connections.
  • FIG. 1 shows an assembled three-dimensional (3-D) integrated circuit package, in accordance with a preferred embodiment of the present invention.
  • FIG. 2 a shows a thin multilayer printed circuit board used as the x-y axis interconnect substrate, in accordance with the preferred embodiment of the present invention.
  • FIG. 2 b shows a ball grid array substrate, in accordance with the preferred embodiment of the present invention.
  • FIG. 2 c shows the bottom face of the BGA substrate of FIG. 2 b.
  • FIG. 3 shows an exploded perspective view of the integrated circuit package assembly at the beginning of the process for assembling the 3-D integrated circuit package, in accordance with the preferred embodiment of the present invention.
  • FIG. 4 shows an exploded view of the stacked interconnect substrates held between molding plates, in accordance with the preferred embodiment of the present invention.
  • FIG. 5 shows a perspective view of the stacked integrated circuit module after encapsulation and sawing, in accordance with the preferred embodiment of the present invention.
  • FIG. 6 shows a magnified side view of the stacked integrated circuit module, in accordance with the preferred embodiment of the present invention.
  • FIG. 7 shows a perspective view of a z-axis interconnect substrate, in accordance with the preferred embodiment of the present invention.
  • FIG. 8 a shows a front view of z-axis interconnect substrate, in accordance with the preferred embodiment of the present invention.
  • FIG. 8 b shows a back view of z-axis interconnect substrate, in accordance with the preferred embodiment of the present invention.
  • FIG. 9 shows an exploded perspective view of the 3-D integrated circuit package held in a z-axis interconnect substrate alignment fixture during the final step of the manufacturing process, in accordance with the preferred embodiment of the present invention.
  • FIG. 10 shows a perspective view of the z-axis interconnect substrate alignment fixture assembled and prepared for the final step of manufacture of the 3-D integrated circuit package, in accordance with the preferred embodiment of the present invention.
  • FIG. 11 shows a flow diagram of the manufacturing process of a 3-D integrated circuit package, in accordance with the preferred embodiment of the present invention.
  • FIG. 12 shows an exploded view of an alternative embodiment of a z-axis assembly reflow solder tool, in accordance with a preferred embodiment of the present invention.
  • FIG. 13 shows the alternative z-axis assembly reflow solder tool containing a stacked integrated circuit module, in accordance with a preferred embodiment of the present invention.
  • 3-D integrated circuit manufacture 100 is shown having z-axis interconnect substrates 102 - 108 forming the sides of integrated circuit manufacture 100 .
  • a top thin multilayer printed circuit board 110 forms the top layer of integrated circuit manufacture 100 .
  • a plurality of ball grid array (BGA) solder balls 112 are strategically placed and electrically connected to interconnect vias 114 surfacing on the top surface of printed circuit board 110 .
  • BGA ball grid array
  • FIG. 2 a shows a thin multilayer printed circuit board used as the x-y axis interconnect substrate, in accordance with the preferred embodiment of the present invention.
  • Printed circuit board (PCB) technology is well known in the electronics industry, and it is well known how to manufacture an advanced, thin, multilayer PCB with small dimensions and tight mechanical tolerances related to plated-through-hole size, layer-to-layer registration and tooling hole positioning accuracy.
  • PCB 200 shown in FIG. 2 a and PCB 216 shown in FIGS. 2 b and 2 c are each such a multilayer PCB.
  • PCBs 200 , 216 may be a double-layer or a multi-layer printed circuit board having multiple layers of trace interconnects ( 204 ) to a plurality of vias ( 205 ) and pads ( 202 ) on the surface or within lower layers of the printed circuit board.
  • PCB 200 includes a plurality of pads 202 electrically connected to a plurality of metal traces 204 ending at pads 206 (not all elements are explicitly referenced, but all similar elements are intended to be referred).
  • PCB 200 is adapted for mounting integrated circuit semiconductor devices, preferably “flip-chips,” as is well known in the art, having solder bumps or pins distributed over the face of the chip, usually around the periphery. This array of solder bumps is soldered to pads 206 on PCB 200 .
  • pads 202 , 206 and traces 204 create digital and analog signal, power and ground connections to the integrated circuit chip.
  • PCB 200 further has encapsulant flow holes 208 , 210 and alignment holes 212 , 214 . These holes 208 - 214 are formed using highly accurate tooling, which place alignment holes 212 , 214 to within a relative positional accuracy of pads 205 of no greater than ⁇ 1 mils.
  • BGA substrate 216 is a printed circuit board having a plurality of conductive solder pads 217 on surface 218 . Each solder pad 217 is connected by a trace to a via 219 that leads to another layer in the double-layer or multi-layer PCB substrate 216 .
  • FIG. 2 c shows the bottom face 220 of BGA substrate 216 .
  • Each of the conductive vias 219 pass from the top surface 218 to the bottom surface 220 , and follow trace 221 to an outer via 223 .
  • BGA substrate 216 also has alignment holes 222 , 224 .
  • FIG. 3 there is shown an exploded perspective view of the integrated circuit manufacture at the beginning of the process for assembling the 3-D integrated circuit package, in accordance with the preferred embodiment of the present invention.
  • integrated circuit 302 is flip-chip mounted to a x-y interconnect substrates 304 .
  • Flip-chip integrated circuits (not shown) are similarly mounted on x-y interconnect substrates 306 - 310 .
  • X-y interconnect substrates 304 - 310 are formed in the manner as described for producing PCB 200 .
  • Each of the x-y interconnect substrates are then electrically tested to confirm that the integrated circuits 302 are known good die at this first-level of manufacture. This is facilitated in the preferred embodiment by pads 202 interconnected to pads 206 .
  • a testing device contacting pads 206 can electrically test the integrated circuit 302 .
  • each of the x-y interconnect substrates and spacers 304 - 319 are stacked on top of each other, with the spacers interleaved in between each of the x-y interconnect substrates to form a stacked interconnect substrates 320 .
  • the stacked interconnect substrates 320 is stacked on alignment block 330 .
  • Interleaved between each of the x-y interconnect substrates 304 - 310 are spacers 312 - 319 , formed of a non-thermal conducting but electrically non-conducting materials such as fiberglass reinforced epoxy.
  • BGA substrate 311 At the bottom of stacked interconnect, mounted on pins 332 , 336 , is BGA substrate 311 , which is created in the same manner as BGA substrate 216 .
  • BGA substrate 311 and spacer 319 is not used and x-y interconnect substrate is a multi-layered PCB, with a bottom surface 218 , a middle layer configured as surface 220 and a top surface 201 .
  • X-y interconnect substrates 304 - 310 , BGA interconnect substrate 311 , and spacers 312 - 319 have been formed to an extremely precise thickness to insure a desired substrate-to-substrate dimensioning for the subsequent z-axis interconnect substrate attachment to be described below.
  • interconnect substrates and spacers 304 - 319 have a thickness of 12 mils to within a tolerance of +/ ⁇ 1 mil.
  • Each of the spacers 312 - 319 contain precisely aligned alignment holes 322 , 326 that are precisely formed to match the alignment holes 334 (corresponding to alignment holes 212 , 214 ) on the corresponding x-y interconnect substrates 304 - 310 .
  • the stacked interconnect substrates 320 is aligned utilizing the alignment block 330 , which includes alignment pins 332 and 336 .
  • Alignment pins 332 and 336 are precisely machined pins having precise dimensions and being precisely mounted on alignment plate 330 so that the distance between the alignment pins 332 and 336 is precisely equal to the distance between the alignment holes in stacked interconnect substrates 320 .
  • alignment pins 332 , 336 are of a diameter precisely matched to the diameter of alignment holes 322 , 334 , 326 (and alignment holes 212 , 214 , as seen in FIG. 2 a ), and the distance there between being precisely matched with the distance between alignment holes 322 and 326 (and 212 and 214 ).
  • the distance 338 between the center axes of pins 332 , 336 is set equal to the distance 340 between the center axes of alignment holes 322 and 326 .
  • each of the alignment holes 322 , 334 are aligned with pins 332 and, similarly, each of the alignment holes 326 and corresponding holes (not shown) in layers 304 , 304 , 308 , 310 , 314 , 316 and 318 are aligned with pin 336 .
  • Stacked interconnect substrates 320 is then mounted onto pins 332 , 336 by inserting the pins into each of the corresponding alignment holes.
  • FIG. 4 shows an exploded view of stacked interconnect substrates 320 held between molding plate 330 and a top molding plate 402 .
  • Molding plate 402 is precisely aligned by tooling pins 332 , 336 , which are guided through alignment holes 406 and 408 on molding plate 402 , to be placed on top of the stacked interconnect substrates 320 .
  • molding plates 330 and 402 are secured together by machine screw 404 , threaded through a hole (not shown) in molding plate 402 and into threaded hole 410 on molding plate 330 .
  • Similar machine screws may also be screwed into threaded holes 420 distributed across molding plate 402 and threaded holes 410 complimentarily distributed across molding plate 330 .
  • injection holes 422 , 424 are precisely aligned with injection holes 212 and 222 and 324 such that liquefied encapsulant flows freely there between.
  • injection hole 424 is precisely aligned with injection holes 214 and 224 and 328 such that liquefied encapsulant flows freely there between.
  • encapsulant As the encapsulant is injected into the molding manufacture, encapsulant will flow freely in between the layers of substrates and spacers until the entire stacked interconnect substrates 320 are immersed in encapsulant. The encapsulate is then thermally cured by subjecting the encapsulate to high temperatures appropriate to cure the encapsulate and completely surround the stacked interconnect substrates 320 . Once the stacked interconnect substrates 320 is encapsulated, it is removed from molding plate 330 , 402 .
  • the next step in the manufacture process uses a wafer saw to precisely cut the stacked interconnect substrates 320 through a center axis (for example, center axis 207 ) of vias 205 (see FIG. 2 a ) along each edge of substrate 200 . Because the stacked interconnect substrates 320 have been precisely aligned using molding plates 330 , 402 and then encapsulated, a precise cut of a wafer saw cuts exactly through the pads 205 of each integrated circuit substrate 304 , 306 , 308 , 310 , 311 .
  • Vias 205 are holes that have been created in the substrate of x-y interconnect substrate 200 (for example, by drilling) and are plated (i.e., metalized) through from the top to the bottom of the vias 205 .
  • the stacked interconnect substrates 320 could be sawed along line 209 as seen in FIG. 2 a to expose the traces 204 at the edge of each x-y interconnect substrate 200 in stacked interconnect substrates 320 .
  • FIG. 5 there is shown a perspective view of stacked integrated circuit module 520 , which comprises stacked interconnect substrates 320 following the step described above of sawing the edges of the substrates.
  • This perspective is viewed from what was the bottom of stacked interconnect substrates 320 such that the surface 502 is BGA interconnect substrate 311 and shows surface 218 thereof.
  • the plurality of contact pads 504 correspond to pads 217 .
  • the present invention is not limited to a set number of stacked x-y substrates that comprises stacked integrated circuit module 520 .
  • one application of the preferred embodiment utilizes a package of nine layers, each layer used to process a bit of memory so that the package can process an entire byte of memory with parity in parallel.
  • FIG. 6 there is shown a magnified side view of stacked integrated circuit module 520 .
  • the exposed vias 205 for each of the stacked interconnect substrates 304 , 306 , 308 , 310 , 311 are exposed on the side edges of each substrate.
  • Z-axis interconnect 702 is a double-layer or multi-layer printed circuit board similar to x-y interconnect substrate 200 .
  • z-axis interconnect substrate 702 is a multi-layered PCB having multi-level interconnects in three dimensions, thereby allowing interconnects to cross or connect nodes of the matrix interconnect and permitting complex connection combinations between the connection pins of the integrated circuit packages in the stack.
  • FIG. 8 a shows a front view of z-axis interconnect substrate 702 .
  • the inside face 802 of z-axis interconnect substrate 702 has a plurality of rows of vias 804 electrically connected to a plurality of rows 810 - 818 of solder pads 806 .
  • Solder pads 806 are precisely aligned and positioned upon face 802 to directly match up and make electrical contact with each of vias 205 exposed on the side edge of stacked integrated circuit modules 520 . These solder pads 806 may be precisely formed on face 802 using any number of solder mask techniques or other alignment techniques well known in the industry.
  • FIG. 8 b shows a back view of z-axis interconnect substrate 702 .
  • Face 808 receives the conductive vias 804 from face 802 , and provides traces 805 to electrically connect a particular via 804 to another one or more vias 804 within the z-axis interconnect substrate 702 , as is appropriate to implement an electrical circuit in 3-D integrated circuit package 100 .
  • z-axis interconnect substrate 702 is a multi-layered PCB with solder ball interconnects on its outside surface, with an outer surface having bond or BGA pads 217 similar to surface 218 with BGAs mounted thereon, a middle layer configured as surface 808 and a top surface 802 .
  • the z-axis alignment fixture 1002 (see FIG. 10 ) comprises a base 902 and four side fixtures 904 - 910 enclosing the 3-D integrated circuit package 100 .
  • Base 902 is precisely machined metal or another sturdy material having a face plate 912 for receiving and precisely positioning stacked integrated circuit module 520 .
  • Base 902 has two guide pins 914 , 916 on each side face 918 of base 902 .
  • Each of the side alignment plates 904 - 910 contain precisely machined holes 920 , 922 for receiving pins 914 , 916 , respectively.
  • Each side alignment plate 904 - 910 contains an inset 924 precisely machined to mate with z-axis interconnect substrate 702 .
  • each of the side alignment plates 904 - 910 are brought together at base 902 to mate machined holes 920 , 922 on receiving pins 914 , 916 , respectively.
  • BGA alignment solder plate 926 is then placed on surface 502 of (z-axis stacked) integrated circuit module 520 and solder balls 928 are positioned in each of the holes 930 on solder ball alignment plate 926 .
  • Each of the side alignment plates 904 - 910 are held in place by machine screws, for example, machine screws 932 are threaded through holes 934 in side alignment plates 904 , 906 and screwed into threaded holes 936 . Machine screws are similarly mounted into side alignment plates 908 and 910 .
  • FIG. 10 there is shown a perspective view of the z-axis alignment fixture assembled and prepared for the final step of manufacture of the 3-D integrated circuit package, in accordance with the preferred embodiment of the present invention.
  • the assembled z-axis alignment fixture 1002 is placed in a furnace or oven set at a temperature to allow reflow of the solder balls 928 and the solder pads 806 on z-axis interconnect substrate 702 .
  • a temperature of approximately 220° C. is sufficient for most applications.
  • solder balls 928 reflow through the BGA solder alignment plate 926 , they make contact with each of the solder pad contacts 504 on surface 502 of stacked integrated circuit module 520 to form a BGA contact.
  • solder pads 806 are held in contact with the exposed vias 205 to form an electrical connection as the solder pads 806 reflow in the furnace.
  • the z-axis alignment fixture 1002 is removed from the oven and disassembled, resulting in the 3-D integrated circuit package as shown in FIG. 1 .
  • each of the solder pads 806 contained within row 810 on face 802 of z-axis interconnect 702 is now soldered to each of the vias 205 on the corresponding face of x-y interconnect substrate 304 .
  • solder pads 806 in each of rows 812 , 814 , 816 and 818 on face 802 of each z-axis interconnect 702 is soldered and electrically connected to a corresponding via 205 in each of substrates 306 , 308 , 310 and 311 .
  • each of the vias 804 and traces 805 of face 808 of each z-axis interconnect substrate 702 provides a signal, power or ground path between all of the circuits contained within the 3-D integrated circuit package 100 .
  • the electrical connections created by vias 804 and traces 805 to the solder pads 806 in row 818 provide an electrical connection to the vias 205 on BGA interconnect substrate 311 providing an electrical signal path back through traces 221 , through vias 219 to solder pads 217 , and ultimately out onto BGA 110 to provide the external signal, power and ground connections to the 3-D integrated circuit package 100 .
  • z-axis interconnect substrate 702 is a multi-layered PCB BGAs on its outer surface
  • electrical connection to 3-D integrated circuit package 100 via such BGA connections on the outer surfaces of z-axis interconnect substrates 102 - 108 may provide further external signal, power and ground connections to the 3-D integrated circuit package 100 .
  • a solder reflow process is incorporated into the preferred embodiment, alternative embodiments do not include a reflow and instead use pressure contacts to provide the interconnection of electrical signal pathways between substrates.
  • Process 1100 begins at step 1104 , where a solder flux is printed on the x-y interconnect substrates 304 , 306 , 308 , and 310 to prepare the substrates for die attachment.
  • a flip-chip die 302 is positioned on each of the x-y interconnect substrates to align the flip-chip 302 with the corresponding pads or vias 206 to allow proper pin connection from the chip 302 to the corresponding x-y interconnect substrate 304 - 310 .
  • the solder on each of the pads 206 are reflowed using a heating process on each of the x-y interconnection substrates 304 - 310 to create solder bonding of the chips 302 to each of the corresponding interconnects.
  • the flux residue from the reflow solder step 1108 is removed from each of the x-y interconnect substrates 304 - 310 using a hot water spray and dry process.
  • each of the x-y interconnect-chip combinations 302 - 310 are tested using electrical testing at pads 202 to confirm proper operation of the chip 302 and proper electrical connection to each of the vias 205 .
  • step 1114 an under-fill is dispensed and cured beneath the flip-chip die 302 on each of the x-y interconnect substrates 304 - 310 .
  • This under-fill ensures a solid, thermal and mechanical connection of the chip 302 to each of the x-y interconnect substrates.
  • step 1116 the stack of BGA interconnect substrate 311 , x-y interconnect substrates 304 - 310 and spacers 314 - 319 are precisely aligned and organized into stacked interconnect substrates 320 .
  • step 1118 stacked interconnect substrates 320 is precisely located on alignment pins 332 , 336 between molding plates 330 and 402 , which are then secured together by screws 404 .
  • an epoxy encapsulate is dispensed throughout the stack 320 by injecting the epoxy encapsulate into holes 406 , 408 in molding plate 402 and down through injection holes 324 , 328 in each of the spacers 312 - 319 and injection holes 208 , 210 in each of the x-y interconnect substrates 304 - 310 .
  • Encapsulant may be injected into only one hole 406 , 408 to permit the other hole 406 , 408 to act as an exit for the out-flow of encapsulant when the molding has filled.
  • the entire mold is then placed in an oven and cured at approximately 150° C.
  • step 1122 the stack 320 is sawed along each edge, for example along axis 207 , to expose each via 205 along all four edges of each of the x-y interconnect substrates 304 - 310 and BGA interconnect 311 , and thereby forming module 520 .
  • step 1124 a coat of flux paste is placed on the BGA surface 502 of the module 520 .
  • a solder paste is printed on four z-axis interconnect substrates 702 .
  • the module 520 and each of the z-axis interconnect substrates 702 are placed on the manufacturing tool comprising base 902 , and sides 904 - 910 .
  • the process then proceeds to step 1130 , where solder ball alignment plate 930 is placed on top of BGA surface 502 .
  • each of the side alignment plates 904 - 910 are located on pins 914 , 916 and bolted into place by bolts 932 .
  • solder balls 928 are placed on solder ball alignment plate 926 .
  • the solder pads 806 of z-axis interconnect substrates 702 and BGA solder balls 928 are reflowed using a heating process on the manufacturing tool. Thereafter, at step 1138 , the flux residue produced by step 1136 is removed using hot water spray and drying process. At step 1140 , an under-fill is dispensed beneath each of the x-axis interconnect substrates 702 and is cured. Thereafter, the completed 3-D integrated circuit package 100 is tested by plugging it into a BGA electrical test socket and performing standard diagnostic testing of the integrated circuit system.
  • One advantage to the 3-D integrated circuit package 100 is that the z-axis interconnect substrate can allow for controlled impedance transmission line interconnects for very high speed signals. Further, when comparing bond wires to printed traces, printed traces as used in the preferred embodiment present a much lower inductance load on the signal, a distinct advantage in high speed systems.
  • a base 1201 includes an inset region 1202 sized to accommodate the stacked integrated cir 520 , rectangular rods 1204 - 1210 , and side columns 1212 - 1218 . Each side column 1212 - 1218 has an angled side 1220 - 1226 .
  • the z-axis assembly reflow solder tool 1200 further includes spacer bars 1228 , 1230 and z-axis substrate holding wedges 1232 , 1234 .
  • Z-axis substrate holding wedges 1232 , 1234 have angled edges 1236 , 1238 formed with angles to complement the angles on sides 1222 , 1224 .
  • FIG. 13 there is shown the z-axis assembly reflow solder tool 1200 with the stacked integrated circuit module 520 placed in inset 1202 within base 1201 , in accordance with a preferred embodiment of the present invention.
  • this view of the z-axis assembly reflow solder tool only two sides are shown with the sides corresponding to spacer bars 1228 , 1230 being aligned and reflowed.
  • the bonding of z-axis substrates 702 on the sides opposite columns 1212 and 1218 are bonded simultaneously with the bonding of the sides opposite columns 1214 and 1216 in the same manner as described herein.
  • the z-axis substrates 702 are placed flush against the side of stacked integrated circuit module 520 between columns 1204 , 1206 and 1208 .
  • Spacer bars 1228 , 1230 are placed against each of the z-axis substrates 702 .
  • Z-axis substrate holding wedges 1232 , 1234 are then slid in between the side columns 1212 - 1218 in each of the spacer bars 1228 , 1230 .
  • Each of the z-axis substrate holding wedges 1232 , 1234 are slowly slid in between the spacer bars and side columns.
  • the complimentary angles 1224 , 1236 and 1222 and 1238 cause z-axis substrate holding wedges 1234 , 1232 to be pushed away from side columns 1212 - 1218 as holding wedges 1234 , 1232 are slid in the direction from column 1204 toward and then past column 1206 , and in the direction from column 1206 toward and then past column 1208 , respectively.
  • This force causes a force to slowly exert pressure on spacer bars 1228 , 1230 in the direction of z-axis substrates 702 until the proper pressure to allow solder reflow is placed upon the z-axis substrate 702 in alignment with stacked integrated circuit module 520 .
  • the stacked integrated circuit module 520 is reflowed by the application of heat to z-axis assembly reflow solder tool 1200 to allow the aligned z-axis substrate 702 to be solder bonded to the edges of stacked integrated circuit module 520 , in accordance with the same process as described in conjunction with FIG. 9 .
  • a solder ball alignment plate 926 and solder balls 928 can be positioned on top of stacked integrated circuit module 520 and reflowed at the same time as the z-axis substrate 702 , in accordance with the process as described in conjunction with FIG. 9 hereof.

Abstract

An integrated circuit package assembly formed by stacking flip-chip mounted substrates interleaved with precisely dimensioned spacers and then bonded by injection molding the stack. The sides of the stack are sawed off to expose vias in the substrates, and multilevel-interconnect substrates are precisely aligned on the sides of the stack. Solder pads on the interconnect substrates are reflowed to form a solder connection to the exposed vias, allowing complex interconnection between diverse points along the edge connectors of each substrate. In one embodiment, solder balls are reflowed on ball-grid-array pads at the top of the stack to provide external electrical connections.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates in general to integrated circuit packages and assemblies, and in particular is directed to stacking of a plurality of integrated circuit devices within a three-dimensional integrated circuit package manufacture.
  • 2. Description of the Related Art
  • Integrated circuits are typically packaged in a single chip or ‘monolithic’ configuration which, in turn, is soldered or plugged into a printed circuit board, or other type of interconnect support substrate. In a multi-chip ‘hybrid’ package, several devices are assembled into a single package, having the advantages of reduced weight, size and, occasionally, circuit performance. In an effort to further enhance packaging density, edge-wise or vertically stacked multi-chip packaging assemblies have been proposed. In such configurations, rather than array a plurality of devices in what is essentially a two dimensional or planar layout, the devices are arranged on top of one another in a ‘stack’ or ‘layered’ manufacture and interconnected along the edges thereof utilizing wire bonds or flexible metallic wires connected to a common substrate.
  • SUMMARY OF THE INVENTION
  • In accordance with the present invention, improved methods and articles of manufacture of a three-dimensional integrated circuit assembly are disclosed. One preferred embodiment of the present invention is an integrated circuit package assembly formed by stacking flip-chip mounted substrates interleaved with precisely dimensioned spacers and then bonded by injection molding the stack. The sides of the stack are sawed off to expose vias in the substrates, and multilevel-interconnect substrates are precisely aligned on the sides of the stack. Solder pads on the interconnect substrates are reflowed to form a solder connection to the exposed vias, allowing complex interconnection between diverse points along the edge connectors of each substrate. In one embodiment, solder balls at the top of the stack are reflowed on ball-grid-array pads to provide external electrical connections.
  • All objects, features, and advantages of the present invention will become apparent in the following detailed written description.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • This invention is described in a preferred embodiment in the following description with reference to the drawings, in which like numbers represent the same or similar elements and one or a plurality of such elements, as follows:
  • FIG. 1 shows an assembled three-dimensional (3-D) integrated circuit package, in accordance with a preferred embodiment of the present invention.
  • FIG. 2 a shows a thin multilayer printed circuit board used as the x-y axis interconnect substrate, in accordance with the preferred embodiment of the present invention.
  • FIG. 2 b shows a ball grid array substrate, in accordance with the preferred embodiment of the present invention.
  • FIG. 2 c shows the bottom face of the BGA substrate of FIG. 2 b.
  • FIG. 3 shows an exploded perspective view of the integrated circuit package assembly at the beginning of the process for assembling the 3-D integrated circuit package, in accordance with the preferred embodiment of the present invention.
  • FIG. 4 shows an exploded view of the stacked interconnect substrates held between molding plates, in accordance with the preferred embodiment of the present invention.
  • FIG. 5 shows a perspective view of the stacked integrated circuit module after encapsulation and sawing, in accordance with the preferred embodiment of the present invention.
  • FIG. 6 shows a magnified side view of the stacked integrated circuit module, in accordance with the preferred embodiment of the present invention.
  • FIG. 7 shows a perspective view of a z-axis interconnect substrate, in accordance with the preferred embodiment of the present invention.
  • FIG. 8 a shows a front view of z-axis interconnect substrate, in accordance with the preferred embodiment of the present invention.
  • FIG. 8 b shows a back view of z-axis interconnect substrate, in accordance with the preferred embodiment of the present invention.
  • FIG. 9 shows an exploded perspective view of the 3-D integrated circuit package held in a z-axis interconnect substrate alignment fixture during the final step of the manufacturing process, in accordance with the preferred embodiment of the present invention.
  • FIG. 10 shows a perspective view of the z-axis interconnect substrate alignment fixture assembled and prepared for the final step of manufacture of the 3-D integrated circuit package, in accordance with the preferred embodiment of the present invention.
  • FIG. 11 shows a flow diagram of the manufacturing process of a 3-D integrated circuit package, in accordance with the preferred embodiment of the present invention.
  • FIG. 12 shows an exploded view of an alternative embodiment of a z-axis assembly reflow solder tool, in accordance with a preferred embodiment of the present invention.
  • FIG. 13 shows the alternative z-axis assembly reflow solder tool containing a stacked integrated circuit module, in accordance with a preferred embodiment of the present invention.
  • DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS
  • With reference now to the Figures and in particular with reference to FIG. 1, there is shown an assembled three-dimensional (3-D) integrated circuit package, in accordance with a preferred embodiment of the present invention. 3-D integrated circuit manufacture 100 is shown having z-axis interconnect substrates 102-108 forming the sides of integrated circuit manufacture 100. A top thin multilayer printed circuit board 110 forms the top layer of integrated circuit manufacture 100. A plurality of ball grid array (BGA) solder balls 112 are strategically placed and electrically connected to interconnect vias 114 surfacing on the top surface of printed circuit board 110.
  • FIG. 2 a shows a thin multilayer printed circuit board used as the x-y axis interconnect substrate, in accordance with the preferred embodiment of the present invention. Printed circuit board (PCB) technology is well known in the electronics industry, and it is well known how to manufacture an advanced, thin, multilayer PCB with small dimensions and tight mechanical tolerances related to plated-through-hole size, layer-to-layer registration and tooling hole positioning accuracy. However, while the preferred embodiment is described as using PCB, it will be appreciated that a substrate as used herein can be any interconnect material or structure that can provide electrical connection between ICs. PCB 200 shown in FIG. 2 a and PCB 216 shown in FIGS. 2 b and 2 c are each such a multilayer PCB. As will be appreciated, PCBs 200, 216 (and interconnect 702 shown in FIG. 7) may be a double-layer or a multi-layer printed circuit board having multiple layers of trace interconnects (204) to a plurality of vias (205) and pads (202) on the surface or within lower layers of the printed circuit board.
  • PCB 200 includes a plurality of pads 202 electrically connected to a plurality of metal traces 204 ending at pads 206 (not all elements are explicitly referenced, but all similar elements are intended to be referred). PCB 200 is adapted for mounting integrated circuit semiconductor devices, preferably “flip-chips,” as is well known in the art, having solder bumps or pins distributed over the face of the chip, usually around the periphery. This array of solder bumps is soldered to pads 206 on PCB 200. When a flip-chip integrated circuit is properly aligned and mounted on PCB 200, pads 202, 206 and traces 204 create digital and analog signal, power and ground connections to the integrated circuit chip. PCB 200 further has encapsulant flow holes 208, 210 and alignment holes 212, 214. These holes 208-214 are formed using highly accurate tooling, which place alignment holes 212, 214 to within a relative positional accuracy of pads 205 of no greater than ±1 mils.
  • With reference now to FIG. 2 b, there is shown a ball grid array substrate, in accordance with the preferred embodiment of the present invention. BGA substrate 216 is a printed circuit board having a plurality of conductive solder pads 217 on surface 218. Each solder pad 217 is connected by a trace to a via 219 that leads to another layer in the double-layer or multi-layer PCB substrate 216.
  • FIG. 2 c shows the bottom face 220 of BGA substrate 216. Each of the conductive vias 219 pass from the top surface 218 to the bottom surface 220, and follow trace 221 to an outer via 223. BGA substrate 216 also has alignment holes 222, 224.
  • With reference now to FIG. 3, there is shown an exploded perspective view of the integrated circuit manufacture at the beginning of the process for assembling the 3-D integrated circuit package, in accordance with the preferred embodiment of the present invention. As seen in FIG. 3, integrated circuit 302 is flip-chip mounted to a x-y interconnect substrates 304. Flip-chip integrated circuits (not shown) are similarly mounted on x-y interconnect substrates 306-310. X-y interconnect substrates 304-310 are formed in the manner as described for producing PCB 200. Each of the x-y interconnect substrates are then electrically tested to confirm that the integrated circuits 302 are known good die at this first-level of manufacture. This is facilitated in the preferred embodiment by pads 202 interconnected to pads 206. At this point in the manufacture, a testing device contacting pads 206 can electrically test the integrated circuit 302.
  • During the manufacture of 3-D integrated circuit package 100, each of the x-y interconnect substrates and spacers 304-319 are stacked on top of each other, with the spacers interleaved in between each of the x-y interconnect substrates to form a stacked interconnect substrates 320. The stacked interconnect substrates 320 is stacked on alignment block 330. Interleaved between each of the x-y interconnect substrates 304-310 are spacers 312-319, formed of a non-thermal conducting but electrically non-conducting materials such as fiberglass reinforced epoxy. At the bottom of stacked interconnect, mounted on pins 332, 336, is BGA substrate 311, which is created in the same manner as BGA substrate 216. In an alternative embodiment, BGA substrate 311 and spacer 319 is not used and x-y interconnect substrate is a multi-layered PCB, with a bottom surface 218, a middle layer configured as surface 220 and a top surface 201.
  • X-y interconnect substrates 304-310, BGA interconnect substrate 311, and spacers 312-319 have been formed to an extremely precise thickness to insure a desired substrate-to-substrate dimensioning for the subsequent z-axis interconnect substrate attachment to be described below. For example, interconnect substrates and spacers 304-319 have a thickness of 12 mils to within a tolerance of +/−1 mil. Each of the spacers 312-319 contain precisely aligned alignment holes 322, 326 that are precisely formed to match the alignment holes 334 (corresponding to alignment holes 212, 214) on the corresponding x-y interconnect substrates 304-310.
  • The stacked interconnect substrates 320 is aligned utilizing the alignment block 330, which includes alignment pins 332 and 336. Alignment pins 332 and 336 are precisely machined pins having precise dimensions and being precisely mounted on alignment plate 330 so that the distance between the alignment pins 332 and 336 is precisely equal to the distance between the alignment holes in stacked interconnect substrates 320. For example, alignment pins 332, 336 are of a diameter precisely matched to the diameter of alignment holes 322, 334, 326 (and alignment holes 212, 214, as seen in FIG. 2 a), and the distance there between being precisely matched with the distance between alignment holes 322 and 326 (and 212 and 214). More particularly, the distance 338 between the center axes of pins 332, 336 is set equal to the distance 340 between the center axes of alignment holes 322 and 326. During the stacking step of the manufacture process, each of the alignment holes 322, 334 are aligned with pins 332 and, similarly, each of the alignment holes 326 and corresponding holes (not shown) in layers 304, 304, 308, 310, 314, 316 and 318 are aligned with pin 336. Stacked interconnect substrates 320 is then mounted onto pins 332, 336 by inserting the pins into each of the corresponding alignment holes.
  • FIG. 4 shows an exploded view of stacked interconnect substrates 320 held between molding plate 330 and a top molding plate 402. Molding plate 402 is precisely aligned by tooling pins 332, 336, which are guided through alignment holes 406 and 408 on molding plate 402, to be placed on top of the stacked interconnect substrates 320. With stacked interconnect substrates 320 securely held there between, molding plates 330 and 402 are secured together by machine screw 404, threaded through a hole (not shown) in molding plate 402 and into threaded hole 410 on molding plate 330. Similar machine screws may also be screwed into threaded holes 420 distributed across molding plate 402 and threaded holes 410 complimentarily distributed across molding plate 330.
  • With molding plates 330, 402 securely held together, the stacked interconnect substrates 320 are then encapsulated. Thermal cure epoxy encapsulates are injected into either or both of injection holes 422, 424 on molding plate 402 using industry standard molding techniques as are well known in the electronics packaging industry. Injection hole 422 is precisely aligned with injection holes 212 and 222 and 324 such that liquefied encapsulant flows freely there between. Similarly, injection hole 424 is precisely aligned with injection holes 214 and 224 and 328 such that liquefied encapsulant flows freely there between. As the encapsulant is injected into the molding manufacture, encapsulant will flow freely in between the layers of substrates and spacers until the entire stacked interconnect substrates 320 are immersed in encapsulant. The encapsulate is then thermally cured by subjecting the encapsulate to high temperatures appropriate to cure the encapsulate and completely surround the stacked interconnect substrates 320. Once the stacked interconnect substrates 320 is encapsulated, it is removed from molding plate 330, 402.
  • The next step in the manufacture process uses a wafer saw to precisely cut the stacked interconnect substrates 320 through a center axis (for example, center axis 207) of vias 205 (see FIG. 2 a) along each edge of substrate 200. Because the stacked interconnect substrates 320 have been precisely aligned using molding plates 330, 402 and then encapsulated, a precise cut of a wafer saw cuts exactly through the pads 205 of each integrated circuit substrate 304, 306, 308, 310, 311. Vias 205 are holes that have been created in the substrate of x-y interconnect substrate 200 (for example, by drilling) and are plated (i.e., metalized) through from the top to the bottom of the vias 205. Alternatively, the stacked interconnect substrates 320 could be sawed along line 209 as seen in FIG. 2 a to expose the traces 204 at the edge of each x-y interconnect substrate 200 in stacked interconnect substrates 320.
  • With reference now to FIG. 5, there is shown a perspective view of stacked integrated circuit module 520, which comprises stacked interconnect substrates 320 following the step described above of sawing the edges of the substrates. This perspective is viewed from what was the bottom of stacked interconnect substrates 320 such that the surface 502 is BGA interconnect substrate 311 and shows surface 218 thereof. The plurality of contact pads 504 correspond to pads 217. As will be appreciated, the present invention is not limited to a set number of stacked x-y substrates that comprises stacked integrated circuit module 520. For example, one application of the preferred embodiment utilizes a package of nine layers, each layer used to process a bit of memory so that the package can process an entire byte of memory with parity in parallel.
  • With reference now to FIG. 6, there is shown a magnified side view of stacked integrated circuit module 520. As shown, the exposed vias 205 for each of the stacked interconnect substrates 304, 306, 308, 310, 311 are exposed on the side edges of each substrate.
  • With reference now to FIG. 7, there shown is a perspective view of a z-axis interconnect, in accordance with the preferred embodiment of the present invention. Z-axis interconnect 702 is a double-layer or multi-layer printed circuit board similar to x-y interconnect substrate 200. In a preferred embodiment, z-axis interconnect substrate 702 is a multi-layered PCB having multi-level interconnects in three dimensions, thereby allowing interconnects to cross or connect nodes of the matrix interconnect and permitting complex connection combinations between the connection pins of the integrated circuit packages in the stack.
  • FIG. 8 a shows a front view of z-axis interconnect substrate 702. The inside face 802 of z-axis interconnect substrate 702 has a plurality of rows of vias 804 electrically connected to a plurality of rows 810-818 of solder pads 806. Solder pads 806 are precisely aligned and positioned upon face 802 to directly match up and make electrical contact with each of vias 205 exposed on the side edge of stacked integrated circuit modules 520. These solder pads 806 may be precisely formed on face 802 using any number of solder mask techniques or other alignment techniques well known in the industry. FIG. 8 b shows a back view of z-axis interconnect substrate 702. Face 808 receives the conductive vias 804 from face 802, and provides traces 805 to electrically connect a particular via 804 to another one or more vias 804 within the z-axis interconnect substrate 702, as is appropriate to implement an electrical circuit in 3-D integrated circuit package 100. In an alternative embodiment, z-axis interconnect substrate 702 is a multi-layered PCB with solder ball interconnects on its outside surface, with an outer surface having bond or BGA pads 217 similar to surface 218 with BGAs mounted thereon, a middle layer configured as surface 808 and a top surface 802.
  • With reference now to FIG. 9, there is shown an exploded perspective view of the 3-D integrated circuit package held in a z-axis alignment fixture during the final step of the manufacturing process in accordance with the preferred embodiment of the present invention. The z-axis alignment fixture 1002 (see FIG. 10) comprises a base 902 and four side fixtures 904-910 enclosing the 3-D integrated circuit package 100. Base 902 is precisely machined metal or another sturdy material having a face plate 912 for receiving and precisely positioning stacked integrated circuit module 520. Base 902 has two guide pins 914, 916 on each side face 918 of base 902. Each of the side alignment plates 904-910 contain precisely machined holes 920, 922 for receiving pins 914, 916, respectively. Each side alignment plate 904-910 contains an inset 924 precisely machined to mate with z-axis interconnect substrate 702.
  • With stacked integrated circuit module 520 mounted in place on surface 912 and with each of the z-axis interconnect substrates 702 mounted within insets 924, each of the side alignment plates 904-910 are brought together at base 902 to mate machined holes 920, 922 on receiving pins 914, 916, respectively. BGA alignment solder plate 926 is then placed on surface 502 of (z-axis stacked) integrated circuit module 520 and solder balls 928 are positioned in each of the holes 930 on solder ball alignment plate 926. Each of the side alignment plates 904-910 are held in place by machine screws, for example, machine screws 932 are threaded through holes 934 in side alignment plates 904, 906 and screwed into threaded holes 936. Machine screws are similarly mounted into side alignment plates 908 and 910.
  • With reference now to FIG. 10, there is shown a perspective view of the z-axis alignment fixture assembled and prepared for the final step of manufacture of the 3-D integrated circuit package, in accordance with the preferred embodiment of the present invention. The assembled z-axis alignment fixture 1002 is placed in a furnace or oven set at a temperature to allow reflow of the solder balls 928 and the solder pads 806 on z-axis interconnect substrate 702. For example, a temperature of approximately 220° C. is sufficient for most applications. As solder balls 928 reflow through the BGA solder alignment plate 926, they make contact with each of the solder pad contacts 504 on surface 502 of stacked integrated circuit module 520 to form a BGA contact. Within side alignment plates 904-910, the solder pads 806 are held in contact with the exposed vias 205 to form an electrical connection as the solder pads 806 reflow in the furnace. After an appropriate period of time to best affect the reflow of the solder, the z-axis alignment fixture 1002 is removed from the oven and disassembled, resulting in the 3-D integrated circuit package as shown in FIG. 1.
  • With reference now back to FIGS. 6 and 8 a, it will be appreciated that each of the solder pads 806 contained within row 810 on face 802 of z-axis interconnect 702 is now soldered to each of the vias 205 on the corresponding face of x-y interconnect substrate 304. Similarly, solder pads 806 in each of rows 812, 814, 816 and 818 on face 802 of each z-axis interconnect 702 is soldered and electrically connected to a corresponding via 205 in each of substrates 306, 308, 310 and 311. Accordingly, each of the vias 804 and traces 805 of face 808 of each z-axis interconnect substrate 702 provides a signal, power or ground path between all of the circuits contained within the 3-D integrated circuit package 100. Moreover, the electrical connections created by vias 804 and traces 805 to the solder pads 806 in row 818 provide an electrical connection to the vias 205 on BGA interconnect substrate 311 providing an electrical signal path back through traces 221, through vias 219 to solder pads 217, and ultimately out onto BGA 110 to provide the external signal, power and ground connections to the 3-D integrated circuit package 100. In an alternative embodiment where z-axis interconnect substrate 702 is a multi-layered PCB BGAs on its outer surface, electrical connection to 3-D integrated circuit package 100 via such BGA connections on the outer surfaces of z-axis interconnect substrates 102-108 may provide further external signal, power and ground connections to the 3-D integrated circuit package 100. While a solder reflow process is incorporated into the preferred embodiment, alternative embodiments do not include a reflow and instead use pressure contacts to provide the interconnection of electrical signal pathways between substrates.
  • With reference now to FIG. 11, there is shown a flow diagram of the manufacturing process of a 3-D integrated circuit package, in accordance with the preferred embodiment of the present invention. Process 1100 begins at step 1104, where a solder flux is printed on the x-y interconnect substrates 304, 306, 308, and 310 to prepare the substrates for die attachment. At step 1106, a flip-chip die 302 is positioned on each of the x-y interconnect substrates to align the flip-chip 302 with the corresponding pads or vias 206 to allow proper pin connection from the chip 302 to the corresponding x-y interconnect substrate 304-310. At step 1108, the solder on each of the pads 206 are reflowed using a heating process on each of the x-y interconnection substrates 304-310 to create solder bonding of the chips 302 to each of the corresponding interconnects. At step 1111, the flux residue from the reflow solder step 1108 is removed from each of the x-y interconnect substrates 304-310 using a hot water spray and dry process. At step 1112, each of the x-y interconnect-chip combinations 302-310 are tested using electrical testing at pads 202 to confirm proper operation of the chip 302 and proper electrical connection to each of the vias 205. The process then proceeds to step 1114, where an under-fill is dispensed and cured beneath the flip-chip die 302 on each of the x-y interconnect substrates 304-310. This under-fill ensures a solid, thermal and mechanical connection of the chip 302 to each of the x-y interconnect substrates.
  • The manufacturing process then proceeds to step 1116, where the stack of BGA interconnect substrate 311, x-y interconnect substrates 304-310 and spacers 314-319 are precisely aligned and organized into stacked interconnect substrates 320. At step 1118, stacked interconnect substrates 320 is precisely located on alignment pins 332, 336 between molding plates 330 and 402, which are then secured together by screws 404. At step 1120, an epoxy encapsulate is dispensed throughout the stack 320 by injecting the epoxy encapsulate into holes 406, 408 in molding plate 402 and down through injection holes 324, 328 in each of the spacers 312-319 and injection holes 208, 210 in each of the x-y interconnect substrates 304-310. Encapsulant may be injected into only one hole 406, 408 to permit the other hole 406,408 to act as an exit for the out-flow of encapsulant when the molding has filled. Further at step 1120, the entire mold is then placed in an oven and cured at approximately 150° C. The process then proceeds to step 1122, where the stack 320 is sawed along each edge, for example along axis 207, to expose each via 205 along all four edges of each of the x-y interconnect substrates 304-310 and BGA interconnect 311, and thereby forming module 520. At step 1124, a coat of flux paste is placed on the BGA surface 502 of the module 520.
  • Thereafter, at step 1126, a solder paste is printed on four z-axis interconnect substrates 702. At step 1128, the module 520 and each of the z-axis interconnect substrates 702 are placed on the manufacturing tool comprising base 902, and sides 904-910. The process then proceeds to step 1130, where solder ball alignment plate 930 is placed on top of BGA surface 502. At step 1132, each of the side alignment plates 904-910 are located on pins 914, 916 and bolted into place by bolts 932. At step 1134, solder balls 928 are placed on solder ball alignment plate 926. At step 1136, the solder pads 806 of z-axis interconnect substrates 702 and BGA solder balls 928 are reflowed using a heating process on the manufacturing tool. Thereafter, at step 1138, the flux residue produced by step 1136 is removed using hot water spray and drying process. At step 1140, an under-fill is dispensed beneath each of the x-axis interconnect substrates 702 and is cured. Thereafter, the completed 3-D integrated circuit package 100 is tested by plugging it into a BGA electrical test socket and performing standard diagnostic testing of the integrated circuit system. One advantage to the 3-D integrated circuit package 100 is that the z-axis interconnect substrate can allow for controlled impedance transmission line interconnects for very high speed signals. Further, when comparing bond wires to printed traces, printed traces as used in the preferred embodiment present a much lower inductance load on the signal, a distinct advantage in high speed systems.
  • With reference now to FIG. 12, there is shown an exploded view of an alternative embodiment of a z-axis assembly reflow solder tool 1200, in accordance with a preferred embodiment of the present invention. A base 1201 includes an inset region 1202 sized to accommodate the stacked integrated cir 520, rectangular rods 1204-1210, and side columns 1212-1218. Each side column 1212-1218 has an angled side 1220-1226. The z-axis assembly reflow solder tool 1200 further includes spacer bars 1228, 1230 and z-axis substrate holding wedges 1232, 1234. Z-axis substrate holding wedges 1232, 1234 have angled edges 1236, 1238 formed with angles to complement the angles on sides 1222, 1224.
  • With reference now to FIG. 13, there is shown the z-axis assembly reflow solder tool 1200 with the stacked integrated circuit module 520 placed in inset 1202 within base 1201, in accordance with a preferred embodiment of the present invention. In this view of the z-axis assembly reflow solder tool, only two sides are shown with the sides corresponding to spacer bars 1228, 1230 being aligned and reflowed. It should be understood that, while not shown in the view of FIG. 13, the bonding of z-axis substrates 702 on the sides opposite columns 1212 and 1218 are bonded simultaneously with the bonding of the sides opposite columns 1214 and 1216 in the same manner as described herein.
  • After placing module 520 within inset 1202, the z-axis substrates 702 are placed flush against the side of stacked integrated circuit module 520 between columns 1204, 1206 and 1208. Spacer bars 1228, 1230 are placed against each of the z-axis substrates 702. Z-axis substrate holding wedges 1232, 1234 are then slid in between the side columns 1212-1218 in each of the spacer bars 1228, 1230. Each of the z-axis substrate holding wedges 1232, 1234 are slowly slid in between the spacer bars and side columns. As will be appreciated, the complimentary angles 1224, 1236 and 1222 and 1238 cause z-axis substrate holding wedges 1234, 1232 to be pushed away from side columns 1212-1218 as holding wedges 1234, 1232 are slid in the direction from column 1204 toward and then past column 1206, and in the direction from column 1206 toward and then past column 1208, respectively. This force causes a force to slowly exert pressure on spacer bars 1228, 1230 in the direction of z-axis substrates 702 until the proper pressure to allow solder reflow is placed upon the z-axis substrate 702 in alignment with stacked integrated circuit module 520. Thereafter, the stacked integrated circuit module 520 is reflowed by the application of heat to z-axis assembly reflow solder tool 1200 to allow the aligned z-axis substrate 702 to be solder bonded to the edges of stacked integrated circuit module 520, in accordance with the same process as described in conjunction with FIG. 9. Similarly, a solder ball alignment plate 926 and solder balls 928 can be positioned on top of stacked integrated circuit module 520 and reflowed at the same time as the z-axis substrate 702, in accordance with the process as described in conjunction with FIG. 9 hereof.
  • In the above detailed description of exemplary embodiments of the invention, reference is made to the accompanying drawings, which form a part hereof, and in which is shown by way of illustration, specific exemplary embodiments in which the invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention, and it is to be understood that other embodiments may be utilized, and that logical, mechanical, electrical and other changes may be made without departing from the spirit or scope of the present invention. The detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present invention is defined only by the appended claims. While the invention has been particularly shown and described with reference to one or more preferred embodiments, it will be understood by those skilled in the art that various changes in form and detail may be made therein without departing from the spirit and scope of the invention.

Claims (26)

1. A semiconductor package assembly comprising:
a first substrate having a first top surface comprising a first integrated circuit, a first bottom surface and a first edge surface substantially perpendicular to the first top surface, wherein the edge surface includes a first plurality of pads electrically coupled to the first integrated circuit;
a second substrate having a second top surface comprising a second integrated circuit, a second bottom surface and a second edge surface substantially perpendicular to the second top surface, wherein the second edge surface includes a second plurality of pads electrically coupled to the second integrated circuit, and wherein the second substrate is stacked together with the first substrate such that the first top surface is mechanically coupled to the second bottom surface and the first and second edge surfaces are aligned along a plane of space; and
an interconnect substrate having a interconnect top surface aligned along the plane of space and a interconnect bottom surface, wherein the interconnect top surface includes a third plurality of pads disposed on the interconnect top surface to electrically couple at least two of the third plurality of pads with at least one of the first plurality of pads on the first edge surface and at least one of the second plurality of pads on the second edge surface, and further wherein the interconnect substrate electrically couples a plurality of the third plurality of pads such that the first integrated circuit is electrically coupled to the second integrated circuit.
2. The assembly according to claim 1, further comprising:
a third substrate having a third top surface comprising a third integrated circuit, a third bottom surface and a third edge surface substantially perpendicular to the third top surface, wherein the third edge surface includes a fourth plurality of pads electrically coupled to the third integrated circuit, and wherein the third substrate is stacked together with the second substrate such that the second top surface is mechanically coupled to the third bottom surface and the third and second edge surfaces are aligned along a plane of space; and
wherein the third plurality of pads are disposed on the interconnect top surface to electrically couple at least one of the third plurality of pads with at least one of the fourth plurality of pads on the third edge surface, and further wherein the interconnect substrate electrically couples at least one of the fourth plurality of pads with one or more of the first and second plurality of pads such that the third integrated circuit is electrically coupled to one or both of the first and second integrated circuits.
3. The assembly according to claim 1, wherein the first bottom surface includes a plurality of external contacts electrically coupled to the first plurality of pads.
4. The assembly according to claim 1, further comprising:
a base substrate having a base top surface, a base bottom surface having a first base plurality of pads disposed thereon, and a base edge surface substantially perpendicular to the base bottom surface, wherein the base edge surface includes a second base plurality of pads electrically coupled to the first base plurality of pads, and wherein the first substrate is stacked together with the base substrate such that the first bottom surface is mechanically coupled to the base top surface and the first and base edge surfaces are aligned along the plane of space; and
wherein the third plurality of pads are disposed on the interconnect top surface to electrically couple at least one of the third plurality of pads with at least one of the second base plurality of pads on the base edge surface, and further wherein the interconnect substrate electrically couples the first base plurality of pads with one or more of the first and second plurality of pads such that the first base plurality of pads are electrically coupled to one or both of the first and second integrated circuits.
5. A three-dimensional semiconductor package assembly comprising:
a plurality of substrates, each having an integrated circuit chip mounted thereon, fixedly disposed in a vertical stack such that an edge of each of the plurality of substrates forms a side of the vertical stack, wherein electrical contacts on each edge of the plurality of substrates are electrically coupled to the integrated circuit chip mounted thereon;
an interconnect substrate having a plurality of pads dispersed on a surface and mounted on the side of the vertical stack such that the plurality of pads are electrically connected to the electrical contacts on the plurality of substrates permitting electrical signals to be transmitted between the integrated circuit chips.
6. The assembly according to claim 5, further comprising a plurality of spacers interleaved between the plurality of substrates.
7. The assembly according to claim 5, wherein the interconnect substrate is a printed circuit board.
8. The assembly according to claim 5, wherein one of the plurality of substrates is at a bottom of the vertical stack and has electrical pads on its bottom surface electrically coupled to the interconnect substrate.
9. The assembly according to claim 5, wherein the electrical contacts are electrically conducting vias in the plurality of substrates.
10. The assembly according to claim 5, wherein the interconnect substrate provides a plurality of electrical interconnections between the plurality of pads.
11. The assembly according to claim 5, wherein the vertical stack is formed by molding the plurality of substrates together.
12. A method of manufacturing a semiconductor assembly comprising the steps of:
mounting a first semiconductor element on a first substrate including first electrical connections between the first semiconductor element and an edge of the first substrate;
mounting a second semiconductor element on a second substrate including second electrical connections between the second semiconductor element and an edge of the second substrate;
positioning and stacking the first substrate on the second substrate to form a substrate stack having a top, bottom and side;
forming an interconnect substrate having interconnect pads precisely aligned relative to each other as a function of the dimensions of the first and second substrates, relative positions of the first electrical connections on the first substrate, relative positions of the second electrical connections on the second substrate, and relative position of the first and second substrates in the substrate stack; and
aligning and mounting the interconnect substrate on the side of the substrate stack to connect the interconnect pads and the first and second electrical connections, thereby forming an integrated circuit assembly.
13. The method of claim 12, further comprising the step of securing the first substrate on the second substrate.
14. The method of claim 13, further comprising securing the first substrate on the second substrate by injection molding the first and second substrates together.
15. The method of claim 12, wherein the step of forming an interconnect substrate comprises forming four interconnect substrates and the step of aligning and mounting comprises aligning and mounting the four interconnect substrates.
16. The method of claim 12, wherein the step of positioning and stacking comprises positioning and stacking a spacer between the first substrate and second substrate to form the substrate stack and further wherein the step of forming the interconnect substrate comprises forming an interconnect substrate having interconnect pads precisely aligned relative to each other as a function of the dimensions of the spacer, first and second substrates and relative positions of the first and second electrical connections and substrate stack.
17. The method of claim 12, further comprising the step of bonding the first and second electrical connections to the interconnect pads to form the electrical connection thereof by placing the integrated circuit assembly in a heated environment to reflow solder on the interconnect pads and connect with the first and second electrical connections.
18. The method of claim 12, further comprising the step of, prior to aligning and mounting the interconnect substrate on the side of the substrate stack, removing a portion of the first and second substrates to expose the first and second electrical connections at the side of the substrate stack.
19. The method of claim 18, wherein the step of removing a portion of the first and second substrates to expose the first and second electrical connections at the side of the substrate stack comprises sawing the substrate stack through a center axis of a plurality of vias within each of the first and second substrates and electrically coupled to the electrical connections.
20. The method of claim 12, further comprising the step of forming a ball-grid-array on the top of the substrate stack, wherein the ball-grid-array is electrically coupled to the first and second electrical connections.
21. A three dimensional integrated circuit package comprising:
a plurality of integrated circuit devices each mounted to a substrate having a plurality of electrical connections about the periphery thereof;
means for bonding each of the substrates in vertical alignment;
at least one multilevel z-axis interconnect substrate having electrical pads along at least one surface thereof, the electrical pads spaced to be matingly engaged with the plurality of electrical connections about the periphery of each of the vertically aligned substrates;
a plurality of conductive traces within the multilevel z-axis interconnect substrate for interconnecting selected ones of the electrical pads in a non-serial order; and
means for bonding the at least one multilevel z-axis interconnect substrate to an edge of the vertically aligned substrates.
22. The package according to claim 21, further comprising a plurality of spacers interleaved between the vertically aligned substrates.
23. The package according to claim 21, wherein the at least one multilevel z-axis interconnect substrate is a printed circuit board.
24. The package according to claim 21, wherein the electrical contacts are electrically conducting vias in the vertically aligned substrates.
25. The package according to claim 21, wherein the interconnect substrate provides a plurality of electrical interconnections between the plurality of integrated circuit devices.
26. The package according to claim 21, wherein the vertical stack is formed by molding the plurality of substrates together.
US10/949,770 2004-09-24 2004-09-24 Three-dimensional stack manufacture for integrated circuit devices and method of manufacture Abandoned US20060071316A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US10/949,770 US20060071316A1 (en) 2004-09-24 2004-09-24 Three-dimensional stack manufacture for integrated circuit devices and method of manufacture
US11/582,241 US7476963B2 (en) 2004-09-24 2006-10-17 Three-dimensional stack manufacture for integrated circuit devices and method of manufacture

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US10/949,770 US20060071316A1 (en) 2004-09-24 2004-09-24 Three-dimensional stack manufacture for integrated circuit devices and method of manufacture

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US11/582,241 Division US7476963B2 (en) 2004-09-24 2006-10-17 Three-dimensional stack manufacture for integrated circuit devices and method of manufacture

Publications (1)

Publication Number Publication Date
US20060071316A1 true US20060071316A1 (en) 2006-04-06

Family

ID=36124720

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/949,770 Abandoned US20060071316A1 (en) 2004-09-24 2004-09-24 Three-dimensional stack manufacture for integrated circuit devices and method of manufacture
US11/582,241 Active 2024-12-04 US7476963B2 (en) 2004-09-24 2006-10-17 Three-dimensional stack manufacture for integrated circuit devices and method of manufacture

Family Applications After (1)

Application Number Title Priority Date Filing Date
US11/582,241 Active 2024-12-04 US7476963B2 (en) 2004-09-24 2006-10-17 Three-dimensional stack manufacture for integrated circuit devices and method of manufacture

Country Status (1)

Country Link
US (2) US20060071316A1 (en)

Cited By (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070056765A1 (en) * 2005-09-14 2007-03-15 Andrew Yaung Printed circuit board
US20090260862A1 (en) * 2008-04-16 2009-10-22 Andrew Yaung Circuit modification device for printed circuit boards
US20100127758A1 (en) * 2008-11-25 2010-05-27 Micron Technology, Inc. Apparatus for bypassing faulty connections
KR100967953B1 (en) * 2008-01-18 2010-07-06 슈어소프트테크주식회사 Apparatus and method for authenticating a software
ES2346396A1 (en) * 2010-03-30 2010-10-14 Universidad Politecnica De Madrid Method of manufacturing substrates of integrated circuits based on cmos entecnology. (Machine-translation by Google Translate, not legally binding)
US8097963B1 (en) * 2009-04-28 2012-01-17 Maxim Integrated Products, Inc. Electrically conductive matrix for z-axis interconnect
US8436653B2 (en) 2008-03-21 2013-05-07 Micron Technology, Inc. Low power multi-level signaling
CN112151562A (en) * 2020-09-11 2020-12-29 安徽龙芯微科技有限公司 A pad through-hole encapsulation equipment for image sensing chip processing
CN114864512A (en) * 2022-05-12 2022-08-05 成都锐芯盛通电子科技有限公司 HTCC-based K-waveband radio frequency micro-system three-dimensional transceiving assembly
CN115172310A (en) * 2022-09-05 2022-10-11 江苏长晶浦联功率半导体有限公司 Three-dimensional packaging structure and manufacturing method thereof
US11942443B2 (en) * 2021-03-11 2024-03-26 Hefei Boe Display Technology Co., Ltd. Array substrate, display panel and display device

Families Citing this family (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2416917A (en) * 2004-07-30 2006-02-08 Univ Kent Canterbury Multiple chip semiconductor device
US7589406B2 (en) * 2005-06-27 2009-09-15 Micron Technology, Inc. Stacked semiconductor component
US20080042270A1 (en) * 2006-08-17 2008-02-21 Daryl Carvis Cromer System and method for reducing stress-related damage to ball grid array assembly
US7964947B2 (en) * 2006-12-21 2011-06-21 Tessera, Inc. Stacking packages with alignment elements
EP2771146B1 (en) 2011-10-24 2017-08-09 Diamond Innovations, Inc. Method of braze joining a metal cutting tip to a shaft to ensure axial and angular alignment therebetween by using a plurality of elongated elements
US10008474B2 (en) * 2016-07-11 2018-06-26 International Business Machines Corporation Dense assembly of laterally soldered, overmolded chip packages
US10588213B2 (en) * 2017-10-02 2020-03-10 Juniper Networks, Inc Apparatus, system, and method for precise heatsink alignment on circuit boards

Citations (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4868712A (en) * 1987-02-04 1989-09-19 Woodman John K Three dimensional integrated circuit package
US5057023A (en) * 1990-06-01 1991-10-15 Intel Corporation High density connector system
US5117282A (en) * 1990-10-29 1992-05-26 Harris Corporation Stacked configuration for integrated circuit devices
US5454160A (en) * 1993-12-03 1995-10-03 Ncr Corporation Apparatus and method for stacking integrated circuit devices
US5625221A (en) * 1994-03-03 1997-04-29 Samsung Electronics Co., Ltd. Semiconductor assembly for a three-dimensional integrated circuit package
US6205654B1 (en) * 1992-12-11 2001-03-27 Staktek Group L.P. Method of manufacturing a surface mount package
US6222265B1 (en) * 1997-03-10 2001-04-24 Micron Technology, Inc. Method of constructing stacked packages
US20030075811A1 (en) * 2001-08-22 2003-04-24 International Business Machines Corporation Spacer-connector stud for stacked surface laminated multi-chip modules and methods of manufacture
US6560109B2 (en) * 2001-09-07 2003-05-06 Irvine Sensors Corporation Stack of multilayer modules with heat-focusing metal layer
US6621155B1 (en) * 1999-12-23 2003-09-16 Rambus Inc. Integrated circuit device having stacked dies and impedance balanced transmission lines
US6670701B2 (en) * 2001-02-01 2003-12-30 Mitsubishi Denki Kabushiki Kaisha Semiconductor module and electronic component
US6686222B2 (en) * 2001-05-18 2004-02-03 Kabushiki Kaisha Toshiba Stacked semiconductor device manufacturing method
US6692305B2 (en) * 2001-11-28 2004-02-17 Molex Incorporated Flexural connector cover assembly mounting apparatus
US6714418B2 (en) * 2001-11-02 2004-03-30 Infineon Technologies Ag Method for producing an electronic component having a plurality of chips that are stacked one above the other and contact-connected to one another
US6716670B1 (en) * 2002-01-09 2004-04-06 Bridge Semiconductor Corporation Method of forming a three-dimensional stacked semiconductor package device

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4794092A (en) * 1987-11-18 1988-12-27 Grumman Aerospace Corporation Single wafer moated process
JPH0715969B2 (en) * 1991-09-30 1995-02-22 インターナショナル・ビジネス・マシーンズ・コーポレイション Multi-chip integrated circuit package and system thereof
US6153929A (en) * 1998-08-21 2000-11-28 Micron Technology, Inc. Low profile multi-IC package connector
US6433413B1 (en) * 2001-08-17 2002-08-13 Micron Technology, Inc. Three-dimensional multichip module

Patent Citations (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4868712A (en) * 1987-02-04 1989-09-19 Woodman John K Three dimensional integrated circuit package
US5057023A (en) * 1990-06-01 1991-10-15 Intel Corporation High density connector system
US5117282A (en) * 1990-10-29 1992-05-26 Harris Corporation Stacked configuration for integrated circuit devices
US6205654B1 (en) * 1992-12-11 2001-03-27 Staktek Group L.P. Method of manufacturing a surface mount package
US5454160A (en) * 1993-12-03 1995-10-03 Ncr Corporation Apparatus and method for stacking integrated circuit devices
US5625221A (en) * 1994-03-03 1997-04-29 Samsung Electronics Co., Ltd. Semiconductor assembly for a three-dimensional integrated circuit package
US6222265B1 (en) * 1997-03-10 2001-04-24 Micron Technology, Inc. Method of constructing stacked packages
US6621155B1 (en) * 1999-12-23 2003-09-16 Rambus Inc. Integrated circuit device having stacked dies and impedance balanced transmission lines
US6670701B2 (en) * 2001-02-01 2003-12-30 Mitsubishi Denki Kabushiki Kaisha Semiconductor module and electronic component
US6686222B2 (en) * 2001-05-18 2004-02-03 Kabushiki Kaisha Toshiba Stacked semiconductor device manufacturing method
US20030075811A1 (en) * 2001-08-22 2003-04-24 International Business Machines Corporation Spacer-connector stud for stacked surface laminated multi-chip modules and methods of manufacture
US6560109B2 (en) * 2001-09-07 2003-05-06 Irvine Sensors Corporation Stack of multilayer modules with heat-focusing metal layer
US6714418B2 (en) * 2001-11-02 2004-03-30 Infineon Technologies Ag Method for producing an electronic component having a plurality of chips that are stacked one above the other and contact-connected to one another
US6692305B2 (en) * 2001-11-28 2004-02-17 Molex Incorporated Flexural connector cover assembly mounting apparatus
US6716670B1 (en) * 2002-01-09 2004-04-06 Bridge Semiconductor Corporation Method of forming a three-dimensional stacked semiconductor package device

Cited By (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7511228B2 (en) * 2005-09-14 2009-03-31 Schmartboard, Inc. Printed circuit board
US20070056765A1 (en) * 2005-09-14 2007-03-15 Andrew Yaung Printed circuit board
KR100967953B1 (en) * 2008-01-18 2010-07-06 슈어소프트테크주식회사 Apparatus and method for authenticating a software
US8436653B2 (en) 2008-03-21 2013-05-07 Micron Technology, Inc. Low power multi-level signaling
US9509535B2 (en) 2008-03-21 2016-11-29 Micron Technology, Inc. Multi-level signaling
US9203662B2 (en) 2008-03-21 2015-12-01 Micron Technology, Inc. Multi-level signaling
US20090260862A1 (en) * 2008-04-16 2009-10-22 Andrew Yaung Circuit modification device for printed circuit boards
US8259461B2 (en) * 2008-11-25 2012-09-04 Micron Technology, Inc. Apparatus for bypassing faulty connections
US20100127758A1 (en) * 2008-11-25 2010-05-27 Micron Technology, Inc. Apparatus for bypassing faulty connections
US8792247B2 (en) 2008-11-25 2014-07-29 Micron Technology, Inc. Apparatus for bypassing faulty connections
US9270506B2 (en) 2008-11-25 2016-02-23 Micron Technology, Inc. Methods for bypassing faulty connections
US8097963B1 (en) * 2009-04-28 2012-01-17 Maxim Integrated Products, Inc. Electrically conductive matrix for z-axis interconnect
ES2346396A1 (en) * 2010-03-30 2010-10-14 Universidad Politecnica De Madrid Method of manufacturing substrates of integrated circuits based on cmos entecnology. (Machine-translation by Google Translate, not legally binding)
CN112151562A (en) * 2020-09-11 2020-12-29 安徽龙芯微科技有限公司 A pad through-hole encapsulation equipment for image sensing chip processing
US11942443B2 (en) * 2021-03-11 2024-03-26 Hefei Boe Display Technology Co., Ltd. Array substrate, display panel and display device
CN114864512A (en) * 2022-05-12 2022-08-05 成都锐芯盛通电子科技有限公司 HTCC-based K-waveband radio frequency micro-system three-dimensional transceiving assembly
CN115172310A (en) * 2022-09-05 2022-10-11 江苏长晶浦联功率半导体有限公司 Three-dimensional packaging structure and manufacturing method thereof

Also Published As

Publication number Publication date
US20070035003A1 (en) 2007-02-15
US7476963B2 (en) 2009-01-13

Similar Documents

Publication Publication Date Title
US7476963B2 (en) Three-dimensional stack manufacture for integrated circuit devices and method of manufacture
US9406645B1 (en) Wafer level package and fabrication method
EP0559366B1 (en) Stackable three-dimensional multiple chip semiconductor device and method for making the same
US4616406A (en) Process of making a semiconductor device having parallel leads directly connected perpendicular to integrated circuit layers therein
US6890798B2 (en) Stacked chip packaging
US7915718B2 (en) Apparatus for flip-chip packaging providing testing capability
US7977163B1 (en) Embedded electronic component package fabrication method
US6339254B1 (en) Stacked flip-chip integrated circuit assemblage
US6195268B1 (en) Stacking layers containing enclosed IC chips
KR100868419B1 (en) Semiconductor device and manufacturing method thereof
US20070102803A1 (en) Method for making stacked integrated circuits (ICs) using prepackaged parts
US10236276B2 (en) Semiconductor device including vertically integrated groups of semiconductor packages
US20080090329A1 (en) Stacked Modules and Method
Pienimaa et al. Stacked thin dice packaging
US6537852B2 (en) Spacer - connector stud for stacked surface laminated multichip modules and methods of manufacture
Pienimaa et al. Stacked modular package
US20230411340A1 (en) Semiconductor device including embedded memory dies and method of making same
Yew et al. Board on chip-ball grid array (BOC-BGA/sup TM/) package. A new design for high frequency application (package design and reliability)
CN117438398A (en) Semiconductor package with hybrid wire bond and bump bond connection
Ghaffarian Review of Stack CSP Technologies

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

AS Assignment

Owner name: 130 WEST PACKARD LLC, DELAWARE

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GARTH, EMORY;REEL/FRAME:026022/0206

Effective date: 20101209