US20060012042A1 - Use of direct gold surface finish on a copper wire-bond substrate, methods of making same, and methods of testing same - Google Patents
Use of direct gold surface finish on a copper wire-bond substrate, methods of making same, and methods of testing same Download PDFInfo
- Publication number
- US20060012042A1 US20060012042A1 US11/230,858 US23085805A US2006012042A1 US 20060012042 A1 US20060012042 A1 US 20060012042A1 US 23085805 A US23085805 A US 23085805A US 2006012042 A1 US2006012042 A1 US 2006012042A1
- Authority
- US
- United States
- Prior art keywords
- layer
- array
- metallization
- surface finish
- board layout
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/22—Secondary treatment of printed circuits
- H05K3/24—Reinforcing the conductive pattern
- H05K3/244—Finish plating of conductors, especially of copper conductors, e.g. for pads or lands
-
- C—CHEMISTRY; METALLURGY
- C23—COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
- C23C—COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
- C23C30/00—Coating with metallic material characterised only by the composition of the metallic material, i.e. not characterised by the coating process
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49866—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers characterised by the materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45117—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/45124—Aluminium (Al) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/45139—Silver (Ag) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/45144—Gold (Au) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45163—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/45169—Platinum (Pt) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/4554—Coating
- H01L2224/45599—Material
- H01L2224/456—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45638—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/45644—Gold (Au) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L24/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01012—Magnesium [Mg]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01015—Phosphorus [P]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01019—Potassium [K]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/0102—Calcium [Ca]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01028—Nickel [Ni]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01038—Strontium [Sr]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01046—Palladium [Pd]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01047—Silver [Ag]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01077—Iridium [Ir]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01087—Francium [Fr]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
- H01L2924/143—Digital devices
- H01L2924/1433—Application-specific integrated circuit [ASIC]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/04—Soldering or other types of metallurgic bonding
- H05K2203/049—Wire bonding
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/15—Position of the PCB during processing
- H05K2203/1572—Processing both sides of a PCB by the same process; Providing a similar arrangement of components on both sides; Making interlayer connections from two sides
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/30—Assembling printed circuits with electric components, e.g. with resistor
- H05K3/32—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits
- H05K3/34—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits by soldering
- H05K3/3457—Solder materials or compositions; Methods of application thereof
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T428/00—Stock material or miscellaneous articles
- Y10T428/24—Structurally defined web or sheet [e.g., overall dimension, etc.]
- Y10T428/24802—Discontinuous or differential coating, impregnation or bond [e.g., artwork, printing, retouched photograph, etc.]
- Y10T428/24917—Discontinuous or differential coating, impregnation or bond [e.g., artwork, printing, retouched photograph, etc.] including metal layer
Definitions
- Disclosed embodiments relate to wire bonding for a metallization process flow. More particularly, disclosed embodiments relate to an electroless plating process flow that can be followed by in situ electrical testing (e-test), and for a wire-bonding process flow upon a copper bond finger or a copper land for a ball attach.
- e-test in situ electrical testing
- Electroplating metallization process flows are carried out to prepare bond fingers and land pads for electrical connections upon substrates.
- substrates include very-fine ball-grid array (vfBGA), stacked chip-scale package (SCSP), plastic ball-grid array (PBGA) and others.
- vfBGA very-fine ball-grid array
- SCSP stacked chip-scale package
- PBGA plastic ball-grid array
- a bond wire is used to make contact between a board layout and a metallization pad on a chip.
- this process flow often causes significant corrosion particularly if it is copper. The result is an unacceptable yield loss during assembly process, including wire-bonding process and singulation process or a field failure after the article has been placed into service.
- corrosion can occur in the exposed residual of the bus bar.
- the corrosion can be a result from at least one of several environments or other conditions.
- Other corrosion can occur where the wire bond meets the bond finger.
- Processing conditions including back-end-of-line (BEOL) testing such as a hot ambient steam test (HAST) and/or burn-in, add to corrosion.
- BEOL back-end-of-line
- HAST hot ambient steam test
- burn-in Other processing conditions add to corrosion including the galvanic differential that is established between the two disparate metals of a bond finger and a wire bond.
- CRES variable and unpredictable contact resistance
- FIG. 1 is a cross-section of a package according to an embodiment
- FIG. 2 is a detail section taken from FIG. 1 ;
- FIG. 3 illustrates a single board layout that is part of a board layout array according to an embodiment
- FIG. 4 is a detail section of a wire bond according to an embodiment
- FIG. 5 is a plan view of a board layout array according to an embodiment
- FIG. 6 is a process flow diagram according to various embodiments.
- FIG. 7 is a depiction of a computing system according to an embodiment.
- die and “processor” generally refer to the physical object that is the basic workpiece that is transformed by various process operations into the desired integrated circuit device.
- a board is typically a copper-overlay structure that is insulated and that acts as a mounting substrate for the die.
- a die is usually singulated from a wafer, and wafers may be made of semiconducting, non-semiconducting, or combinations of semiconducting and non-semiconducting materials.
- Disclosed embodiments relate to a wire-bond process flow that eliminates copper corrosion at the edge of the package, and that minimizes corrosion in the bond finger or the land pad for a ball attach.
- a structure embodiment is disclosed that resists corrosion of the copper pad or other metallization during processing, testing, and field use.
- a structure embodiment is used in an electrical testing (e-test) during board pre-sorting, which includes in situ testing of a metallization layout for an individual board in a board layout array. The e-test minimizes e-test error but also lowers the e-test resistance.
- an e-test method is disclosed that uses the structure embodiment.
- a method of in situ testing means that an individual array is e-tested while the array is unsingulated from at least one other array.
- the method of in situ testing means that an individual array is e-tested while the array is unsingulated from all other layouts in the array of wire-bonding substrates.
- FIG. 1 is a cross-section of a package 101 according to an embodiment.
- the package 101 includes a substrate 110 that has been singulated from a board layout array 500 in (see FIG. 5 ).
- a copper metallization 112 is represented in simplified manner as the board layout.
- the copper metallization 112 is covered by a protective layer 114 .
- a bond finger 116 is depicted as extending through the protective layer 114 upon a first side 118 of the substrate 110 .
- a land pad 120 for a ball attach is depicted as extending through the protective layer 114 upon a second side 122 of the substrate 110 .
- the bond finger 116 and the land pad 120 are coupled through the substrate 110 by an interconnect 124 that is depicted in simplified form.
- FIG. 1 also depicts a device 126 that is coupled to the substrate 110 with a bond wire 128 , between a die bond pad 130 and the bond finger 116 . Additionally, the device 126 is coupled to a bump 132 through the interconnect 124 .
- the protective layer 114 acts to protect the copper metallization 112 .
- copper was exposed at the package edge, which could lead to bus bar corrosion and package damage.
- the protective layer 114 can be the green ink, known in the art as liquid photo solder resistant (LPSR), but it can also be a polyimide material.
- the device 126 , the bond finger 116 , and the bond wire 128 are protected by an encapsulant 136 .
- the encapsulant 136 is depicted as having a contoured profile. Other profiles such as a rectangular profile can be chosen depending upon the application of the bond-finger technology.
- FIG. 2 is a detail section taken from the depiction in FIG. 1 .
- the detail section taken from FIG. 1 relates to a bond finger.
- the technology is equally applicable to a land pad for a ball attach 120 ( FIG. 1 ).
- FIG. 2 a portion of the copper metallization 112 is depicted, along with the protective layer 114 , the bond finger 116 , and the encapsulation material 136 .
- a filler material 137 is included for thermal management.
- a filler material 137 can include such materials as graphite, diamond, metal particles, and inorganic dielectric particles according to a contemplated use of the package 101 .
- the bond finger 116 includes a flash plating layer 115 , and a heavy plating layer 117 .
- the flash plating layer 115 , and a heavy plating layer 117 are also respectively referred to as a first plating layer 115 and a second plating layer 117 , and collectively, they are referred to as a metallic surface finish 116 above and on the copper metallization 112 .
- the flash plating layer 115 is disposed above and on the copper metallization 112 .
- the flash plating layer 115 acts as a penetration barrier that may otherwise prevent damage by a test probe tip during in situ e-test according to an embodiment.
- the flash plating layer 115 may also act as a seed layer for the second plating layer 117 .
- the copper metallization 112 has a thickness range from about 0.1 micrometer ( ⁇ m) to about 30 ⁇ m. In an embodiment, the copper metallization 112 has a thickness range from about 10 ⁇ m to about 20 ⁇ m. In an embodiment, the bond finger 116 has an overall thickness in a range from about 0.01 ⁇ m to about 10 ⁇ m. In an embodiment, the bond finger 116 has an overall thickness in a range from about 0.03 ⁇ m to about 1 ⁇ m. In an embodiment, the copper metallization 112 and the bond finger 116 have an overall thickness in a range from about 15.3 ⁇ m to about 31 ⁇ m.
- the thickness of the flash plating layer 115 is in a range from about 10 ⁇ to about 10,000 ⁇ , and the thickness of the heavy plating layer 117 makes up the difference to the overall thickness of the bond finger 116 as set forth above. Accordingly, where the flash plating layer 115 is about 10 ⁇ , the heavy plating layer 117 is from about 0.009 ⁇ m to about 30 ⁇ m. In an embodiment, the flash plating layer 115 is about one-tenth the thickness of the heavy plating layer 117 . In an embodiment, the flash plating layer 115 is about one-fifth the thickness of the heavy plating layer 117 . In an embodiment, the flash plating layer 115 is about one-third the thickness of the heavy plating layer 117 . Accordingly, the proportional thicknesses can be applied to the various disclosed heavy plating layers 117 .
- the copper metallization 112 is generically referred to as a metallization 112 .
- the materials of the flash plating layer 115 the heavy plating layer 117 impart a quality upon the metallization 112 that protects the metallization from corrosion and from damage during e-test.
- the metallization 112 is referred to hereinafter as the copper metallization 112 .
- the flash plating layer 115 is less noble or of equal electrochemical potential to the heavy plating layer 117 .
- the flash plating layer 115 is harder than the heavy plating layer 117 , and the heavy plating layer 117 is more ductile than the flash plating layer 115 .
- the flash plating layer 115 is a precious metal or precious metal alloy.
- the flash plating layer 115 is formed by a deposition process flow that is electroless plating.
- the precious metal for the flash plating layer 115 includes silver (Ag), gold (Au), platinum (Pt), and combinations thereof.
- the flash plating layer 115 is primarily gold.
- the flash plating layer 115 is primarily silver.
- the precious metal for the flash plating layer 115 includes nickel (Ni), palladium (Pd), platinum (Pt), and combinations thereof.
- the flash plating layer 115 is primarily platinum.
- precious metal for the flash plating layer 115 includes cobalt (Co), rhodium (Rh), iridium (Ir), and combinations thereof.
- the flash plating layer 115 is primarily iridium.
- the flash plating layer 115 exhibits sufficient adhesion to the copper metallization 112 that liftoff or spalling thereof will not occur during fabrication, test, and ordinary field use. Another property embodiment is that the flash plating layer 115 is hard enough that an ordinary tungsten test probe or the like, will not penetrate the flash plating layer 115 during ordinary e-test conditions.
- the flash plating layer 115 includes an additive/dopant that is selected from nickel, palladium, cobalt, tungsten, chromium, titanium, ti-tungsten (TiW), zirconium, hafnium, and the like.
- the additive/dopant is supplied with the electroless plating solution in a concentration range from about 0.01 gram/liter to about 2 gram/liter. In another embodiment, the additive/dopant is supplied in a concentration range from about 0.05 gram/liter to about 1 gram/liter.
- One feature of electroless plating of the flash plating layer 115 is that, due to the chemically-induced oxidation-reduction reaction that is carried out only at chemically enabled sites, no post-deposition patterning and etching needs to be done.
- Another feature of electroless plating of the flash plating layer 115 is that no bus bars are needed to impose cathodic behavior to the copper metallization 112 . Consequently, there is no need for a bus bar structure, which would otherwise be susceptible to corrosion at the edge of the package 101 .
- Another feature of electroless plating of the flash plating layer 115 is, because no bus bars are needed to impose cathodic behavior to the copper metallization 112 , in situ testing is possible for a board that has not been singulated from a board layout array (see FIG. 5 ).
- the substrate 110 is immersed in a bath that contains one or more metal ions, and reduction of the ions occurs at the exposed portion of the copper metallization 112 to form the flash plating layer 115 .
- the flash plating layer 115 is a precious metal or metal alloy that has a standard electrochemical potential that is equal to or greater than the metallization 112 , in this embodiment, a copper metallization 112 .
- the flash plating layer 115 is less noble than or of equal electrochemical potential to the heavy plating layer 117 .
- the metal ion or ions that are used to form the flash plating layer 115 may be selected from various metals or combinations as set forth above.
- the metal is selected from at least one primary metal and from zero to at least one secondary metal.
- the at least one primary metal is selected from Pd, Pt, Ir, Ag, Au, and combinations thereof.
- the at least one primary metal is selected from a combination of at least two metals that combine metals from the above-referenced groups.
- the primary metal(s) is Au, supplied in a concentration range from about 2 gram/liter to about 50 gram/liter.
- the primary metal(s) is Au, supplied in a concentration range from about 5 gram/liter to about 35 gram/liter. Other primary metals can be supplied based upon a mole equivalent to the Au concentrations.
- Reducing agents are provided to assist in assuring metal deposition of the flash plating layer 115 as well as the heavy plating layer 117 .
- the reducing agents are used because the chemical environment of the substrate onto which the metal deposits continues to change.
- initial deposition of a metal ion onto the copper metallization layer 112 may be autocatalytic.
- the changing chemical environment may interrupt the autocatalytic deposition process.
- initial deposition will be achieved in the presence of the copper metallization layer 112 . Consequently, the copper metallization layer 112 affects the initial, presumably oxidation-reduction (REDOX) deposition chemistry.
- REDOX oxidation-reduction
- the copper metallization layer 112 is covered, by way of non-limiting example, by a flash plating layer 115 of gold, the REDOX chemical environment changes from a gold-onto-copper plating, to a gold-onto-gold plating. Accordingly, a reducing agent(s) is provided to assure continued gold plating despite the changed substrate environment.
- the electroless plating composition is combined with from zero to at least one primary reducing agent in a mixture of solvents.
- a primary reducing agent including boron (B) is provided.
- Primary reducing agents that can be utilized for this application include ammonium agents, alkali metal agents, alkaline earth metal borohydride agents, and the like, and combinations thereof.
- inorganic primary reducing agent embodiments include sodium borohydride, lithium borohydride, zinc borohydride, and the like, and combinations thereof.
- an organic primary reducing agent is dimethylaminoborane (DMAB).
- the primary reducing agent(s) is supplied in a concentration range from about 1 gram/liter to about 30 gram/liter. In another embodiment, the primary reducing agent(s) is supplied in a concentration range from about 2 gram/liter to about 20 gram/liter.
- a secondary reducing agent is provided to assist the changing chemical environment during deposition of the primary metal and optional secondary metal.
- the secondary reducing agent may be used alone, without the primary reducing agent.
- a phosphorus-containing compound is selected as the secondary reducing agent.
- Phosphorus-containing compounds may include hypophosphites.
- the hypophosphite is selected from organic hypophosphites such as ammonium hypophosphite and the like.
- the hypophosphite is selected from inorganic hypophosphites such as sodium hypophosphite and the like.
- inorganic hypophosphites such as sodium hypophosphite and the like.
- an inorganic phosphorus-containing compound such as hypophosphites of lithium, sodium, potassium, and mixtures thereof.
- inorganic phosphorus-containing compound such as hypophosphites of magnesium, calcium, strontium, and mixtures thereof.
- an inorganic phosphorus-containing compound such as nickel hypophosphite and the like.
- an inorganic phosphorus-containing compound such as hypophosphorous acid and the like.
- secondary reducing agents are selected from sulfites, bisulfites, hydrosulfites, metabisulfites, and the like. Other secondary reducing agents are selected from dithionates, and tetrathionates, and the like. Other secondary reducing agents are selected from thiosulfates, thioureas, and the like. Other secondary reducing agents are selected from hydrazines, hydroxylamines, aldehydes, glyoxylic acid, and reducing sugars. In another embodiment, the secondary reducing agent is selected from diisobutylaluminum hydride, sodium bis(2-methoxyethoxy)aluminum hydride, and the like.
- the secondary reducing agent(s) is supplied in a concentration range from about 0 gram/liter to about 5 gram/liter. In another embodiment, the secondary reducing agent(s) is supplied in a concentration range from about 1 gram/liter to about 2 gram/liter.
- the primary reducing agent is DMAB in a concentration range from about 1 gram/liter to about 30 gram/liter
- the secondary reducing agent is ammonium hypophosphite in a concentration range from about 0 gram/liter to about 2 gram/liter.
- Other embodiments include primary and secondary reducing agents that are substituted for DMAB and ammonium hypophosphite, or one of them, as long as they approximate the gram equivalent amounts of the primary and secondary reducing agents of the DMAB and the ammonium hypophosphite.
- the gram equivalent amounts may be adjusted by various means, such as according to the comparative dissociation constants of the reducing agents.
- chelating agents include citric acid, ammonium chloride, glycine, acetic acid, malonic acid, and the like in concentration range from about 5 gram/liter to about 70 gram/liter.
- a complexing agent and a buffering agent are also used to hold the metal ion(s) in solution until deposition is appropriate.
- an organic sulfate salt compound is used such as ammonium sulfate, (NH) 2 SO 4 and the like.
- Other complexing and buffering agents may be selected that have an effective gram equivalent amount to the (NH) 2 SO 4 such as copper sulfate, CuSO 4 .
- the complexing/buffering agent is supplied in a concentration range from about 50 gram/liter to about 1,000 gram/liter. In another embodiment, the complexing/buffering agent is supplied in a concentration range from about 80 gram/liter to about 600 gram/liter.
- pH-adjusting compositions may be used including organic and inorganic bases. That a compound is basic can be easily confirmed by dipping pH test paper, measuring its aqueous solution using a pH meter, observing the discoloration caused by an indicator, measuring the adsorption of carbonic acid gas, and by other methods.
- the organic base compounds that can be used include organic amines such as pyridine, pyrrolidine, combinations thereof, and the like.
- Other embodiments include methylamine, dimethylamine, trimethylamine, combinations thereof, and the like.
- Other embodiments include ethylamine, diethylamine, triethylamine, combinations thereof, and the like.
- Other embodiments include tetramethylammonium hydroxide (TMAH), tetraethyl ammonium hydroxide (TEAH), tetrapropyl ammonium hydroxide (TPAH), tetrabutyl ammonium hydroxide (TBAH), combinations thereof, and the like.
- Other embodiments include aniline, toluidine, and the like.
- the organic base includes TMAH in a concentration range from about 30 mL to about 150 mL, added to a 100 mL volume of the other constituents of the electroless plating solution.
- Other embodiments include the gram equivalent amounts of the organic base compounds set forth herein.
- the inorganic base compounds that can be used are salts of strong bases and weak acids.
- alkali metal acetates, alkaline earth metal acetates, and combinations thereof are used.
- alkali metal propionates, alkaline earth metal propionates, and combinations thereof are used.
- alkali metal carbonates, alkaline earth metal carbonates, and combinations thereof are used.
- alkali metal hydroxides, alkaline earth metal hydroxides, and combinations thereof are used.
- combinations of at least two of the acetates, propionates, carbonates, and hydroxides are used.
- Inorganic base compounds may be provided in a concentration such as a 25% sodium hydroxide, NaOH in a deionized (DI) water solution, to make a volume of about 10 mL to about 50 mL. This volume of solution is added to an about 100 mL volume of the other electroless plating composition constituents.
- DI deionized
- RHODAFAC RE 610 made by Aventis (formerly Rhone-Poulenc Hoechst).
- Triton x-100TTM made by Sigma-Aldrich.
- Other surfactants include cystine, polyethylene glycols, polypropylene glycol (PPG)/polyethylene glycol (PEG) (in a molecular range of approximately 200 to 10,000) in a concentration range of about 0.01 to 5 gram/liter, and the like.
- the primary metal may include the gold, silver, platinum iridium, and combinations thereof with the optional additive/dopant.
- a metallic compound forms that incorporates at least one of boron and phosphorus.
- gold is a primary metal for an electroless plating embodiment to form the flash plating layer 115
- the composition includes a gold solution to form a gold flash plating layer 115
- a metallic film forms that includes but is not limited by such combinations as Au, AuB, AuP, AuBP, AuAg, AuAgB, AuAgP, AuAgBP, AuPd, AuPdB, AuPdP, AuPdBP, AuPt, AuPtB, AuPtP, AuPtBP, AuIr, AuIrB, AuIrP, and AuIrBP.
- the concentrations are 70Au28Ag2B, by way of non-limiting example. In another example, where AuAgB is set forth, the concentrations are 95Au4.5Ag0.5B. In any event, the gold is at least the largest presence, the additive/dopant is the medium presence, and the boron and/or phosphorus, if present, is the smallest presence.
- the flash plating layer 115 uses silver as a primary metal for an electroless plating embodiment.
- the plating composition includes a silver solution to form a silver plating layer.
- metallic films form that include but are not limited by such combinations as Ag, AgB, AgP, AgBP, AgAu, AgAuB, AgAuP, AgAuBP, AgPd, AgPdB, AgPdP, AgPdBP, AgPt, AgPtB, AgPtP, AgPtBP, AgIr, AgIrB, AgIrP, and AgIrBP.
- the concentrations may be 70Ag28Au2B, by way of non-limiting example. In another example, where AgAuB is set forth, the concentrations are 95Ag4.5Au0.5B. In any event, the silver is at least the largest presence, the additive/dopant is the medium presence, and the boron and/or phosphorus, if present, is the smallest presence.
- the flash plating layer 115 uses platinum as a primary metal for an electroless plating embodiment.
- the plating composition includes a platinum solution to form a platinum plating layer.
- metallic films form that include but are not limited by such combinations as Pt, PtB, PtP, PtBP, PtAu, PtAuB, PtAuP, PtAuBP, PtPd, PtPdB, PtPdP, PtPdBP, PtAgB, PtAgP, PtAgBP, PtIr, PtIrB, PtIrP, and PtIrBP.
- platinum compounds as in other embodiments set forth in this disclosure, where a given element is listed first, second, third, etc., one embodiment includes the largest presence in the first-listed element, the second largest presence in the second listed element, etc.
- concentrations may be 70Pt28Au2B, by way of non-limiting example. In another example, where PtAuB is set forth, the concentrations are 95Pt4.5Au0.5B.
- the platinum is at least the largest presence
- the additive/dopant is the medium presence
- the boron and/or phosphorus, if present is the smallest presence.
- the heavy plating layer 117 is formed that in an embodiment is at least one of a more noble, or a softer (more ductile) metal than the flash plating layer 115 .
- the heavy plating layer 117 is selected from gold, doré, platinum, and other compositions that are more noble and more ductile than the flash plating layer 115 .
- One embodiment includes a heavy plating layer 117 that resists alloying with a bond wire during ordinary wire-bonding process flows.
- an aluminum or aluminum alloy bond wire 128 is attached to the heavy plating layer 117 .
- a gold or gold alloy bond wire 128 is attached to the heavy plating layer 117 .
- a silver or silver alloy bond wire 128 is attached to the heavy plating layer 117 .
- a doré bond wire 128 is attached to the heavy plating layer 117 .
- a platinum or platinum alloy bond wire 128 is attached to the heavy plating layer 117 .
- the heavy plating layer 117 is of a composition that is substantially immiscible with the material of the bond wire 128 under ordinary wire-bonding conditions.
- the formation of the heavy plating layer 117 is carried out according to vapor deposition techniques, or by liquid plating techniques as set forth herein.
- formation of the heavy plating layer 117 is carried out by electroless plating by using a gold-cyanide electroless plating solution, and the Merrill-Crowe technique.
- an atom-thick layer of zinc Zn, not pictured
- the gold-cyanide solution is contacted with the zinc which causes the reduction of the gold out of the gold-cyanide complex.
- the substrate 110 is contacted with a gold halide solution, and the Eh-pH environment of the solution is manipulated according to a technique by Pourbaix.
- the flash plating layer 115 acts as an autocatalytic surface to assist the selective precipitation of the heavy plating layer 117 .
- the heavy plating layer 117 is formed by a chemical vapor deposition (CVD) process that is carried out during which an organometallic gold vapor or a gold halide vapor is metered toward the semiconductor structure 110 , blanket deposited, and patterned with an etch.
- the heavy plating layer 117 is formed by a physical vapor deposition (PVD) process that is carried out in which a gold target is impinged under PVD conditions to form a blanket layer of gold that is subsequently patterned into the heavy plating layer 117 .
- CVD chemical vapor deposition
- PVD physical vapor deposition
- FIG. 3 illustrates a single board layout 300 that is part of a board layout array according to an embodiment.
- the detail of one board layout is depicted during an e-test, before pick-and place locating of the device 126 ( FIG. 1 ) upon the substrate 110 and wire bonding are carried out.
- a tungsten test probe tip 334 or the like is depicted as penetrating into the heavy plating layer ( FIG. 4 ), and being electrically coupled to the flash plating layer 115 without penetrating it.
- the test probe tip 234 under prior methods, experienced an ohmic resistance in a range from about 5 ohms ( ⁇ ) or greater.
- the ohmic resistance during an e-test is in a range from about 0.5 ⁇ to about 4 ⁇ . In another embodiment, the ohmic resistance during an e-test is in a range from about 0.75 ⁇ to about 2 ⁇ . In another embodiment, the ohmic resistance during an e-test is in a range from about 0.95 ⁇ to about 1.5 ⁇ . In another embodiment, the ohmic resistance during an e-test is about 1 ⁇ .
- the protective layer 114 protects the copper metallization 112 , the copper metallization 112 is protected from corrosion.
- the flash plating layer 115 FIG. 4 ) protects the copper metallization 112 from physical stresses, and the heavy plating layer 117 protects the copper metallization 112 from corrosive stresses.
- FIG. 4 is a detail section of a wire bond according to an embodiment.
- FIG. 4 illustrates an embodiment of the package 402 after e-test, or after further processing.
- a bond wire 128 is depicted as having been bonded to the heavy plating layer 117 .
- the metal of the bond wire 128 is selected from aluminum or an aluminum alloy, gold or a gold alloy, silver or a silver alloy, doré, or platinum or a platinum alloy.
- the heavy plating layer 117 is a material that resists alloying with bond wire 128 .
- One feature of an embodiment is the ability of the heavy plating layer 117 to bond with bond wire 128 , but not to alloy therewith.
- a bond wire article may be rejected by pulling or cutting the bond wires and repeating the bond wire process flow.
- the bond wire 128 is cut or pulled away from the heavy plating layer 117 , and wire bonding is repeated with no significant change in the ohmic resistance through the heavy plating layer 117 and the flash plating layer 115 . Accordingly, ohmic resistance in a second wire bonding process when compared to a first wire bonding process changes, by a range from about 50% reduction to about 150% improvement, and in another embodiment, from about 10% reduction to about 110% improvement.
- FIG. 5 is a plan view of a board layout array 500 according to an embodiment.
- a first side 518 of a substrate 510 is analogous to the first side 118 of the substrate 110 depicted in FIG. 1 .
- Within the board layout array 500 are depicted 16 unsingulated arrays 536 . No bus bars are present. Processing to achieve a flash plating layer and a heavy plating layer is accomplished by electroless plating and other techniques set forth in this disclosure.
- FIG. 5 also represents the board layout array 500 after an in situ e-test has been conducted on at least one of the unsingulated arrays 536 .
- an in situ e-test reference is made to the structure depicted in FIG. 3 . Because electroless plating has accomplished the flash plating- and the heavy plating layers of the bond finger, no shorting between unsingulated arrays is present to hinder the in situ e-test. Accordingly, rapid e-testing and notation of rejected and passed, layouts can be done before singulation of the board layout array 500 into individual board layouts.
- FIG. 6 is a process flow diagram according to an embodiment.
- the process flow indicates bond finger formation.
- the process 600 is understood to include forming a plating layer on a land pad for a ball attach, such as the land pad 120 depicted in FIG. 1 .
- the process commences by electrolessly plating a bond finger on a metallization.
- the bond finger includes a dual-layer structure such as a flash plating layer and a heavy plating layer.
- the process flow is completed at 610 .
- the process includes in situ testing of at least one board layout in a board layout array.
- the in situ testing allows for rapid testing of board layouts, and it avoids handling problems later in processing such as pick-and-place processing of an electronic device.
- the process flow is completed at 620 .
- the process continues by rejecting a board layout that has failed the in situ testing.
- the process flow is completed at 623 .
- the process continues by wire bonding the bond finger to an electronic device.
- the process flow is completed at 631 .
- the process flow takes an alternative path by pulling the wire bond and making a new wire bond.
- the heavy plating layer 117 ( FIG. 4 ) is a protective structure that allows for both in situ testing and, if necessary, pulling a wire bond and repeating the wire-bonding process.
- FIG. 7 is a depiction of a computing system 700 according to an embodiment.
- a computing system such as a computing system 700 of FIG. 7 .
- the computing system 700 includes at least one processor (not pictured), which is enclosed in a package 701 , a data storage system 712 , at least one input device such as keyboard 714 , and at least one output device such as monitor 716 , for example.
- the computing system 700 includes a processor that processes data signals, and it may include, for example, a microprocessor, available from Intel Corporation.
- the computing system 700 can include another user input device such as a mouse 718 , for example.
- a computing system 700 embodying components in accordance with the claimed subject matter may include any system that utilizes a microelectronic device package, which may include, for example, a data storage device such as dynamic random access memory, polymer memory, flash memory, and phase-change memory.
- the microelectronic device package can also include a die that contains a digital signal processor (DSP), a micro controller, an application specific integrated circuit (ASIC), or a microprocessor.
- DSP digital signal processor
- ASIC application specific integrated circuit
- a die can be packaged with an embodiment of the bond finger and/or land pad for a ball attach, and placed in a portable device such as a wireless communicator or a hand-held such as a personal data assistant and the like.
- a die that can be packaged with an embodiment of the bond finger and/or land pad for a ball attach and placed in a vehicle such as an automobile, a locomotive, a watercraft, an aircraft, or a spacecraft.
Abstract
A wire-bonding substrate is described. The wire-bonding substrate includes a copper metallization and a gold surface finish disposed above and on the copper metallization. The gold surface finish completes a structure that includes at least one of a bond finger for wire bonding of a first side of the substrate, and a land pad for a ball attach on a second side of the substrate. A process of forming the surface finish is also disclosed. An electronic package is also disclosed that uses the surface finish on the wire-bonding substrate. A method of assembling an electronic package is also disclosed that includes the surface finish on the wire-bonding substrate. A computing system is also described that includes the surface finish on the wire-bonding substrate.
Description
- This application is a divisional of U.S. patent application Ser. No. 10/608,059, filed on Jun. 27, 2003, which is incorporated herein by reference.
- Disclosed embodiments relate to wire bonding for a metallization process flow. More particularly, disclosed embodiments relate to an electroless plating process flow that can be followed by in situ electrical testing (e-test), and for a wire-bonding process flow upon a copper bond finger or a copper land for a ball attach.
- Electroplating metallization process flows are carried out to prepare bond fingers and land pads for electrical connections upon substrates. Such substrates include very-fine ball-grid array (vfBGA), stacked chip-scale package (SCSP), plastic ball-grid array (PBGA) and others. During the wire bonding process, a bond wire is used to make contact between a board layout and a metallization pad on a chip. At the edge of the array where a bus bar is exposed, this process flow often causes significant corrosion particularly if it is copper. The result is an unacceptable yield loss during assembly process, including wire-bonding process and singulation process or a field failure after the article has been placed into service.
- During and after the wire bonding process, corrosion can occur in the exposed residual of the bus bar. The corrosion can be a result from at least one of several environments or other conditions. Other corrosion can occur where the wire bond meets the bond finger. Processing conditions including back-end-of-line (BEOL) testing such as a hot ambient steam test (HAST) and/or burn-in, add to corrosion. Other processing conditions add to corrosion including the galvanic differential that is established between the two disparate metals of a bond finger and a wire bond. Once corrosion begins, a variable and unpredictable contact resistance (CRES) occurs between the wire bond and the bond finger. Additionally during e-test, a copper scumming of the probe tip requires frequent and unscheduled cleaning.
- In order to understand the manner in which embodiments are obtained, a more particular description of various embodiments briefly described above will be rendered by reference to the appended drawings. These drawings depict embodiments that are not necessarily drawn to scale and are not to be considered to be limiting of its scope. Some embodiments will be described and explained with additional specificity and detail through the use of the accompanying drawings in which:
-
FIG. 1 is a cross-section of a package according to an embodiment; -
FIG. 2 is a detail section taken fromFIG. 1 ; -
FIG. 3 illustrates a single board layout that is part of a board layout array according to an embodiment; -
FIG. 4 . is a detail section of a wire bond according to an embodiment; -
FIG. 5 is a plan view of a board layout array according to an embodiment; -
FIG. 6 is a process flow diagram according to various embodiments; and -
FIG. 7 is a depiction of a computing system according to an embodiment. - The following description includes terms, such as upper, lower, first, second, etc. that are used for descriptive purposes only and are not to be construed as limiting. The embodiments of a device or article described herein can be manufactured, used, or shipped in a number of positions and orientations. The terms “die” and “processor” generally refer to the physical object that is the basic workpiece that is transformed by various process operations into the desired integrated circuit device. A board is typically a copper-overlay structure that is insulated and that acts as a mounting substrate for the die. A die is usually singulated from a wafer, and wafers may be made of semiconducting, non-semiconducting, or combinations of semiconducting and non-semiconducting materials.
- Reference will now be made to the drawings wherein like structures will be provided with like reference designations. In order to show the structure and process embodiments most clearly, the drawings included herein are diagrammatic representations of embodiments. Thus, the actual appearance of the fabricated structures, for example in a photomicrograph, may appear different while still incorporating the essential structures of embodiments. Moreover, the drawings show only the structures necessary to understand the embodiments. Additional structures known in the art have not been included to maintain the clarity of the drawings.
- Disclosed embodiments relate to a wire-bond process flow that eliminates copper corrosion at the edge of the package, and that minimizes corrosion in the bond finger or the land pad for a ball attach. In an embodiment, a structure embodiment is disclosed that resists corrosion of the copper pad or other metallization during processing, testing, and field use. In another embodiment, a structure embodiment is used in an electrical testing (e-test) during board pre-sorting, which includes in situ testing of a metallization layout for an individual board in a board layout array. The e-test minimizes e-test error but also lowers the e-test resistance. In an embodiment, an e-test method is disclosed that uses the structure embodiment.
- A method of in situ testing means that an individual array is e-tested while the array is unsingulated from at least one other array. In an embodiment, the method of in situ testing means that an individual array is e-tested while the array is unsingulated from all other layouts in the array of wire-bonding substrates.
-
FIG. 1 is a cross-section of apackage 101 according to an embodiment. Thepackage 101 includes asubstrate 110 that has been singulated from aboard layout array 500 in (seeFIG. 5 ). Acopper metallization 112 is represented in simplified manner as the board layout. Thecopper metallization 112 is covered by aprotective layer 114. Abond finger 116 is depicted as extending through theprotective layer 114 upon afirst side 118 of thesubstrate 110. Aland pad 120 for a ball attach is depicted as extending through theprotective layer 114 upon asecond side 122 of thesubstrate 110. Thebond finger 116 and theland pad 120 are coupled through thesubstrate 110 by aninterconnect 124 that is depicted in simplified form. -
FIG. 1 also depicts adevice 126 that is coupled to thesubstrate 110 with abond wire 128, between adie bond pad 130 and thebond finger 116. Additionally, thedevice 126 is coupled to abump 132 through theinterconnect 124. - At the
edge 134 of thepackage 101, theprotective layer 114 acts to protect thecopper metallization 112. In previous packages that needed a bus bar, copper was exposed at the package edge, which could lead to bus bar corrosion and package damage. Theprotective layer 114 can be the green ink, known in the art as liquid photo solder resistant (LPSR), but it can also be a polyimide material. - The
device 126, thebond finger 116, and thebond wire 128 are protected by anencapsulant 136. In the embodiment depicted inFIG. 1 , the encapsulant 136 is depicted as having a contoured profile. Other profiles such as a rectangular profile can be chosen depending upon the application of the bond-finger technology. After the package is mounted at thebump 132 to a larger mounting substrate (not pictured), underfill material (not pictured) is flowed between thebumps 132 to protect thebumps 132 and theland pads 120. -
FIG. 2 is a detail section taken from the depiction inFIG. 1 . InFIG. 2 , the detail section taken fromFIG. 1 relates to a bond finger. The technology, however, is equally applicable to a land pad for a ball attach 120 (FIG. 1 ). InFIG. 2 , a portion of thecopper metallization 112 is depicted, along with theprotective layer 114, thebond finger 116, and theencapsulation material 136. Optional to theencapsulation material 136, afiller material 137 is included for thermal management. Afiller material 137 can include such materials as graphite, diamond, metal particles, and inorganic dielectric particles according to a contemplated use of thepackage 101. - In an embodiment, the
bond finger 116 includes aflash plating layer 115, and aheavy plating layer 117. Theflash plating layer 115, and aheavy plating layer 117 are also respectively referred to as afirst plating layer 115 and asecond plating layer 117, and collectively, they are referred to as ametallic surface finish 116 above and on thecopper metallization 112. In a first process flow, theflash plating layer 115 is disposed above and on thecopper metallization 112. Theflash plating layer 115 acts as a penetration barrier that may otherwise prevent damage by a test probe tip during in situ e-test according to an embodiment. Theflash plating layer 115 may also act as a seed layer for thesecond plating layer 117. - In an embodiment, the
copper metallization 112 has a thickness range from about 0.1 micrometer (μm) to about 30 μm. In an embodiment, thecopper metallization 112 has a thickness range from about 10 μm to about 20 μm. In an embodiment, thebond finger 116 has an overall thickness in a range from about 0.01 μm to about 10 μm. In an embodiment, thebond finger 116 has an overall thickness in a range from about 0.03 μm to about 1 μm. In an embodiment, thecopper metallization 112 and thebond finger 116 have an overall thickness in a range from about 15.3 μm to about 31 μm. - For the
bond finger 116 in an embodiment, the thickness of theflash plating layer 115 is in a range from about 10 Å to about 10,000 Å, and the thickness of theheavy plating layer 117 makes up the difference to the overall thickness of thebond finger 116 as set forth above. Accordingly, where theflash plating layer 115 is about 10 Å, theheavy plating layer 117 is from about 0.009 μm to about 30 μm. In an embodiment, theflash plating layer 115 is about one-tenth the thickness of theheavy plating layer 117. In an embodiment, theflash plating layer 115 is about one-fifth the thickness of theheavy plating layer 117. In an embodiment, theflash plating layer 115 is about one-third the thickness of theheavy plating layer 117. Accordingly, the proportional thicknesses can be applied to the various disclosed heavy plating layers 117. - In an embodiment, the
copper metallization 112 is generically referred to as ametallization 112. According to this embodiment, the materials of theflash plating layer 115 theheavy plating layer 117 impart a quality upon themetallization 112 that protects the metallization from corrosion and from damage during e-test. For convenience, however, themetallization 112 is referred to hereinafter as thecopper metallization 112. In an embodiment, theflash plating layer 115 is less noble or of equal electrochemical potential to theheavy plating layer 117. In an embodiment, theflash plating layer 115 is harder than theheavy plating layer 117, and theheavy plating layer 117 is more ductile than theflash plating layer 115. - In an embodiment, the
flash plating layer 115 is a precious metal or precious metal alloy. Theflash plating layer 115 is formed by a deposition process flow that is electroless plating. In an embodiment, the precious metal for theflash plating layer 115 includes silver (Ag), gold (Au), platinum (Pt), and combinations thereof. In an embodiment, theflash plating layer 115 is primarily gold. In an embodiment, theflash plating layer 115 is primarily silver. In an embodiment, the precious metal for theflash plating layer 115 includes nickel (Ni), palladium (Pd), platinum (Pt), and combinations thereof. In an embodiment, theflash plating layer 115 is primarily platinum. In another embodiment, precious metal for theflash plating layer 115 includes cobalt (Co), rhodium (Rh), iridium (Ir), and combinations thereof. In an embodiment, theflash plating layer 115 is primarily iridium. - One property embodiment is that the
flash plating layer 115 exhibits sufficient adhesion to thecopper metallization 112 that liftoff or spalling thereof will not occur during fabrication, test, and ordinary field use. Another property embodiment is that theflash plating layer 115 is hard enough that an ordinary tungsten test probe or the like, will not penetrate theflash plating layer 115 during ordinary e-test conditions. - In another embodiment, the
flash plating layer 115 includes an additive/dopant that is selected from nickel, palladium, cobalt, tungsten, chromium, titanium, ti-tungsten (TiW), zirconium, hafnium, and the like. In an embodiment, the additive/dopant is supplied with the electroless plating solution in a concentration range from about 0.01 gram/liter to about 2 gram/liter. In another embodiment, the additive/dopant is supplied in a concentration range from about 0.05 gram/liter to about 1 gram/liter. - One feature of electroless plating of the
flash plating layer 115 is that, due to the chemically-induced oxidation-reduction reaction that is carried out only at chemically enabled sites, no post-deposition patterning and etching needs to be done. Another feature of electroless plating of theflash plating layer 115 is that no bus bars are needed to impose cathodic behavior to thecopper metallization 112. Consequently, there is no need for a bus bar structure, which would otherwise be susceptible to corrosion at the edge of thepackage 101. Another feature of electroless plating of theflash plating layer 115 is, because no bus bars are needed to impose cathodic behavior to thecopper metallization 112, in situ testing is possible for a board that has not been singulated from a board layout array (seeFIG. 5 ). - According to an embodiment, the
substrate 110 is immersed in a bath that contains one or more metal ions, and reduction of the ions occurs at the exposed portion of thecopper metallization 112 to form theflash plating layer 115. - According to an embodiment, the
flash plating layer 115 is a precious metal or metal alloy that has a standard electrochemical potential that is equal to or greater than themetallization 112, in this embodiment, acopper metallization 112. In conjunction with theheavy plating layer 117 and according to an embodiment, theflash plating layer 115 is less noble than or of equal electrochemical potential to theheavy plating layer 117. - The metal ion or ions that are used to form the
flash plating layer 115 may be selected from various metals or combinations as set forth above. In an embodiment, the metal is selected from at least one primary metal and from zero to at least one secondary metal. In an embodiment, the at least one primary metal is selected from Pd, Pt, Ir, Ag, Au, and combinations thereof. In another embodiment, the at least one primary metal is selected from a combination of at least two metals that combine metals from the above-referenced groups. In an embodiment, the primary metal(s) is Au, supplied in a concentration range from about 2 gram/liter to about 50 gram/liter. In another embodiment, the primary metal(s) is Au, supplied in a concentration range from about 5 gram/liter to about 35 gram/liter. Other primary metals can be supplied based upon a mole equivalent to the Au concentrations. - Reducing agents are provided to assist in assuring metal deposition of the
flash plating layer 115 as well as theheavy plating layer 117. The reducing agents are used because the chemical environment of the substrate onto which the metal deposits continues to change. In an embodiment, initial deposition of a metal ion onto thecopper metallization layer 112 may be autocatalytic. The changing chemical environment, however, may interrupt the autocatalytic deposition process. In an embodiment, where deposition is upon thecopper metallization layer 112, initial deposition will be achieved in the presence of thecopper metallization layer 112. Consequently, thecopper metallization layer 112 affects the initial, presumably oxidation-reduction (REDOX) deposition chemistry. However, as thecopper metallization layer 112 is covered, by way of non-limiting example, by aflash plating layer 115 of gold, the REDOX chemical environment changes from a gold-onto-copper plating, to a gold-onto-gold plating. Accordingly, a reducing agent(s) is provided to assure continued gold plating despite the changed substrate environment. - In an embodiment, the electroless plating composition is combined with from zero to at least one primary reducing agent in a mixture of solvents. In an embodiment, a primary reducing agent including boron (B) is provided. Primary reducing agents that can be utilized for this application include ammonium agents, alkali metal agents, alkaline earth metal borohydride agents, and the like, and combinations thereof. In an embodiment, inorganic primary reducing agent embodiments include sodium borohydride, lithium borohydride, zinc borohydride, and the like, and combinations thereof. In an embodiment, an organic primary reducing agent is dimethylaminoborane (DMAB). In another embodiment, other aminoboranes are used such as diethylaminoborane, morpholine borane, combinations thereof, and the like. In an embodiment, the primary reducing agent(s) is supplied in a concentration range from about 1 gram/liter to about 30 gram/liter. In another embodiment, the primary reducing agent(s) is supplied in a concentration range from about 2 gram/liter to about 20 gram/liter.
- In an embodiment, a secondary reducing agent is provided to assist the changing chemical environment during deposition of the primary metal and optional secondary metal. However, the secondary reducing agent may be used alone, without the primary reducing agent. In an embodiment a phosphorus-containing compound is selected as the secondary reducing agent. Phosphorus-containing compounds may include hypophosphites. In an embodiment, the hypophosphite is selected from organic hypophosphites such as ammonium hypophosphite and the like.
- In an embodiment, the hypophosphite is selected from inorganic hypophosphites such as sodium hypophosphite and the like. One embodiment includes an inorganic phosphorus-containing compound such as hypophosphites of lithium, sodium, potassium, and mixtures thereof. One embodiment includes an inorganic phosphorus-containing compound such as hypophosphites of magnesium, calcium, strontium, and mixtures thereof. One embodiment includes an inorganic phosphorus-containing compound such as nickel hypophosphite and the like. One embodiment includes an inorganic phosphorus-containing compound such as hypophosphorous acid and the like.
- Other secondary reducing agents are selected from sulfites, bisulfites, hydrosulfites, metabisulfites, and the like. Other secondary reducing agents are selected from dithionates, and tetrathionates, and the like. Other secondary reducing agents are selected from thiosulfates, thioureas, and the like. Other secondary reducing agents are selected from hydrazines, hydroxylamines, aldehydes, glyoxylic acid, and reducing sugars. In another embodiment, the secondary reducing agent is selected from diisobutylaluminum hydride, sodium bis(2-methoxyethoxy)aluminum hydride, and the like.
- In an embodiment, the secondary reducing agent(s) is supplied in a concentration range from about 0 gram/liter to about 5 gram/liter. In another embodiment, the secondary reducing agent(s) is supplied in a concentration range from about 1 gram/liter to about 2 gram/liter.
- In an embodiment, the primary reducing agent is DMAB in a concentration range from about 1 gram/liter to about 30 gram/liter, and the secondary reducing agent is ammonium hypophosphite in a concentration range from about 0 gram/liter to about 2 gram/liter. Other embodiments include primary and secondary reducing agents that are substituted for DMAB and ammonium hypophosphite, or one of them, as long as they approximate the gram equivalent amounts of the primary and secondary reducing agents of the DMAB and the ammonium hypophosphite. The gram equivalent amounts may be adjusted by various means, such as according to the comparative dissociation constants of the reducing agents.
- In addition to the reducing agents, other agents may be added such as alkaline metal-free chelating agents. Embodiments of chelating agents include citric acid, ammonium chloride, glycine, acetic acid, malonic acid, and the like in concentration range from about 5 gram/liter to about 70 gram/liter.
- A complexing agent and a buffering agent are also used to hold the metal ion(s) in solution until deposition is appropriate. In an embodiment, an organic sulfate salt compound is used such as ammonium sulfate, (NH)2SO4 and the like. Other complexing and buffering agents may be selected that have an effective gram equivalent amount to the (NH)2SO4 such as copper sulfate, CuSO4. In an embodiment, the complexing/buffering agent is supplied in a concentration range from about 50 gram/liter to about 1,000 gram/liter. In another embodiment, the complexing/buffering agent is supplied in a concentration range from about 80 gram/liter to about 600 gram/liter.
- Various pH-adjusting compositions may be used including organic and inorganic bases. That a compound is basic can be easily confirmed by dipping pH test paper, measuring its aqueous solution using a pH meter, observing the discoloration caused by an indicator, measuring the adsorption of carbonic acid gas, and by other methods.
- In an embodiment, the organic base compounds that can be used include organic amines such as pyridine, pyrrolidine, combinations thereof, and the like. Other embodiments include methylamine, dimethylamine, trimethylamine, combinations thereof, and the like. Other embodiments include ethylamine, diethylamine, triethylamine, combinations thereof, and the like. Other embodiments include tetramethylammonium hydroxide (TMAH), tetraethyl ammonium hydroxide (TEAH), tetrapropyl ammonium hydroxide (TPAH), tetrabutyl ammonium hydroxide (TBAH), combinations thereof, and the like. Other embodiments include aniline, toluidine, and the like.
- In an embodiment, the organic base includes TMAH in a concentration range from about 30 mL to about 150 mL, added to a 100 mL volume of the other constituents of the electroless plating solution. Other embodiments include the gram equivalent amounts of the organic base compounds set forth herein.
- In an embodiment, the inorganic base compounds that can be used are salts of strong bases and weak acids. In an embodiment, alkali metal acetates, alkaline earth metal acetates, and combinations thereof are used. In an embodiment, alkali metal propionates, alkaline earth metal propionates, and combinations thereof are used. In an embodiment, alkali metal carbonates, alkaline earth metal carbonates, and combinations thereof are used. In an embodiment, alkali metal hydroxides, alkaline earth metal hydroxides, and combinations thereof are used. In an embodiment, combinations of at least two of the acetates, propionates, carbonates, and hydroxides are used.
- Inorganic base compounds may be provided in a concentration such as a 25% sodium hydroxide, NaOH in a deionized (DI) water solution, to make a volume of about 10 mL to about 50 mL. This volume of solution is added to an about 100 mL volume of the other electroless plating composition constituents. Other embodiments include the gram equivalent amounts of the inorganic base compounds set forth herein.
- Other compounds may be added to the electroless plating composition such as surface active agents. One commercial surfactant is
RHODAFAC RE 610, made by Aventis (formerly Rhone-Poulenc Hoechst). Another commercial surfactant is Triton x-100T™ made by Sigma-Aldrich. Other surfactants include cystine, polyethylene glycols, polypropylene glycol (PPG)/polyethylene glycol (PEG) (in a molecular range of approximately 200 to 10,000) in a concentration range of about 0.01 to 5 gram/liter, and the like. - Several combinations of primary and secondary metals are achievable according to various embodiments. The primary metal may include the gold, silver, platinum iridium, and combinations thereof with the optional additive/dopant. In an embodiment, because of the presence of at least one of the primary and secondary reducing agents, a metallic compound forms that incorporates at least one of boron and phosphorus.
- In an embodiment, gold is a primary metal for an electroless plating embodiment to form the
flash plating layer 115, the composition includes a gold solution to form a goldflash plating layer 115. According to an embodiment, where gold is the primary metal, because of the electroless plating bath environment, a metallic film forms that includes but is not limited by such combinations as Au, AuB, AuP, AuBP, AuAg, AuAgB, AuAgP, AuAgBP, AuPd, AuPdB, AuPdP, AuPdBP, AuPt, AuPtB, AuPtP, AuPtBP, AuIr, AuIrB, AuIrP, and AuIrBP. In these gold compounds, as in other embodiments set forth in this disclosure, where a given element is listed first, second, third, etc., one embodiment includes the largest presence in the first-listed element, the second largest presence in the second listed element, etc. Thus, where AuAgB is set forth, the concentrations are 70Au28Ag2B, by way of non-limiting example. In another example, where AuAgB is set forth, the concentrations are 95Au4.5Ag0.5B. In any event, the gold is at least the largest presence, the additive/dopant is the medium presence, and the boron and/or phosphorus, if present, is the smallest presence. - In another embodiment, the
flash plating layer 115 uses silver as a primary metal for an electroless plating embodiment. The plating composition includes a silver solution to form a silver plating layer. According to an embodiment, where silver is the primary metal, because of the electroless plating bath environment, metallic films form that include but are not limited by such combinations as Ag, AgB, AgP, AgBP, AgAu, AgAuB, AgAuP, AgAuBP, AgPd, AgPdB, AgPdP, AgPdBP, AgPt, AgPtB, AgPtP, AgPtBP, AgIr, AgIrB, AgIrP, and AgIrBP. In these silver compounds, as in other embodiments set forth in this disclosure, where a given element is listed first, second, third, etc., one embodiment includes the largest presence in the first-listed element, the second largest presence in the second listed element, etc. Thus, where AgAuB is set forth, the concentrations may be 70Ag28Au2B, by way of non-limiting example. In another example, where AgAuB is set forth, the concentrations are 95Ag4.5Au0.5B. In any event, the silver is at least the largest presence, the additive/dopant is the medium presence, and the boron and/or phosphorus, if present, is the smallest presence. - In another embodiment, the
flash plating layer 115 uses platinum as a primary metal for an electroless plating embodiment. The plating composition includes a platinum solution to form a platinum plating layer. According to an embodiment, where platinum is the primary metal, because of the electroless plating bath environment, metallic films form that include but are not limited by such combinations as Pt, PtB, PtP, PtBP, PtAu, PtAuB, PtAuP, PtAuBP, PtPd, PtPdB, PtPdP, PtPdBP, PtAgB, PtAgP, PtAgBP, PtIr, PtIrB, PtIrP, and PtIrBP. In these platinum compounds, as in other embodiments set forth in this disclosure, where a given element is listed first, second, third, etc., one embodiment includes the largest presence in the first-listed element, the second largest presence in the second listed element, etc. Thus, where PtAuB is set forth, the concentrations may be 70Pt28Au2B, by way of non-limiting example. In another example, where PtAuB is set forth, the concentrations are 95Pt4.5Au0.5B. In any event, the platinum is at least the largest presence, the additive/dopant is the medium presence, and the boron and/or phosphorus, if present, is the smallest presence. - The
heavy plating layer 117 is formed that in an embodiment is at least one of a more noble, or a softer (more ductile) metal than theflash plating layer 115. In an embodiment, theheavy plating layer 117 is selected from gold, doré, platinum, and other compositions that are more noble and more ductile than theflash plating layer 115. - One embodiment includes a
heavy plating layer 117 that resists alloying with a bond wire during ordinary wire-bonding process flows. In an embodiment, an aluminum or aluminumalloy bond wire 128 is attached to theheavy plating layer 117. In an embodiment, a gold or goldalloy bond wire 128 is attached to theheavy plating layer 117. In an embodiment, a silver or silveralloy bond wire 128 is attached to theheavy plating layer 117. In an embodiment, adoré bond wire 128 is attached to theheavy plating layer 117. In an embodiment, a platinum or platinumalloy bond wire 128 is attached to theheavy plating layer 117. - In such embodiments, the
heavy plating layer 117 is of a composition that is substantially immiscible with the material of thebond wire 128 under ordinary wire-bonding conditions. - The formation of the
heavy plating layer 117 is carried out according to vapor deposition techniques, or by liquid plating techniques as set forth herein. In an embodiment, formation of theheavy plating layer 117 is carried out by electroless plating by using a gold-cyanide electroless plating solution, and the Merrill-Crowe technique. In this embodiment, an atom-thick layer of zinc (Zn, not pictured) is pre-plated onto theflash plating layer 115 by an electroless process that does not substantially cover theprotective layer 114, and the gold-cyanide solution is contacted with the zinc which causes the reduction of the gold out of the gold-cyanide complex. - In another electroless plating embodiment, the
substrate 110 is contacted with a gold halide solution, and the Eh-pH environment of the solution is manipulated according to a technique by Pourbaix. In an embodiment, theflash plating layer 115 acts as an autocatalytic surface to assist the selective precipitation of theheavy plating layer 117. - In another embodiment, the
heavy plating layer 117 is formed by a chemical vapor deposition (CVD) process that is carried out during which an organometallic gold vapor or a gold halide vapor is metered toward thesemiconductor structure 110, blanket deposited, and patterned with an etch. In another embodiment, theheavy plating layer 117 is formed by a physical vapor deposition (PVD) process that is carried out in which a gold target is impinged under PVD conditions to form a blanket layer of gold that is subsequently patterned into theheavy plating layer 117. -
FIG. 3 illustrates asingle board layout 300 that is part of a board layout array according to an embodiment. The detail of one board layout is depicted during an e-test, before pick-and place locating of the device 126 (FIG. 1 ) upon thesubstrate 110 and wire bonding are carried out. A tungstentest probe tip 334 or the like is depicted as penetrating into the heavy plating layer (FIG. 4 ), and being electrically coupled to theflash plating layer 115 without penetrating it. The test probe tip 234 under prior methods, experienced an ohmic resistance in a range from about 5 ohms (Ω) or greater. According to an embodiment, the ohmic resistance during an e-test is in a range from about 0.5 Ω to about 4 Ω. In another embodiment, the ohmic resistance during an e-test is in a range from about 0.75 Ω to about 2 Ω. In another embodiment, the ohmic resistance during an e-test is in a range from about 0.95 Ω to about 1.5 Ω. In another embodiment, the ohmic resistance during an e-test is about 1 Ω. - Under previous process flows, and according to previous board architectures, corrosion of the
metallization 112 at the edge of the singulated board could be significant enough to cause the rejection during the probe for sort e-test. According to an embodiment, because theprotective layer 114 protects thecopper metallization 112, thecopper metallization 112 is protected from corrosion. According to an embodiment, the flash plating layer 115 (FIG. 4 ) protects thecopper metallization 112 from physical stresses, and theheavy plating layer 117 protects thecopper metallization 112 from corrosive stresses. -
FIG. 4 . is a detail section of a wire bond according to an embodiment.FIG. 4 illustrates an embodiment of thepackage 402 after e-test, or after further processing. Abond wire 128 is depicted as having been bonded to theheavy plating layer 117. As set forth herein, the metal of thebond wire 128 is selected from aluminum or an aluminum alloy, gold or a gold alloy, silver or a silver alloy, doré, or platinum or a platinum alloy. In an embodiment, theheavy plating layer 117 is a material that resists alloying withbond wire 128. - One feature of an embodiment is the ability of the
heavy plating layer 117 to bond withbond wire 128, but not to alloy therewith. In some applications, a bond wire article may be rejected by pulling or cutting the bond wires and repeating the bond wire process flow. According to an embodiment, because thecopper metallization 112 is significantly protected from both physical and corrosive stresses, thebond wire 128 is cut or pulled away from theheavy plating layer 117, and wire bonding is repeated with no significant change in the ohmic resistance through theheavy plating layer 117 and theflash plating layer 115. Accordingly, ohmic resistance in a second wire bonding process when compared to a first wire bonding process changes, by a range from about 50% reduction to about 150% improvement, and in another embodiment, from about 10% reduction to about 110% improvement. -
FIG. 5 is a plan view of aboard layout array 500 according to an embodiment. Afirst side 518 of asubstrate 510 is analogous to thefirst side 118 of thesubstrate 110 depicted inFIG. 1 . Within theboard layout array 500 are depicted 16unsingulated arrays 536. No bus bars are present. Processing to achieve a flash plating layer and a heavy plating layer is accomplished by electroless plating and other techniques set forth in this disclosure. -
FIG. 5 also represents theboard layout array 500 after an in situ e-test has been conducted on at least one of theunsingulated arrays 536. For an in situ e-test, reference is made to the structure depicted inFIG. 3 . Because electroless plating has accomplished the flash plating- and the heavy plating layers of the bond finger, no shorting between unsingulated arrays is present to hinder the in situ e-test. Accordingly, rapid e-testing and notation of rejected and passed, layouts can be done before singulation of theboard layout array 500 into individual board layouts. -
FIG. 6 is a process flow diagram according to an embodiment. The process flow indicates bond finger formation. Theprocess 600, however, is understood to include forming a plating layer on a land pad for a ball attach, such as theland pad 120 depicted inFIG. 1 . - At 610, the process commences by electrolessly plating a bond finger on a metallization. The bond finger includes a dual-layer structure such as a flash plating layer and a heavy plating layer. In an embodiment, the process flow is completed at 610.
- At 620, the process includes in situ testing of at least one board layout in a board layout array. The in situ testing allows for rapid testing of board layouts, and it avoids handling problems later in processing such as pick-and-place processing of an electronic device. In an embodiment, the process flow is completed at 620.
- At 622, the process continues by rejecting a board layout that has failed the in situ testing. In an embodiment, the process flow is completed at 623.
- At 630 the process continues by wire bonding the bond finger to an electronic device. In an embodiment, the process flow is completed at 631.
- At 632, the process flow takes an alternative path by pulling the wire bond and making a new wire bond. In one particular exemplary embodiment, the heavy plating layer 117 (
FIG. 4 ) is a protective structure that allows for both in situ testing and, if necessary, pulling a wire bond and repeating the wire-bonding process. - At 634, a wire bond is pulled and the board layout array is re-tested. Processing can then be continued.
-
FIG. 7 is a depiction of acomputing system 700 according to an embodiment. One or more of the foregoing embodiments of a bond finger or a land pad for a ball attach may be utilized in a computing system, such as acomputing system 700 ofFIG. 7 . Thecomputing system 700 includes at least one processor (not pictured), which is enclosed in apackage 701, adata storage system 712, at least one input device such askeyboard 714, and at least one output device such asmonitor 716, for example. Thecomputing system 700 includes a processor that processes data signals, and it may include, for example, a microprocessor, available from Intel Corporation. In addition to thekeyboard 714, thecomputing system 700 can include another user input device such as amouse 718, for example. - For purposes of this disclosure, a
computing system 700 embodying components in accordance with the claimed subject matter may include any system that utilizes a microelectronic device package, which may include, for example, a data storage device such as dynamic random access memory, polymer memory, flash memory, and phase-change memory. The microelectronic device package can also include a die that contains a digital signal processor (DSP), a micro controller, an application specific integrated circuit (ASIC), or a microprocessor. - It can now be appreciated that embodiments set forth in this disclosure can be applied to devices and apparatuses other than a traditional computer. For example, a die can be packaged with an embodiment of the bond finger and/or land pad for a ball attach, and placed in a portable device such as a wireless communicator or a hand-held such as a personal data assistant and the like. Another example is a die that can be packaged with an embodiment of the bond finger and/or land pad for a ball attach and placed in a vehicle such as an automobile, a locomotive, a watercraft, an aircraft, or a spacecraft.
- It is emphasized that the Abstract is provided to comply with 37 C.F.R. § 1.72(b) requiring an Abstract that will allow the reader to quickly ascertain the nature and gist of the technical disclosure. It is submitted with the understanding that it will not be used to interpret or limit the scope or meaning of the claims.
- In the foregoing Detailed Description, various features are grouped together in a single embodiment for the purpose of streamlining the disclosure. This method of disclosure is not to be interpreted as reflecting an intention that the claimed embodiments of the invention require more features than are expressly recited in each claim. Rather, as the following claims reflect, inventive subject matter lies in less than all features of a single disclosed embodiment. Thus the following claims are hereby incorporated into the Detailed Description, with each claim standing on its own as a separate preferred embodiment.
- It will be readily understood to those skilled in the art that various other changes in the details, material, and arrangements of the parts and method stages which have been described and illustrated in order to explain the nature of this subject matter may be made without departing from the principles and scope of the subject matter as expressed in the subjoined claims.
Claims (20)
1-8. (canceled)
9. A package comprising:
a wire bonding substrate including a first surface and a second surface, wherein the substrate includes at least one of:
a bond finger disposed on the first surface, wherein the bond finger includes a copper substrate, and a gold surface finish above and on the copper substrate; and
a land pad for a ball attach on the second surface, wherein the land pad includes a copper substrate, and a gold surface finish below and on the copper substrate; and
an electronic device, wherein the electronic device is wire-bonded to the bond finger.
10. The package according to claim 9 , wherein the gold surface finish includes a first plating layer above and on the metallization, and a second plating layer above and on the first plating layer, and wherein the gold surface finish is in a thickness range from about 0.01 μm to about 10 μm.
11. The package according to claim 9 , wherein the package is disposed in one of a computer, a wireless communicator, a hand-held device, an automobile, a locomotive, an aircraft, a watercraft, and a spacecraft.
12. A process comprising:
electroless plating a metallic surface finish upon a metallization, wherein the metallization is a layout that is disposed upon a wire-bonding substrate including a first surface and a second surface, and wherein the metallic surface finish includes at least one of:
a bond finger disposed on the first surface; and
a land pad for a ball attach on the second surface.
13. The process according to claim 12 , wherein electroless plating a metallic surface finish upon a metallization includes:
plating a first layer above and on the metallization, wherein the first layer is selected from gold, silver, platinum, iridium, and combinations thereof.
14. The process according to claim 12 , wherein electroless plating a metallic surface finish upon a metallization includes:
plating a first layer above and on the metallization; and
plating a second layer above and on the first layer, wherein the second layer has an equal or greater electrochemical potential than the first layer, and wherein the second layer is selected from gold, silver, platinum, iridium, and combinations thereof.
15. The process according to claim 12 , wherein electroless plating a metallic surface finish upon a metallization includes:
plating a first layer above and on the metallization, wherein the first layer is in a thickness range from about 10 Å to about 10,000 Å; and
plating a second layer above and on the first layer, and wherein the metallic surface finish has an overall thickness in a range from about 0.01 μm to about 10 μm.
16. The process according to claim 12 , wherein the metallization includes a copper metallization, wherein electroless plating a metallic surface finish upon a metallization includes:
plating a first layer above and on the metallization, wherein the first layer is selected from gold, gold alloy, silver, silver alloy, platinum, platinum alloy, iridium, iridium alloy, and combinations thereof, and wherein the first layer is in a thickness range from about 10 Å to about 10,000 Å; and
plating a second layer above and on the first layer, wherein the second layer has an equal or greater electrochemical potential than the first layer, and wherein the metallic surface finish has an overall thickness in a range from about 0.01 μm to about 10 μm.
17. A method comprising:
in a board layout array of wire-bonding substrates, in situ electrically testing a layout of an individual wire-bonding substrate.
18. The method according to claim 17 , wherein testing includes simultaneously electrically testing more than one wire-bonding substrate.
19. The method according to claim 17 , following testing, the method including:
rejecting and/or passing each board layout in the array; and
singulating each board layout from the array.
20. The method according to claim 17 , following testing, the method including:
rejecting and/or passing each board layout in the array; and
wirebonding an electronic device to at least one board layout in the array.
21. The method according to claim 17 , following testing, the method including:
rejecting and/or passing each board layout in the array;
wirebonding an electronic device to at least one board layout in the array; followed by singulating each board layout from the array.
22. The method according to claim 17 , following testing, the method including:
rejecting and/or passing each board layout in the array;
singulating each board layout from the array; followed by
wirebonding an electronic device to at least one board layout from the board layout array.
23. The method according to claim 17 , following testing, the method including:
rejecting and/or passing each board layout in the array;
wirebonding an electronic device to at least one board layout in the array to form a package; and
installing the package in a computing system, wherein the computing system is selected from a computer, a wireless communicator, a hand-held device, an automobile, a locomotive, an aircraft, a watercraft, and a spacecraft.
24. The method according to claim 17 , following testing, the method including:
wirebonding an electronic device to at least one board layout in the array; and
singulating each board layout from the array.
25. A computing system comprising:
a wire bonding substrate including a first surface and a second surface, wherein the wire bonding substrate includes at least one of:
a bond finger disposed on the first surface, wherein the bond finger includes a copper substrate, and a gold surface finish above and on the copper substrate;
a land pad for a ball attach on the second surface, wherein the land pad includes a copper substrate, and a gold surface finish below and on the copper substrate;
an electronic device, wherein the electronic device is wire-bonded to the bond finger or the land pad for a ball attach; and
dynamic random-access data storage coupled to the electronic device.
26. The computing system according to claim 25 , wherein the computing system is disposed in one of a computer, a wireless communicator, a hand-held device, an automobile, a locomotive, an aircraft, a watercraft, and a spacecraft.
27. The computing system according to claim 25 , wherein the electronic device is selected from a data storage device, a digital signal processor, a micro controller, an application specific integrated circuit, and a microprocessor.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/230,858 US20060012042A1 (en) | 2003-06-27 | 2005-09-20 | Use of direct gold surface finish on a copper wire-bond substrate, methods of making same, and methods of testing same |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/608,059 US6972152B2 (en) | 2003-06-27 | 2003-06-27 | Use of direct gold surface finish on a copper wire-bond substrate, methods of making same, and methods of testing same |
US11/230,858 US20060012042A1 (en) | 2003-06-27 | 2005-09-20 | Use of direct gold surface finish on a copper wire-bond substrate, methods of making same, and methods of testing same |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/608,059 Division US6972152B2 (en) | 2003-06-27 | 2003-06-27 | Use of direct gold surface finish on a copper wire-bond substrate, methods of making same, and methods of testing same |
Publications (1)
Publication Number | Publication Date |
---|---|
US20060012042A1 true US20060012042A1 (en) | 2006-01-19 |
Family
ID=34710287
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/608,059 Expired - Fee Related US6972152B2 (en) | 2003-06-27 | 2003-06-27 | Use of direct gold surface finish on a copper wire-bond substrate, methods of making same, and methods of testing same |
US11/230,858 Abandoned US20060012042A1 (en) | 2003-06-27 | 2005-09-20 | Use of direct gold surface finish on a copper wire-bond substrate, methods of making same, and methods of testing same |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/608,059 Expired - Fee Related US6972152B2 (en) | 2003-06-27 | 2003-06-27 | Use of direct gold surface finish on a copper wire-bond substrate, methods of making same, and methods of testing same |
Country Status (1)
Country | Link |
---|---|
US (2) | US6972152B2 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080079115A1 (en) * | 2006-09-29 | 2008-04-03 | Freescale Semiconductor, Inc. | Electronic device including an inductor and a process of forming the same |
US20110004339A1 (en) * | 2005-12-02 | 2011-01-06 | Irobot Corporation | Autonomous coverage robot navigation system |
US8618677B2 (en) * | 2012-04-06 | 2013-12-31 | Advanced Semiconductor Engineering, Inc. | Wirebonded semiconductor package |
Families Citing this family (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI237120B (en) * | 2002-10-09 | 2005-08-01 | Advanced Semiconductor Eng | Impedance standard substrate and method for calibrating vector network analyzer |
DE102004049663B3 (en) * | 2004-10-11 | 2006-04-13 | Infineon Technologies Ag | Plastic housing and semiconductor device with such plastic housing and method for producing the same |
US7323887B2 (en) * | 2005-04-01 | 2008-01-29 | Rosemount Analytical Inc. | Conductivity sensor and manufacturing method therefor |
JP2009505435A (en) * | 2005-08-31 | 2009-02-05 | インテル コーポレイション | Package with microprocessor and level 4 cache |
US20080297179A1 (en) * | 2007-05-29 | 2008-12-04 | Chang-Dong Feng | Multilayer manufacturing for conductivity sensor |
TWI452640B (en) * | 2009-02-09 | 2014-09-11 | Advanced Semiconductor Eng | Semiconductor package and method for packaging the same |
TWI474522B (en) * | 2011-05-12 | 2015-02-21 | 矽品精密工業股份有限公司 | Package structure and method of making same |
JP2016533646A (en) | 2013-10-16 | 2016-10-27 | インテル・コーポレーション | Integrated circuit package substrate |
US9275955B2 (en) | 2013-12-18 | 2016-03-01 | Intel Corporation | Integrated circuit package with embedded bridge |
CN105097758B (en) * | 2014-05-05 | 2018-10-26 | 日月光半导体制造股份有限公司 | Substrate, its semiconductor packages and its manufacturing method |
US20190067034A1 (en) * | 2017-08-24 | 2019-02-28 | Micron Technology, Inc. | Hybrid additive structure stackable memory die using wire bond |
US10103038B1 (en) | 2017-08-24 | 2018-10-16 | Micron Technology, Inc. | Thrumold post package with reverse build up hybrid additive structure |
US20190067248A1 (en) | 2017-08-24 | 2019-02-28 | Micron Technology, Inc. | Semiconductor device having laterally offset stacked semiconductor dies |
KR102531762B1 (en) | 2017-09-29 | 2023-05-12 | 엘지이노텍 주식회사 | The printed circuit board and the method for manufacturing the same |
US10347507B2 (en) * | 2017-09-29 | 2019-07-09 | Lg Innotek Co., Ltd. | Printed circuit board |
US10653010B1 (en) * | 2019-09-09 | 2020-05-12 | Flex Ltd. | Connection of multilayer printed conductive ink through filled microvias |
US20220238488A1 (en) * | 2021-01-28 | 2022-07-28 | Qualcomm Incorporated | Circular bond finger pad |
Citations (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5097100A (en) * | 1991-01-25 | 1992-03-17 | Sundstrand Data Control, Inc. | Noble metal plated wire and terminal assembly, and method of making the same |
US5886409A (en) * | 1996-01-16 | 1999-03-23 | Hitachi, Ltd. | Electrode structure of wiring substrate of semiconductor device having expanded pitch |
US5981314A (en) * | 1996-10-31 | 1999-11-09 | Amkor Technology, Inc. | Near chip size integrated circuit package |
US6063481A (en) * | 1997-03-07 | 2000-05-16 | International Business Machines Corporation | Process for removal of undersirable conductive material on a circuitized substrate and resultant circuitized substrate |
US6162365A (en) * | 1998-03-04 | 2000-12-19 | International Business Machines Corporation | Pd etch mask for copper circuitization |
US6268568B1 (en) * | 1999-05-04 | 2001-07-31 | Anam Semiconductor, Inc. | Printed circuit board with oval solder ball lands for BGA semiconductor packages |
US6281046B1 (en) * | 2000-04-25 | 2001-08-28 | Atmel Corporation | Method of forming an integrated circuit package at a wafer level |
US6359233B1 (en) * | 1999-10-26 | 2002-03-19 | Intel Corporation | Printed circuit board multipack structure having internal gold fingers and multipack and printed circuit board formed therefrom, and methods of manufacture thereof |
US6383401B1 (en) * | 2000-06-30 | 2002-05-07 | International Flex Technologies, Inc. | Method of producing flex circuit with selectively plated gold |
US20040038471A1 (en) * | 2000-09-06 | 2004-02-26 | Noriaki Sakamoto | Semiconductor device and method of manufacturing the same |
US6803303B1 (en) * | 2002-07-11 | 2004-10-12 | Micron Technology, Inc. | Method of fabricating semiconductor component having encapsulated, bonded, interconnect contacts |
US20040266058A1 (en) * | 2003-06-27 | 2004-12-30 | Lee Kong Weng | Method for fabricating a packaging device for semiconductor die and semiconductor device incorporating same |
-
2003
- 2003-06-27 US US10/608,059 patent/US6972152B2/en not_active Expired - Fee Related
-
2005
- 2005-09-20 US US11/230,858 patent/US20060012042A1/en not_active Abandoned
Patent Citations (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5097100A (en) * | 1991-01-25 | 1992-03-17 | Sundstrand Data Control, Inc. | Noble metal plated wire and terminal assembly, and method of making the same |
US5886409A (en) * | 1996-01-16 | 1999-03-23 | Hitachi, Ltd. | Electrode structure of wiring substrate of semiconductor device having expanded pitch |
US5981314A (en) * | 1996-10-31 | 1999-11-09 | Amkor Technology, Inc. | Near chip size integrated circuit package |
US6063481A (en) * | 1997-03-07 | 2000-05-16 | International Business Machines Corporation | Process for removal of undersirable conductive material on a circuitized substrate and resultant circuitized substrate |
US6162365A (en) * | 1998-03-04 | 2000-12-19 | International Business Machines Corporation | Pd etch mask for copper circuitization |
US6268568B1 (en) * | 1999-05-04 | 2001-07-31 | Anam Semiconductor, Inc. | Printed circuit board with oval solder ball lands for BGA semiconductor packages |
US6359233B1 (en) * | 1999-10-26 | 2002-03-19 | Intel Corporation | Printed circuit board multipack structure having internal gold fingers and multipack and printed circuit board formed therefrom, and methods of manufacture thereof |
US6281046B1 (en) * | 2000-04-25 | 2001-08-28 | Atmel Corporation | Method of forming an integrated circuit package at a wafer level |
US6383401B1 (en) * | 2000-06-30 | 2002-05-07 | International Flex Technologies, Inc. | Method of producing flex circuit with selectively plated gold |
US20040038471A1 (en) * | 2000-09-06 | 2004-02-26 | Noriaki Sakamoto | Semiconductor device and method of manufacturing the same |
US6803303B1 (en) * | 2002-07-11 | 2004-10-12 | Micron Technology, Inc. | Method of fabricating semiconductor component having encapsulated, bonded, interconnect contacts |
US20040266058A1 (en) * | 2003-06-27 | 2004-12-30 | Lee Kong Weng | Method for fabricating a packaging device for semiconductor die and semiconductor device incorporating same |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110004339A1 (en) * | 2005-12-02 | 2011-01-06 | Irobot Corporation | Autonomous coverage robot navigation system |
US20080079115A1 (en) * | 2006-09-29 | 2008-04-03 | Freescale Semiconductor, Inc. | Electronic device including an inductor and a process of forming the same |
US7524731B2 (en) | 2006-09-29 | 2009-04-28 | Freescale Semiconductor, Inc. | Process of forming an electronic device including an inductor |
US20090152676A1 (en) * | 2006-09-29 | 2009-06-18 | Freescale Semiconductor, Inc. | Electronic device including an inductor |
US7619297B2 (en) | 2006-09-29 | 2009-11-17 | Freescale Semiconductor, Inc. | Electronic device including an inductor |
US8618677B2 (en) * | 2012-04-06 | 2013-12-31 | Advanced Semiconductor Engineering, Inc. | Wirebonded semiconductor package |
Also Published As
Publication number | Publication date |
---|---|
US20050147801A1 (en) | 2005-07-07 |
US6972152B2 (en) | 2005-12-06 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US20060012042A1 (en) | Use of direct gold surface finish on a copper wire-bond substrate, methods of making same, and methods of testing same | |
KR100688833B1 (en) | Method for plating on printed circuit board and printed circuit board produced therefrom | |
US6396148B1 (en) | Electroless metal connection structures and methods | |
US6750133B2 (en) | Selective ball-limiting metallurgy etching processes for fabrication of electroplated tin bumps | |
JP3065508B2 (en) | Selective etching of TiW for C4 production | |
US6015505A (en) | Process improvements for titanium-tungsten etching in the presence of electroplated C4's | |
US7800240B2 (en) | Under bump metallurgy structure and wafer structure using the same and method of manufacturing wafer structure | |
US6715663B2 (en) | Wire-bond process flow for copper metal-six, structures achieved thereby, and testing method | |
US20060071340A1 (en) | Methods to deposit metal alloy barrier layers | |
US20070114663A1 (en) | Alloys for flip chip interconnects and bumps | |
US9331040B2 (en) | Manufacture of coated copper pillars | |
JPH11214421A (en) | Method for forming electrode of semiconductor element | |
WO2007102644A1 (en) | Method of forming triple palladium- palladium-gold plating layer on high-density printed circuit board for solving the thickness deviation of plating and printed circuit board produced thereby | |
JP3156417B2 (en) | Method for forming electrodes of semiconductor device | |
KR102641047B1 (en) | CONDUCTIVE BUMP, ELECTRONIC COMPONENT, AND ELECTROLESS Pt PLATING BATH | |
JP2004047510A (en) | Electrode structure and its forming method | |
CN101159253A (en) | Metallic layer structure under projection, crystal round structure and forming method of the same | |
JPH0969524A (en) | Method for nickel plating onto aluminum electrode | |
JPH09316650A (en) | Activation treating solution for electroless nickel plating, etching solution and production of semiconductor device | |
JPH07263493A (en) | Chip mounting method | |
CN111492093A (en) | Semiconductor wafer and method for manufacturing the same | |
EP3693495A1 (en) | Electroless palladium plating solution, and electroless palladium plated coating | |
EP2887779A1 (en) | Silver wire bonding on printed circuit boards and IC-substrates | |
US8816213B2 (en) | Terminal structure, printed wiring board, module substrate, and electronic device | |
TWI351740B (en) | Electronic part |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |