US20050167652A1 - Gate-induced strain for MOS performance improvement - Google Patents

Gate-induced strain for MOS performance improvement Download PDF

Info

Publication number
US20050167652A1
US20050167652A1 US11/070,365 US7036505A US2005167652A1 US 20050167652 A1 US20050167652 A1 US 20050167652A1 US 7036505 A US7036505 A US 7036505A US 2005167652 A1 US2005167652 A1 US 2005167652A1
Authority
US
United States
Prior art keywords
gate electrode
silicon
layer
straining
pmos
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US11/070,365
Other versions
US7452764B2 (en
Inventor
Thomas Hoffmann
Stephen Cea
Martin Giles
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Tahoe Research Ltd
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US11/070,365 priority Critical patent/US7452764B2/en
Publication of US20050167652A1 publication Critical patent/US20050167652A1/en
Application granted granted Critical
Publication of US7452764B2 publication Critical patent/US7452764B2/en
Assigned to TAHOE RESEARCH, LTD. reassignment TAHOE RESEARCH, LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: INTEL CORPORATION
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/8238Complementary field-effect transistors, e.g. CMOS
    • H01L21/823807Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the channel structures, e.g. channel implants, halo or pocket implants, or channel materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/28008Making conductor-insulator-semiconductor electrodes
    • H01L21/28017Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
    • H01L21/28026Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor
    • H01L21/28035Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor the final conductor layer next to the insulator being silicon, e.g. polysilicon, with or without impurities
    • H01L21/28044Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor the final conductor layer next to the insulator being silicon, e.g. polysilicon, with or without impurities the conductor comprising at least another non-silicon conductive layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/10Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode not carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
    • H01L29/1025Channel region of field-effect devices
    • H01L29/1029Channel region of field-effect devices of field-effect transistors
    • H01L29/1033Channel region of field-effect devices of field-effect transistors with insulated gate, e.g. characterised by the length, the width, the geometric contour or the doping structure
    • H01L29/1054Channel region of field-effect devices of field-effect transistors with insulated gate, e.g. characterised by the length, the width, the geometric contour or the doping structure with a variation of the composition, e.g. channel with strained layer for increasing the mobility
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/43Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/49Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
    • H01L29/4916Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET the conductor material next to the insulator being a silicon layer, e.g. polysilicon doped with boron, phosphorus or nitrogen
    • H01L29/4925Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET the conductor material next to the insulator being a silicon layer, e.g. polysilicon doped with boron, phosphorus or nitrogen with a multiple layer structure, e.g. several silicon layers with different crystal structure or grain arrangement
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/7842Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/7842Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate
    • H01L29/7845Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate the means being a conductive material, e.g. silicided S/D or Gate

Definitions

  • Circuit devices and the manufacture and structure of circuit devices.
  • MOS metal oxide semiconductor
  • CMOS complementary metal oxide semiconductor
  • U.S. Pat. No. 6,335,233 discloses a first conductive impurity ion that is implanted into a semiconductor substrate to form a well area on which a gate electrode is formed.
  • a first non-conductive impurity is implanted into the well area on both sides of the gate electrode to control a substrate defect therein and to form a first precipitate area to a first depth.
  • a second conductive impurity ion is implanted into the well area on both sides of the gate electrode, so that a source/drain area is formed to a second depth being relatively shallower than the first depth.
  • a second non-conductive impurity is implanted into the source/drain area so as to control a substrate defect therein and to form a second precipitate area.
  • U.S. Pat. No. 6,365,472 discloses a semiconductor device that includes a lightly doped drain (LDD) structure MOS transistor wherein the formation of defects due to ion implantation at the edge of the side wall of the gate electrode is suppressed.
  • LDD lightly doped drain
  • impurity ions are implanted using the first and second side walls provided to the gate electrode as a mask, and then the heat treatment for impurity activation is performed after removing the second side wall near the source and drain regions doped with high-concentration impurity ions. By removing the second side wall prior to the heat treatment, the stress applied to the edges of the high-concentration impurity doped regions in an amorphous state is decreased.
  • U.S. Pat. No. 6,455,364 discloses a method for fabricating a semiconductor device in which, a collector layer of a first conductivity type is formed in a region of a semiconductor substrate sandwiched by device isolation. A collector opening is formed through a first insulating layer deposited on the semiconductor substrate so that the range of the collector opening covers the collector layer and part of the device isolation. A semiconductor layer of a second conductivity type as an external base is formed on a portion of the semiconductor substrate located inside the collector opening, while junction leak prevention layers of the same conductivity type as the external base are formed in the semiconductor substrate.
  • U.S. Pat. No. 6,455,871 discloses a method for fabricating a SiGe device using a metal oxide film. There is disclosed growing a silicon buffer layer and a SiGe buffer layer on a silicon substrate by low-temperature process, so that defects caused by the mismatch of the lattice constants being applied to the epitaxial layer from the silicon substrate are constrained in the buffer layered formed by the low-temperature process.
  • U.S. Patent Application Publication No. 2002/0140031 discloses a strained silicon on insulator (SOI) structure and a method for its fabrication, in which a strained silicon layer lies directly on an insulator layer, contrary to the prior requirement for strained-Si layers to lie directly on a strain-inducing (e.g., SiGe) layer.
  • the method generally entails the forming a silicon layer on a strain-inducing layer so as to form a multilayer structure, in which the strain-inducing layer has a different lattice constant than silicon so that the silicon layer is strained as a result of the lattice mismatch with the strain-inducing layer.
  • the multilayer structure is then bonded to a substrate so that an insulating layer is between the strained silicon layer and the substrate, and so that the strained silicon layer directly contacts the insulating layer.
  • the strain-inducing layer is then removed to expose a surface of the strained silicon layer and yield a strained silicon-on-insulator structure that comprises the substrate, the insulating layer on the substrate, and the strained silicon layer on the insulating layer.
  • FIG. 1 is a schematic cross-sectional view of a portion of a semiconductor substrate after forming a well, gate dielectric, and gate electrode of NMOS and PMOS devices.
  • FIG. 2 shows a semiconductor substrate after forming straining layers on the NMOS and PMOS devices.
  • FIG. 3 shows a small lattice spacing gate electrode and a straining layer.
  • FIG. 4 shows a strained small lattice spacing gate electrode.
  • FIG. 5 shows a large lattice spacing gate electrode and a straining layer.
  • FIG. 6 shows a strained large lattice spacing gate electrode.
  • FIG. 7 is a flow diagram of a process for forming a CMOS structure having a device with a straining layer deposited over the electrode.
  • FIG. 1 is a cross-sectional view of a portion of a semiconductor substrate after forming a well, gate dielectric, and gate electrode of an NMOS device and a PMOS device.
  • Apparatus 100 e.g., such as one or more CMOS structures
  • semiconductor substrate 102 in one embodiment a silicon substrate, or epitaxial layer of a semiconductor substrate, having active areas or cell regions defined by isolation areas such as shallow trench isolation structures 110 formed in substrate or epitaxial layer 102 .
  • substrate 102 may be formed or grown from single crystal silicon, and shallow trench isolation (STI) structures 110 may be formed by defining regions (through trench etching) and growing or depositing silicon dioxide (SiO 2 ) dielectric in the trench openings (e.g., such as formed to height H 111 as shown in FIG. 1 ).
  • STI structures 110 define active areas or cell regions for individual transistor devices (e.g., such as NMOS and PMOS devices of a CMOS structure).
  • FIG. 1 includes P-type well 105 and N-type well 115 formed in the individual active area or cell region defined by STI structures 110 .
  • P-type well 105 is formed in one region of substrate 102 while N-type well 115 is formed in a second region of substrate 102 .
  • P-type well 105 is formed, such as, by introducing a dopant, such as boron (B) and/or indium (In), into an area of substrate 102 designated for an N-type device.
  • N-type well 115 is formed, such as, by introducing a dopant, such as arsenic (As), phosphorous (P), and/or antimony (Sb) in an area of substrate 102 designated for a P-type device.
  • P-type well 105 and N-type well 115 may have work functions corresponding to the work function of an NMOS device and PMOS device, respectively, of a CMOS circuit.
  • FIG. 1 illustrates substrate 102 after the forming a gate dielectric layer and gate electrode layer over the surface 136 of substrate 102 , and subsequent patterning or removal of unwanted portions of the gate dielectric layer and/or gate electrode layer.
  • gate dielectric 120 may be grown or deposited.
  • An example of a suitable gate dielectric material that is typically grown by thermal techniques over substrate 102 is SiO 2 .
  • SiO 2 silicon nitride (Si 3 N 4 ), or aluminum oxide (Al 2 O 3 ) may be used to further optimize the CMOS transistor devices.
  • gate dielectric materials having a high dielectric constant may be used, if desired, for example, to increase the capacitance of the gate.
  • FIG. 1 shows a structure which includes gate electrodes 130 and 132 over the surface of substrate 102 , such as by deposition onto gate dielectric 120 .
  • NMOS gate electrode 130 and PMOS gate electrode 132 may each be deposited to a thickness of, for example, about 150 to about 2000 angstroms (e.g., 15-200 nanometers (nm)). Accordingly, the thickness of NMOS gate electrode 130 and PMOS gate electrode 132 are each scalable and may be selected or chosen based on integration issues related to device performance.
  • NMOS gate electrode 130 has a work function corresponding to the work function of an N-type device.
  • PMOS gate electrode 132 has a work function corresponding to the work function of a P-type device.
  • NMOS gate electrode 130 and PMOS gate electrode 132 may be silicon deposited by chemical vapor deposition (CVD) and then doped to form N-type and P-type materials, respectively, such as by doping as described above with respect to forming the N-type and P-type material of N-type well 115 and P-type well 105 , respectively.
  • NMOS gate electrode 130 may be doped at the same time that the corresponding NMOS junction regions are doped (e.g., such as NMOS junction regions 203 , shown in FIG. 2 ), and PMOS gate electrode 132 may be doped at the same time the PMOS junction regions are doped (e.g., such as PMOS junction regions 204 , shown in FIG. 2 )
  • FIG. 1 further shows the substrate after removal of undesired portions of gate dielectric 120 and NMOS gate electrode 130 and PMOS gate electrode 132 , such as by patterning a mask over a defined area for NMOS gate electrode 130 and PMOS gate electrode 132 and etching away the undesired exposed portions not covered by the mask.
  • undesired portions of gate dielectric 120 and one or more types of gate electrode material may be patterned to form gate dielectric 120 and NMOS gate electrode 130 over NMOS device 103 , and to form gate dielectric 120 and PMOS electrode 132 over PMOS device 104 , such as by patterning using conventional techniques, such as plasma etchant, sputter etchant, and/or a chlorine-based etch chemistry.
  • NMOS gate electrode 130 and PMOS gate electrode 132 may be polysilicon deposited by CVD and then masked and etched.
  • FIG. 2 shows the semiconductor substrate of FIG. 1 after forming straining layers and junction regions of the NMOS and PMOS devices.
  • FIG. 2 shows NMOS straining layer 213 and PMOS straining layer 214 that may be formed, of a suitable material having a lattice spacing different than NMOS gate electrode 130 and PMOS gate electrode 132 , respectively, to strain the individual electrodes and/or channel regions of the transistor devices.
  • NMOS straining layer 213 may be formed by depositing a material on NMOS gate electrode 130 , in one embodiment, epitaxially, where NMOS straining layer 213 has a lattice spacing greater than NMOS gate electrode 130 .
  • NMOS straining layer 213 may be formed by patterning and etching the formed or deposited material.
  • PMOS straining layer 214 may be formed by depositing a material on PMOS gate electrode 132 , in one embodiment, epitaxially, where PMOS straining layer 214 has a lattice spacing less than PMOS gate electrode 132 .
  • PMOS straining layer 214 may be formed by patterning and etching the formed or deposited material. It is contemplated that NMOS straining layer 213 may be a different material than PMOS straining layer 214 .
  • FIG. 2 illustrates NMOS junction regions 203 and PMOS junction regions 204 (e.g., also referred to as “source-drain regions” or “diffusion regions”) that may be formed by a junction implant (e.g., such as implanting with arsenic, phosphorous, and/or antimony for N-type junction regions 203 and boron and/or indium for P-type junction regions 204 ) and possibly include additionally corresponding type tip implants.
  • NMOS junction regions 203 may be formed by doping portions of P-type well 105 to form those junction regions.
  • NMOS junction regions 203 may be formed, in accordance with the characteristics of an NMOS device, by doping the material of P-type well 105 , to form the N-type material in NMOS junction regions 203 , as described above with respect to doping to form the N-type material of N-type well 115 .
  • PMOS junction regions 204 may be formed, by doping portions of N-type well 115 to form those junction regions.
  • portions of N-type well 115 may be doped to form the P-type material in PMOS junction regions 204 , in accordance with the characteristics of a PMOS device, by doping as described with respect to doping to form the P-type material of P-type well 105 .
  • junction formation is generally known in the art.
  • junction regions 203 and 204 may be formed prior to deposition of straining layers 213 and 214 .
  • straining layers 213 and 214 maybe formed prior to the formation of junction regions 203 and 204 .
  • NMOS straining layer 213 may occur in any order as appropriate, such as in accordance with the characteristics of the desired device.
  • FIG. 2 illustrates NMOS channel 494 , and PMOS channel 492 .
  • NMOS channel's 494 performance is increased by placing NMOS channel 494 in tensile strain.
  • PMOS channel's 492 performance is increased by placing PMOS channel 492 in compressive strain.
  • straining layer 213 places NMOS gate electrode 130 and NMOS channel 494 in tensile strain.
  • straining layer 214 places PMOS electrode 132 and PMOS channel 492 in compressive strain.
  • FIG. 3 illustrates straining layer 313 and gate electrode 330 .
  • Straining layer 313 has a lattice spacing d 2 208
  • gate electrode 330 has a lattice spacing d 1 206 .
  • straining layer 313 has lattice spacing d 2 208 that is larger than gate electrode 330 which has lattice spacing d 1 206 .
  • straining layer 313 has been brought into contact with gate electrode 330 , such that the lattice of gate electrode 330 has matched to the lattice of straining layer 313 .
  • the lattice spacing of straining layer 313 has decreased slightly to d 2 208 while gate electrode 330 has had its lattice spacing d 1 206 increased substantially to d 3 210 .
  • the amount that lattice spacing d 2 208 will increase, and that lattice spacing d 1 206 will increase is dependent on the relative thicknesses of gate electrode 330 and straining layer 313 .
  • straining layer 313 is relatively thicker or more massive than gate electrode 330 , then d 2 208 will hardly decrease at all, while d 1 206 will increase substantially. Alternatively, if straining layer 313 is relatively thinner or less massive than gate electrode 330 , then d 1 206 will hardly increase at all, and d 2 208 will decrease substantially.
  • d 2 208 has decreased slightly from FIGS. 3-4 , while the lattice spacing for gate electrode 330 has increased from d 1 206 in FIG. 3 to d 3 210 in FIG. 4 .
  • the strain is less than about 10%. In another embodiment, the strain is less than about 5%. In another embodiment, the strain is less than about 2%. In another embodiment, the strain is less than about 1%.
  • gate electrode 330 is silicon
  • straining layer 313 is a material having lattice spacing d 2 208 between about 0.5% and about 10% larger than silicon. In one embodiment, if lattice spacing d 2 208 is more than about 10% larger than lattice spacing d 1 206 , then gate electrode 330 may experience significant dislocations when gate electrode 330 is brought into contact with straining layer 313 as illustrated in FIG. 4 .
  • gate electrode 330 as shown in FIG. 3 has a lattice spacing between about 0.5 and about 0.6 nm, and straining layer 313 has a larger lattice spacing than gate electrode 330 of about 0.51 to about 0.61 nm.
  • straining layer 313 may be made of silicon doped with an element having a covalent radius larger than silicon, which would cause the lattice spacing of the silicon to increase.
  • Suitable dopants include one or more of aluminum (Al), galium (Ga), germanium (Ge), arsenic (As), indium (In), tin (Sn), antimony (Sb), thalium (Tl), lead (Pb), and/or bismuth (Bi). The amounts of the dopants may be adjusted in order to compensate for the relative size of silicon compared to the various dopants.
  • silicon has a covalent radius of 1.11 ⁇
  • aluminum has a covalent radius of 1.18 ⁇
  • antimony has a covalent radius of 1.40 ⁇ . Since the covalent radius of aluminum is relatively close to the covalent radius of silicon, adding 1% of aluminum will not have a large effect on the lattice spacing of the silicon. In contrast, adding 1% of antimony to silicon will have a larger effect than adding 1% of aluminum to silicon, since the covalent radius of antimony is much larger than the covalent radius of silicon.
  • suitable dopants include arsenic (As), antimony (Sb), and/or bismuth (Bi).
  • channel (not shown) may be provided adjacent to gate electrode 330 , where channel (not shown) may also be strained by straining layer 313 .
  • channel (not shown) defines an interior of the apparatus, gate electrode 330 is exterior to channel, and straining layer 313 is exterior to gate electrode 330 and channel.
  • gate electrode 532 having lattice spacing d 1 306
  • straining layer 514 having lattice spacing d 2 308 .
  • lattice spacing d 1 306 of gate electrode 532 is larger than lattice spacing d 2 308 of straining layer 514 .
  • straining layer 514 has been brought into contact with gate electrode 532 so that the lattice of gate electrode 532 aligns with the lattice of straining layer 514 .
  • Lattice spacing d 2 308 of straining layer 514 has slightly increased from FIG. 5 to FIG. 6
  • lattice spacing d 1 306 of gate electrode 532 has been greatly reduced from d 1 306 in FIG. 5 to d 3 310 in FIG. 6 .
  • the relative amount that d 1 306 will be decreased and that d 2 308 will be increased depends on the relative sizes and/or masses of gate electrode 532 and straining layer 514 .
  • the larger the relative size and/or mass of straining layer 514 as compared to gate electrode 532 the lesser amount that d 2 308 will increase, and the greater amount that d 1 306 will decrease.
  • gate electrode 532 is silicon
  • straining layer 514 is a material having a lattice spacing less than silicon.
  • suitable materials for straining layer 514 include silicon doped with an element having a covalent radius less than the covalent radius of silicon. Adding an element with a smaller covalent radius than silicon will tend to decrease the lattice spacing of silicon. The smaller the covalent radius of the element as compared to silicon, the larger the effect that element will have on the lattice spacing of the silicon. For example, if silicon has a covalent radius of 1.11 ⁇ , phosphorous has a covalent radius of 1.06 ⁇ , and boron has a covalent radius of 0.82 ⁇ . Adding 1% boron to silicon will make the lattice spacing smaller than adding 1% of phosphorous to silicon, since boron has a smaller covalent radius.
  • suitable dopants to add to silicon include one or more of boron (B), carbon (C), nitrogen (N), and/or phosphorous (P).
  • B boron
  • C carbon
  • N nitrogen
  • P phosphorous
  • suitable materials for straining layer 514 include an alloy of silicon and boron (B).
  • strain is less than about 10%. In another embodiment, strain is less than about 5%. In another embodiment, strain is less than about 2%. In another embodiment, strain is less than about 1%.
  • strain is greater than about 10%, then there may be significant lattice dislocations in gate electrode 532 when brought into contact with straining layer 514 .
  • gate electrode 532 has a lattice spacing of between about 0.3 nm and 0.6 nm, and straining layer 514 has a smaller lattice spacing of between about 0.49 nm and about 0.59 nm.
  • channel (not shown) may be located adjacent to electrode 532 .
  • Channel (not shown) may also be strained by straining layer 514 .
  • channel (not shown) defines an interior of the apparatus, gate electrode 532 is exterior to channel, and straining layer 514 is exterior to gate electrode 532 and channel.
  • gate electrodes 330 and/or 532 have a thickness substantially less than straining layers 313 and/or 514 .
  • straining layers 313 and/or 514 have a thickness of about ten times greater than gate electrodes 330 and/or 532 .
  • NMOS straining layer 213 comprises silicon germanium (SiGe) (for example, about 20% to about 60% germanium) and NMOS electrode 130 and/or channel 494 comprise silicon (Si).
  • PMOS straining layer 214 comprises carbon-doped silicon, for example, carbon-doped silicon having about 1% carbon and about 99% silicon, and PMOS electrode 132 and/or channel 492 comprise silicon (Si).
  • NMOS straining layer 213 comprises a first material having a first lattice spacing
  • NMOS electrode 130 and/or channel 494 comprise a second material having a second lattice spacing, where the first lattice spacing is larger than the second lattice spacing.
  • the first lattice spacing is between about 0.2% and about 2% larger than the second lattice spacing.
  • PMOS straining layer 214 comprises a first material having a first lattice spacing
  • PMOS electrode 132 and/or channel 492 comprise a second material having a second lattice spacing, where the first lattice spacing is smaller than the second lattice spacing.
  • the first lattice spacing is between about 0.2% and about 2% smaller than the second lattice spacing.
  • suitable materials that may be used for electrodes 130 and/or 132 , channels 494 and/or 492 , and/or straining layers 213 and/or 214 include one or more of the following: silicon (Si), silicon germanium (SiGe), silicon carbide (SiC), nickel silicide (NiSi), titanium silicide (TiSi 2 ), cobalt silicide (CoSi 2 ), and may optionally be doped with one or more of boron and/or indium.
  • electrode 130 and channel 494 include materials having a lattice spacing that are different than the lattice spacing of the straining layer 213 .
  • PMOS straining layer 214 has, in one embodiment, a smaller lattice spacing than PMOS gate electrode 132 and/or channel 492 and may cause a compressive strain in gate electrode 132 and/or channel 492 .
  • This strain is caused by PMOS gate electrode 132 and PMOS channel 492 having a lattice spacing that is a larger lattice spacing than the lattice spacing of PMOS straining layer 214 .
  • straining layers may operate by way of thermal mismatch.
  • straining layer 213 may have a coefficient of linear thermal expansion that is less than the coefficient of linear thermal expansion of gate electrode 130 .
  • gate electrode 130 and straining layer 213 are deposited at an elevated temperature, for example, about 500° C. to about 700° C., there is no strain.
  • gate electrode 130 and straining layer 213 cool, gate electrode 130 will try to shrink more than straining layer 213 , since gate electrode 130 has a larger coefficient of linear thermal expansion than straining layer 213 . This mismatch in coefficients will cause a tensile strain in gate electrode and a compressive strain in straining layer.
  • the relative amounts of the compressive and tensile strains will depend upon the relative thicknesses and/or masses of gate electrode 130 and straining layer 213 . If straining layer 213 is much thicker than gate electrode 130 , then strain on straining layer 213 will be relatively small, while tensile strain on gate electrode 130 will be relatively large. Channel 494 may also be strained.
  • gate electrode 130 may be silicon having a coefficient of linear thermal expansion of about 2.6 ⁇ 10 ⁇ 6/° C.
  • straining layer 213 may be formed of a silicon oxide, having a lesser coefficient of linear thermal expansion of about 0.5 ⁇ 10 ⁇ 6/° C.
  • silicon oxide straining layer 213 is deposited on silicon gate electrode 130 at an elevated temperature, for example, about 800° C., there is no strain between the layers.
  • silicon oxide straining layer 213 and silicon gate electrode 130 are cooled to room temperature (of about 25° C.), silicon oxide straining layer 213 will want to shrink less than silicon gate electrode 130 due to silicon oxide's lower coefficient of linear thermal expansion. This will cause a tensile strain in silicon gate electrode 130 and/or channel 494 , and a compressive strain in silicon oxide straining layer 213 .
  • gate electrode 132 may have a lower coefficient of thermal expansion than straining layer 214 to cause a compressive strain in gate electrode 132 and/or channel 492 , and a tensile strain in straining layer 214 .
  • gate electrode 132 may be silicon having a coefficient of linear thermal expansion of about 2.6 ⁇ 10 ⁇ 6/° C.
  • straining layer 214 may be, for example, aluminum having a higher coefficient of linear thermal expansion of about 23 ⁇ 10 ⁇ 6/° C.
  • aluminum straining layer 214 is deposited on silicon gate electrode 132 at an elevated temperature, for example, about 500° C., there is no strain between the layers.
  • room temperature for example, about 25° C.
  • silicon gate electrode 132 wants to shrink less than aluminum straining layer 214 . This relative mismatch between the coefficients of linear thermal expansion causes a compressive strain in gate electrode 132 and/or channel 492 , and a tensile strain in aluminum straining layer 214 .
  • the tensile strain in gate electrode 130 may cause a tensile strain in channel 494 .
  • the compressive strain in gate electrode 132 may cause a compressive strain in channel 492 .
  • strain may be caused by a straining layer having an intrinsic stress.
  • straining layer 213 may be formed of a material having an intrinsic tensile stress within the material, for example a silicon nitride. When straining layer 213 is deposited on gate electrode, it may cause a compressive strain in gate electrode 130 .
  • straining layer 214 may be a material having an intrinsic compressive stress, for example silicon oxide, which when straining layer 214 is deposited on gate electrode 132 may cause a tensile strain within gate electrode 132 .
  • materials having intrinsic stress include nitrides and oxides, which may cause a strain in gate electrodes 130 and/or 132 and/or channels 494 and/or 492 .
  • nitrides may have an intrinsic tensile strain
  • oxides may have an intrinsic compressive strain
  • a nitride could have a compressive strain
  • an oxide could have a tensile strain
  • gate electrode 130 and straining layer 213 may be deposited as the same material, then straining layer 213 may be doped with a material to cause straining layer to increase in size.
  • straining layer 213 and gate electrode 130 may be deposited as silicon, then straining layer 213 may be doped with one or more of aluminum, galium germanium, arsenic, indium, tin, and/or antimony. This doping and optionally subsequent heat and/or annealing treatment may cause the lattice size of straining layer 213 to increase, which will cause a tensile strain in gate electrode 130 and/or channel 494 .
  • gate electrode 132 and straining layer 214 may be deposited as the same material, for example, silicon. Subsequently, straining layer 214 may be doped with one or more of boron, carbon, nitrogen, and/or phosphorous. This doping and optional heat and/or annealing treatment will cause the lattice spacing of straining layer 214 to decrease, which will cause a compressive strain in gate electrode 132 and/or channel 492 .
  • gate electrode 132 is silicon
  • straining layer 214 is carbon-doped silicon, with a transition layer (not shown) between gate electrode 132 and straining layer 214 of having a gradually increasing percentage of carbon, to ease the growth of the carbon-doped silicon onto silicon gate electrode 132 .
  • electrodes 130 and/or 132 and/or straining layers 213 and/or 214 may be formed or deposited by selective deposition, CVD deposition, and/or epitaxial deposition.
  • an epitaxial layer of single crystal semiconductor film may be formed upon a single crystal substrate, where the epitaxial layer has the same crystallographic characteristics as the substrate material, but differs in type or concentration of dopant.
  • electrodes 130 and/or 132 and/or straining layers 213 and/or 214 may be formed by selective CVD deposition, and possibly include epitaxial deposition of single crystal silicon alloy with the same crystal structure as that of the material onto which the structure is deposited (e.g., a similar or the same crystal orientation, such as 100 , 110 , etc.).
  • a layer of Si1-xGex may be grown on top of a substrate of Si such that the silicon germanium has a bulk relaxed lattice constant that is larger (e.g., such as by about 0.5 to about 2 percent) than the silicon it is grown on.
  • the resulting lattice misfits at the block or blocks where the silicon germanium bonds to the silicon may create a strain.
  • a strain such as a compressive strain, may result from the silicon lattice stretched to fit into the lattice of the silicon-germanium.
  • Suitable processes for forming or growing of silicon and silicon alloy materials include vapor phase (VPE), liquid phase (LPE), or solid phase (SPE) blocks of silicon processing.
  • VPE vapor phase
  • LPE liquid phase
  • SPE solid phase
  • one such CVD process that is applicable to VPE of silicon includes: (1) transporting reactants to the substrate surface; (2) reactants absorbed on the substrate surface; (3) chemical reaction on the surface leading to formation of a film and reaction products; (4) reaction products deabsorbed from the surface; and (5) transportation away of the reaction product from the surface.
  • suitable forming of silicon and silicon alloys comprises selective epitaxial deposition, formation, or growth known in the art as Type 1 selective epitaxial deposition.
  • Type 1 deposition silicon alloy deposition would be occurring only on gate material(s) within the openings of the oxide film, and minimal, if any, growth on the oxide.
  • Suitable selective epitaxial formation also includes Type 2 selective epitaxial deposition where selectivity of deposition is non-critical.
  • Type 2 deposition formation or growth of the silicon alloy occurs on gate material(s), as well as on the oxide film, and thus when this type of deposition is made, an interface between the epitaxial layer of silicon alloy formed on the gate material(s) and a polysilicon layer of silicon alloy formed on the oxide film is created. The angle of this interface relative to the film growth direction depends on the crystallographic orientation of the substrate.
  • Type 1 selective epitaxial deposition using a silicon source including one or more of the following: silicon, silicon germanium (SiGe), silicon carbide (SiC), nickel silicide (NiSi), titanium silicide (TiSi 2 ), cobalt silicide (CoSi 2 ) at suitable temperatures.
  • SiH 2 Cl 2 , SiH 4 may be used as a silicon source if hydrogen chloride (HCl), chlorine (Cl 2 ) is present.
  • FIG. 7 is a flow diagram of a process for forming a CMOS structure having a PMOS and/or an NMOS device with a straining layer deposited on at least one gate electrode such that the straining layer imparts a strain to at least one of the electrode and the channel.
  • NMOS and/or PMOS devices of a CMOS structure are formed on a substrate having the appropriate wells, junction regions, gate dielectrics, gate electrodes, and straining layer.
  • a straining material is deposited over at least one gate electrode.
  • Suitable straining materials include, for example, silicon, silicon germanium, doped silicon germanium, silicon carbide, silicon carbon, carbon doped silicon with lattice spacing different from the electrode, which can be deposited by an operation using one or more of CVD, epitaxial deposition, and/or selective deposition.
  • a straining material having a lattice spacing larger than that of the NMOS electrode can be deposited to provide a tensile strain in the NMOS electrode and/or the NMOS channel.
  • a straining material having a lattice spacing that is smaller than the PMOS electrode e.g., such as, for example, boron-doped silicon, carbon-doped silicon, nitrogen-doped silicon, and/or phosphorous-doped silicon
  • a straining material having a lattice spacing that is smaller than the PMOS electrode e.g., such as, for example, boron-doped silicon, carbon-doped silicon, nitrogen-doped silicon, and/or phosphorous-doped silicon
  • FIGS. 1-7 describe formation of a CMOS structure having an NMOS device and PMOS device therein, other embodiments include formation of a PMOS and/or NMOS device portion without the other PMOS and/or NMOS device.

Abstract

A method including forming a device on a substrate, the device including a gate electrode on a surface of the substrate; a first junction region and a second junction region in the substrate adjacent the gate electrode; and depositing a straining layer on the gate electrode.

Description

    CROSS-REFERENCE TO RELATED APPLICATION
  • The application is a Divisional of co-pending U.S. patent application Ser. No. 10/459,998, filed Jun. 12, 2003, and incorporated herein by reference.
  • FIELD
  • Circuit devices and the manufacture and structure of circuit devices.
  • BACKGROUND
  • Increased performance of circuit devices on a substrate (e.g., integrated circuit (IC) transistors, resistors, capacitors, etc. on a semiconductor (e.g., silicon) substrate) is usually a major factor considered during design, manufacture, and operation of those devices. For example, during design and manufacture or forming of, metal oxide semiconductor (MOS) transistor semiconductor devices, such as those used in a complementary metal oxide semiconductor (CMOS), it is often desired to increase movement of electrons in N-type MOS device (NMOS) channels and to increase movement of positive charged holes in P-type MOS device (PMOS) channels.
  • U.S. Pat. No. 6,335,233 discloses a first conductive impurity ion that is implanted into a semiconductor substrate to form a well area on which a gate electrode is formed. A first non-conductive impurity is implanted into the well area on both sides of the gate electrode to control a substrate defect therein and to form a first precipitate area to a first depth. A second conductive impurity ion is implanted into the well area on both sides of the gate electrode, so that a source/drain area is formed to a second depth being relatively shallower than the first depth. A second non-conductive impurity is implanted into the source/drain area so as to control a substrate defect therein and to form a second precipitate area.
  • U.S. Pat. No. 6,365,472 discloses a semiconductor device that includes a lightly doped drain (LDD) structure MOS transistor wherein the formation of defects due to ion implantation at the edge of the side wall of the gate electrode is suppressed. In order to perform the ion implantation for forming the source and drain regions of the MOS transistor, impurity ions are implanted using the first and second side walls provided to the gate electrode as a mask, and then the heat treatment for impurity activation is performed after removing the second side wall near the source and drain regions doped with high-concentration impurity ions. By removing the second side wall prior to the heat treatment, the stress applied to the edges of the high-concentration impurity doped regions in an amorphous state is decreased.
  • U.S. Pat. No. 6,455,364 discloses a method for fabricating a semiconductor device in which, a collector layer of a first conductivity type is formed in a region of a semiconductor substrate sandwiched by device isolation. A collector opening is formed through a first insulating layer deposited on the semiconductor substrate so that the range of the collector opening covers the collector layer and part of the device isolation. A semiconductor layer of a second conductivity type as an external base is formed on a portion of the semiconductor substrate located inside the collector opening, while junction leak prevention layers of the same conductivity type as the external base are formed in the semiconductor substrate.
  • U.S. Pat. No. 6,455,871 discloses a method for fabricating a SiGe device using a metal oxide film. There is disclosed growing a silicon buffer layer and a SiGe buffer layer on a silicon substrate by low-temperature process, so that defects caused by the mismatch of the lattice constants being applied to the epitaxial layer from the silicon substrate are constrained in the buffer layered formed by the low-temperature process.
  • U.S. Patent Application Publication No. 2002/0140031 discloses a strained silicon on insulator (SOI) structure and a method for its fabrication, in which a strained silicon layer lies directly on an insulator layer, contrary to the prior requirement for strained-Si layers to lie directly on a strain-inducing (e.g., SiGe) layer. The method generally entails the forming a silicon layer on a strain-inducing layer so as to form a multilayer structure, in which the strain-inducing layer has a different lattice constant than silicon so that the silicon layer is strained as a result of the lattice mismatch with the strain-inducing layer. The multilayer structure is then bonded to a substrate so that an insulating layer is between the strained silicon layer and the substrate, and so that the strained silicon layer directly contacts the insulating layer. The strain-inducing layer is then removed to expose a surface of the strained silicon layer and yield a strained silicon-on-insulator structure that comprises the substrate, the insulating layer on the substrate, and the strained silicon layer on the insulating layer.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • Various features, aspects, and advantages will become more thoroughly apparent from the following detailed description, appended claims, and accompanying drawings in which:
  • FIG. 1 is a schematic cross-sectional view of a portion of a semiconductor substrate after forming a well, gate dielectric, and gate electrode of NMOS and PMOS devices.
  • FIG. 2 shows a semiconductor substrate after forming straining layers on the NMOS and PMOS devices.
  • FIG. 3 shows a small lattice spacing gate electrode and a straining layer.
  • FIG. 4 shows a strained small lattice spacing gate electrode.
  • FIG. 5 shows a large lattice spacing gate electrode and a straining layer.
  • FIG. 6 shows a strained large lattice spacing gate electrode.
  • FIG. 7 is a flow diagram of a process for forming a CMOS structure having a device with a straining layer deposited over the electrode.
  • DETAILED DESCRIPTION
  • FIG. 1 is a cross-sectional view of a portion of a semiconductor substrate after forming a well, gate dielectric, and gate electrode of an NMOS device and a PMOS device. Apparatus 100 (e.g., such as one or more CMOS structures) includes semiconductor substrate 102, in one embodiment a silicon substrate, or epitaxial layer of a semiconductor substrate, having active areas or cell regions defined by isolation areas such as shallow trench isolation structures 110 formed in substrate or epitaxial layer 102. For example, substrate 102 may be formed or grown from single crystal silicon, and shallow trench isolation (STI) structures 110 may be formed by defining regions (through trench etching) and growing or depositing silicon dioxide (SiO2) dielectric in the trench openings (e.g., such as formed to height H 111 as shown in FIG. 1). In another embodiment, STI structures 110 define active areas or cell regions for individual transistor devices (e.g., such as NMOS and PMOS devices of a CMOS structure).
  • FIG. 1 includes P-type well 105 and N-type well 115 formed in the individual active area or cell region defined by STI structures 110. For example, P-type well 105 is formed in one region of substrate 102 while N-type well 115 is formed in a second region of substrate 102. P-type well 105 is formed, such as, by introducing a dopant, such as boron (B) and/or indium (In), into an area of substrate 102 designated for an N-type device. N-type well 115 is formed, such as, by introducing a dopant, such as arsenic (As), phosphorous (P), and/or antimony (Sb) in an area of substrate 102 designated for a P-type device. P-type well 105 and N-type well 115 may have work functions corresponding to the work function of an NMOS device and PMOS device, respectively, of a CMOS circuit.
  • FIG. 1 illustrates substrate 102 after the forming a gate dielectric layer and gate electrode layer over the surface 136 of substrate 102, and subsequent patterning or removal of unwanted portions of the gate dielectric layer and/or gate electrode layer. For instance, as shown, gate dielectric 120 may be grown or deposited. An example of a suitable gate dielectric material that is typically grown by thermal techniques over substrate 102 is SiO2. It is to be appreciated that, in addition to SiO2, other gate dielectrics, such as silicon nitride (Si3N4), or aluminum oxide (Al2O3) may be used to further optimize the CMOS transistor devices. For example, gate dielectric materials having a high dielectric constant may be used, if desired, for example, to increase the capacitance of the gate.
  • FIG. 1 shows a structure which includes gate electrodes 130 and 132 over the surface of substrate 102, such as by deposition onto gate dielectric 120. NMOS gate electrode 130 and PMOS gate electrode 132 may each be deposited to a thickness of, for example, about 150 to about 2000 angstroms (e.g., 15-200 nanometers (nm)). Accordingly, the thickness of NMOS gate electrode 130 and PMOS gate electrode 132 are each scalable and may be selected or chosen based on integration issues related to device performance. NMOS gate electrode 130 has a work function corresponding to the work function of an N-type device. PMOS gate electrode 132 has a work function corresponding to the work function of a P-type device. In another embodiment, NMOS gate electrode 130 and PMOS gate electrode 132 may be silicon deposited by chemical vapor deposition (CVD) and then doped to form N-type and P-type materials, respectively, such as by doping as described above with respect to forming the N-type and P-type material of N-type well 115 and P-type well 105, respectively. For instance, NMOS gate electrode 130 may be doped at the same time that the corresponding NMOS junction regions are doped (e.g., such as NMOS junction regions 203, shown in FIG. 2), and PMOS gate electrode 132 may be doped at the same time the PMOS junction regions are doped (e.g., such as PMOS junction regions 204, shown in FIG. 2)
  • FIG. 1 further shows the substrate after removal of undesired portions of gate dielectric 120 and NMOS gate electrode 130 and PMOS gate electrode 132, such as by patterning a mask over a defined area for NMOS gate electrode 130 and PMOS gate electrode 132 and etching away the undesired exposed portions not covered by the mask. For example, undesired portions of gate dielectric 120 and one or more types of gate electrode material may be patterned to form gate dielectric 120 and NMOS gate electrode 130 over NMOS device 103, and to form gate dielectric 120 and PMOS electrode 132 over PMOS device 104, such as by patterning using conventional techniques, such as plasma etchant, sputter etchant, and/or a chlorine-based etch chemistry. In another embodiment, NMOS gate electrode 130 and PMOS gate electrode 132 may be polysilicon deposited by CVD and then masked and etched.
  • FIG. 2 shows the semiconductor substrate of FIG. 1 after forming straining layers and junction regions of the NMOS and PMOS devices. FIG. 2 shows NMOS straining layer 213 and PMOS straining layer 214 that may be formed, of a suitable material having a lattice spacing different than NMOS gate electrode 130 and PMOS gate electrode 132, respectively, to strain the individual electrodes and/or channel regions of the transistor devices. For example, NMOS straining layer 213 may be formed by depositing a material on NMOS gate electrode 130, in one embodiment, epitaxially, where NMOS straining layer 213 has a lattice spacing greater than NMOS gate electrode 130. NMOS straining layer 213 may be formed by patterning and etching the formed or deposited material.
  • Similarly, PMOS straining layer 214 may be formed by depositing a material on PMOS gate electrode 132, in one embodiment, epitaxially, where PMOS straining layer 214 has a lattice spacing less than PMOS gate electrode 132. PMOS straining layer 214 may be formed by patterning and etching the formed or deposited material. It is contemplated that NMOS straining layer 213 may be a different material than PMOS straining layer 214.
  • FIG. 2 illustrates NMOS junction regions 203 and PMOS junction regions 204 (e.g., also referred to as “source-drain regions” or “diffusion regions”) that may be formed by a junction implant (e.g., such as implanting with arsenic, phosphorous, and/or antimony for N-type junction regions 203 and boron and/or indium for P-type junction regions 204) and possibly include additionally corresponding type tip implants. In one embodiment, NMOS junction regions 203 may be formed by doping portions of P-type well 105 to form those junction regions. In another embodiment, NMOS junction regions 203 may be formed, in accordance with the characteristics of an NMOS device, by doping the material of P-type well 105, to form the N-type material in NMOS junction regions 203, as described above with respect to doping to form the N-type material of N-type well 115. In another embodiment, PMOS junction regions 204 may be formed, by doping portions of N-type well 115 to form those junction regions. In another embodiment, portions of N-type well 115 may be doped to form the P-type material in PMOS junction regions 204, in accordance with the characteristics of a PMOS device, by doping as described with respect to doping to form the P-type material of P-type well 105.
  • Junction formation is generally known in the art. In one embodiment, junction regions 203 and 204 may be formed prior to deposition of straining layers 213 and 214. In another embodiment, straining layers 213 and 214 maybe formed prior to the formation of junction regions 203 and 204.
  • In another embodiment, formation of NMOS straining layer 213, PMOS straining layer 214, NMOS junction regions 203, and/or PMOS junction regions 204 may occur in any order as appropriate, such as in accordance with the characteristics of the desired device.
  • FIG. 2 illustrates NMOS channel 494, and PMOS channel 492. In one embodiment, NMOS channel's 494 performance is increased by placing NMOS channel 494 in tensile strain. In another embodiment, PMOS channel's 492 performance is increased by placing PMOS channel 492 in compressive strain. In one embodiment, straining layer 213 places NMOS gate electrode 130 and NMOS channel 494 in tensile strain. In another embodiment, straining layer 214 places PMOS electrode 132 and PMOS channel 492 in compressive strain.
  • FIG. 3 illustrates straining layer 313 and gate electrode 330. Straining layer 313 has a lattice spacing d 2 208, while gate electrode 330 has a lattice spacing d 1 206. As illustrated, straining layer 313 has lattice spacing d 2 208 that is larger than gate electrode 330 which has lattice spacing d 1 206.
  • Referring now to FIG. 4, straining layer 313 has been brought into contact with gate electrode 330, such that the lattice of gate electrode 330 has matched to the lattice of straining layer 313. As illustrated, the lattice spacing of straining layer 313 has decreased slightly to d 2 208 while gate electrode 330 has had its lattice spacing d 1 206 increased substantially to d 3 210. The amount that lattice spacing d 2 208 will increase, and that lattice spacing d 1 206 will increase is dependent on the relative thicknesses of gate electrode 330 and straining layer 313. If straining layer 313 is relatively thicker or more massive than gate electrode 330, then d 2 208 will hardly decrease at all, while d 1 206 will increase substantially. Alternatively, if straining layer 313 is relatively thinner or less massive than gate electrode 330, then d 1 206 will hardly increase at all, and d 2 208 will decrease substantially.
  • As illustrated in FIGS. 3 and 4, d 2 208 has decreased slightly from FIGS. 3-4, while the lattice spacing for gate electrode 330 has increased from d 1 206 in FIG. 3 to d 3 210 in FIG. 4.
  • The strain placed on the lattice of gate electrode 204 equals: E = d 1 - d 3 d 1 × 100 %
  • In one embodiment, the strain is less than about 10%. In another embodiment, the strain is less than about 5%. In another embodiment, the strain is less than about 2%. In another embodiment, the strain is less than about 1%.
  • In one embodiment, gate electrode 330 is silicon, and straining layer 313 is a material having lattice spacing d 2 208 between about 0.5% and about 10% larger than silicon. In one embodiment, if lattice spacing d 2 208 is more than about 10% larger than lattice spacing d 1 206, then gate electrode 330 may experience significant dislocations when gate electrode 330 is brought into contact with straining layer 313 as illustrated in FIG. 4.
  • In another embodiment, gate electrode 330 as shown in FIG. 3 has a lattice spacing between about 0.5 and about 0.6 nm, and straining layer 313 has a larger lattice spacing than gate electrode 330 of about 0.51 to about 0.61 nm.
  • In one embodiment, straining layer 313 may be made of silicon doped with an element having a covalent radius larger than silicon, which would cause the lattice spacing of the silicon to increase. Suitable dopants include one or more of aluminum (Al), galium (Ga), germanium (Ge), arsenic (As), indium (In), tin (Sn), antimony (Sb), thalium (Tl), lead (Pb), and/or bismuth (Bi). The amounts of the dopants may be adjusted in order to compensate for the relative size of silicon compared to the various dopants. In one embodiment, silicon has a covalent radius of 1.11 Å, aluminum has a covalent radius of 1.18 Å, and antimony has a covalent radius of 1.40 Å. Since the covalent radius of aluminum is relatively close to the covalent radius of silicon, adding 1% of aluminum will not have a large effect on the lattice spacing of the silicon. In contrast, adding 1% of antimony to silicon will have a larger effect than adding 1% of aluminum to silicon, since the covalent radius of antimony is much larger than the covalent radius of silicon.
  • For example, a large amount of aluminum is needed to dope silicon compared to a very small amount of antimony in order to achieve the same lattice spacing. In another embodiment, suitable dopants include arsenic (As), antimony (Sb), and/or bismuth (Bi).
  • In another embodiment, channel (not shown) may be provided adjacent to gate electrode 330, where channel (not shown) may also be strained by straining layer 313. In one embodiment, channel (not shown) defines an interior of the apparatus, gate electrode 330 is exterior to channel, and straining layer 313 is exterior to gate electrode 330 and channel.
  • Referring now to FIG. 5, there is illustrated gate electrode 532 having lattice spacing d 1 306, and straining layer 514 having lattice spacing d 2 308. As shown in FIG. 5, lattice spacing d 1 306 of gate electrode 532 is larger than lattice spacing d 2 308 of straining layer 514.
  • Referring now to FIG. 6, straining layer 514 has been brought into contact with gate electrode 532 so that the lattice of gate electrode 532 aligns with the lattice of straining layer 514. Lattice spacing d 2 308 of straining layer 514 has slightly increased from FIG. 5 to FIG. 6, while lattice spacing d 1 306 of gate electrode 532 has been greatly reduced from d 1 306 in FIG. 5 to d 3 310 in FIG. 6. Similar to the discussion above regarding FIG. 4, the relative amount that d 1 306 will be decreased and that d 2 308 will be increased depends on the relative sizes and/or masses of gate electrode 532 and straining layer 514. The larger the relative size and/or mass of straining layer 514 as compared to gate electrode 532, the lesser amount that d 2 308 will increase, and the greater amount that d 1 306 will decrease.
  • In one embodiment, gate electrode 532 is silicon, and straining layer 514 is a material having a lattice spacing less than silicon. In one embodiment, suitable materials for straining layer 514 include silicon doped with an element having a covalent radius less than the covalent radius of silicon. Adding an element with a smaller covalent radius than silicon will tend to decrease the lattice spacing of silicon. The smaller the covalent radius of the element as compared to silicon, the larger the effect that element will have on the lattice spacing of the silicon. For example, if silicon has a covalent radius of 1.11 Å, phosphorous has a covalent radius of 1.06 Å, and boron has a covalent radius of 0.82 Å. Adding 1% boron to silicon will make the lattice spacing smaller than adding 1% of phosphorous to silicon, since boron has a smaller covalent radius.
  • In another embodiment, suitable dopants to add to silicon include one or more of boron (B), carbon (C), nitrogen (N), and/or phosphorous (P). As discussed above regarding FIG. 3 and FIG. 4, in order to obtain a given lattice spacing for straining layer 514, less boron would be needed as a dopant for silicon than phosphorous, given their relative covalent radii. Since phosphorous has a covalent radius much closer in size to silicon, it will not affect Silicon's lattice size as much as boron, therefore, more phosphorous would be needed to obtain a given lattice sizing. In another embodiment, suitable materials for straining layer 514 include an alloy of silicon and boron (B).
  • In one embodiment, the strain experienced by gate electrode 532 from FIG. 5 to FIG. 6 is defined as: E = d 1 - d 3 d 1 × 100 %
  • In one embodiment, strain is less than about 10%. In another embodiment, strain is less than about 5%. In another embodiment, strain is less than about 2%. In another embodiment, strain is less than about 1%.
  • In one embodiment, if strain is greater than about 10%, then there may be significant lattice dislocations in gate electrode 532 when brought into contact with straining layer 514.
  • In another embodiment, gate electrode 532 has a lattice spacing of between about 0.3 nm and 0.6 nm, and straining layer 514 has a smaller lattice spacing of between about 0.49 nm and about 0.59 nm.
  • In another embodiment, channel (not shown) may be located adjacent to electrode 532. Channel (not shown) may also be strained by straining layer 514. In one embodiment, channel (not shown) defines an interior of the apparatus, gate electrode 532 is exterior to channel, and straining layer 514 is exterior to gate electrode 532 and channel.
  • In one embodiment, gate electrodes 330 and/or 532, have a thickness substantially less than straining layers 313 and/or 514. In another embodiment, straining layers 313 and/or 514 have a thickness of about ten times greater than gate electrodes 330 and/or 532.
  • Referring now to FIG. 2, in one embodiment, NMOS straining layer 213 comprises silicon germanium (SiGe) (for example, about 20% to about 60% germanium) and NMOS electrode 130 and/or channel 494 comprise silicon (Si). In another embodiment, PMOS straining layer 214 comprises carbon-doped silicon, for example, carbon-doped silicon having about 1% carbon and about 99% silicon, and PMOS electrode 132 and/or channel 492 comprise silicon (Si).
  • In another embodiment, NMOS straining layer 213 comprises a first material having a first lattice spacing, and NMOS electrode 130 and/or channel 494 comprise a second material having a second lattice spacing, where the first lattice spacing is larger than the second lattice spacing. In one embodiment, the first lattice spacing is between about 0.2% and about 2% larger than the second lattice spacing.
  • In another embodiment, PMOS straining layer 214 comprises a first material having a first lattice spacing, and PMOS electrode 132 and/or channel 492 comprise a second material having a second lattice spacing, where the first lattice spacing is smaller than the second lattice spacing. In one embodiment, the first lattice spacing is between about 0.2% and about 2% smaller than the second lattice spacing.
  • In another embodiment, suitable materials that may be used for electrodes 130 and/or 132, channels 494 and/or 492, and/or straining layers 213 and/or 214 include one or more of the following: silicon (Si), silicon germanium (SiGe), silicon carbide (SiC), nickel silicide (NiSi), titanium silicide (TiSi2), cobalt silicide (CoSi2), and may optionally be doped with one or more of boron and/or indium. For example, electrode 130 and channel 494 include materials having a lattice spacing that are different than the lattice spacing of the straining layer 213. More specifically, in operation, PMOS straining layer 214 has, in one embodiment, a smaller lattice spacing than PMOS gate electrode 132 and/or channel 492 and may cause a compressive strain in gate electrode 132 and/or channel 492. This strain is caused by PMOS gate electrode 132 and PMOS channel 492 having a lattice spacing that is a larger lattice spacing than the lattice spacing of PMOS straining layer 214.
  • In another embodiment, straining layers may operate by way of thermal mismatch. For example, straining layer 213 may have a coefficient of linear thermal expansion that is less than the coefficient of linear thermal expansion of gate electrode 130. When gate electrode 130 and straining layer 213 are deposited at an elevated temperature, for example, about 500° C. to about 700° C., there is no strain. However, as gate electrode 130 and straining layer 213 cool, gate electrode 130 will try to shrink more than straining layer 213, since gate electrode 130 has a larger coefficient of linear thermal expansion than straining layer 213. This mismatch in coefficients will cause a tensile strain in gate electrode and a compressive strain in straining layer. The relative amounts of the compressive and tensile strains will depend upon the relative thicknesses and/or masses of gate electrode 130 and straining layer 213. If straining layer 213 is much thicker than gate electrode 130, then strain on straining layer 213 will be relatively small, while tensile strain on gate electrode 130 will be relatively large. Channel 494 may also be strained.
  • In operation, gate electrode 130 may be silicon having a coefficient of linear thermal expansion of about 2.6×10−6/° C., and straining layer 213 may be formed of a silicon oxide, having a lesser coefficient of linear thermal expansion of about 0.5×10−6/° C. When silicon oxide straining layer 213 is deposited on silicon gate electrode 130 at an elevated temperature, for example, about 800° C., there is no strain between the layers. When silicon oxide straining layer 213 and silicon gate electrode 130 are cooled to room temperature (of about 25° C.), silicon oxide straining layer 213 will want to shrink less than silicon gate electrode 130 due to silicon oxide's lower coefficient of linear thermal expansion. This will cause a tensile strain in silicon gate electrode 130 and/or channel 494, and a compressive strain in silicon oxide straining layer 213.
  • In another embodiment, gate electrode 132 may have a lower coefficient of thermal expansion than straining layer 214 to cause a compressive strain in gate electrode 132 and/or channel 492, and a tensile strain in straining layer 214.
  • In operation, gate electrode 132 may be silicon having a coefficient of linear thermal expansion of about 2.6×10−6/° C., and straining layer 214 may be, for example, aluminum having a higher coefficient of linear thermal expansion of about 23×10−6/° C. When aluminum straining layer 214 is deposited on silicon gate electrode 132 at an elevated temperature, for example, about 500° C., there is no strain between the layers. As the layers cool to room temperature, (for example, about 25° C.), silicon gate electrode 132 wants to shrink less than aluminum straining layer 214. This relative mismatch between the coefficients of linear thermal expansion causes a compressive strain in gate electrode 132 and/or channel 492, and a tensile strain in aluminum straining layer 214.
  • In another embodiment, the tensile strain in gate electrode 130 may cause a tensile strain in channel 494. In another embodiment, the compressive strain in gate electrode 132 may cause a compressive strain in channel 492.
  • In another embodiment, strain may be caused by a straining layer having an intrinsic stress. For example, straining layer 213 may be formed of a material having an intrinsic tensile stress within the material, for example a silicon nitride. When straining layer 213 is deposited on gate electrode, it may cause a compressive strain in gate electrode 130. In another embodiment, straining layer 214 may be a material having an intrinsic compressive stress, for example silicon oxide, which when straining layer 214 is deposited on gate electrode 132 may cause a tensile strain within gate electrode 132. Examples of materials having intrinsic stress include nitrides and oxides, which may cause a strain in gate electrodes 130 and/or 132 and/or channels 494 and/or 492. Typically, nitrides may have an intrinsic tensile strain, and oxides may have an intrinsic compressive strain, however, a nitride could have a compressive strain, or an oxide could have a tensile strain, by various treatments known in the art.
  • In another embodiment, gate electrode 130 and straining layer 213 may be deposited as the same material, then straining layer 213 may be doped with a material to cause straining layer to increase in size. For example, straining layer 213 and gate electrode 130 may be deposited as silicon, then straining layer 213 may be doped with one or more of aluminum, galium germanium, arsenic, indium, tin, and/or antimony. This doping and optionally subsequent heat and/or annealing treatment may cause the lattice size of straining layer 213 to increase, which will cause a tensile strain in gate electrode 130 and/or channel 494.
  • In another embodiment, gate electrode 132 and straining layer 214 may be deposited as the same material, for example, silicon. Subsequently, straining layer 214 may be doped with one or more of boron, carbon, nitrogen, and/or phosphorous. This doping and optional heat and/or annealing treatment will cause the lattice spacing of straining layer 214 to decrease, which will cause a compressive strain in gate electrode 132 and/or channel 492.
  • In another embodiment, gate electrode 132 is silicon, and straining layer 214 is carbon-doped silicon, with a transition layer (not shown) between gate electrode 132 and straining layer 214 of having a gradually increasing percentage of carbon, to ease the growth of the carbon-doped silicon onto silicon gate electrode 132.
  • In another embodiment, electrodes 130 and/or 132 and/or straining layers 213 and/or 214 may be formed or deposited by selective deposition, CVD deposition, and/or epitaxial deposition. For example, an epitaxial layer of single crystal semiconductor film may be formed upon a single crystal substrate, where the epitaxial layer has the same crystallographic characteristics as the substrate material, but differs in type or concentration of dopant. In another embodiment, electrodes 130 and/or 132 and/or straining layers 213 and/or 214 may be formed by selective CVD deposition, and possibly include epitaxial deposition of single crystal silicon alloy with the same crystal structure as that of the material onto which the structure is deposited (e.g., a similar or the same crystal orientation, such as 100, 110, etc.).
  • In another embodiment, a layer of Si1-xGex may be grown on top of a substrate of Si such that the silicon germanium has a bulk relaxed lattice constant that is larger (e.g., such as by about 0.5 to about 2 percent) than the silicon it is grown on. The resulting lattice misfits at the block or blocks where the silicon germanium bonds to the silicon may create a strain. In other words, a strain, such as a compressive strain, may result from the silicon lattice stretched to fit into the lattice of the silicon-germanium.
  • Suitable processes for forming or growing of silicon and silicon alloy materials include vapor phase (VPE), liquid phase (LPE), or solid phase (SPE) blocks of silicon processing. For example, one such CVD process that is applicable to VPE of silicon includes: (1) transporting reactants to the substrate surface; (2) reactants absorbed on the substrate surface; (3) chemical reaction on the surface leading to formation of a film and reaction products; (4) reaction products deabsorbed from the surface; and (5) transportation away of the reaction product from the surface.
  • In addition, suitable forming of silicon and silicon alloys comprises selective epitaxial deposition, formation, or growth known in the art as Type 1 selective epitaxial deposition. Using Type 1 deposition, silicon alloy deposition would be occurring only on gate material(s) within the openings of the oxide film, and minimal, if any, growth on the oxide.
  • Suitable selective epitaxial formation also includes Type 2 selective epitaxial deposition where selectivity of deposition is non-critical. Using Type 2 deposition, formation or growth of the silicon alloy occurs on gate material(s), as well as on the oxide film, and thus when this type of deposition is made, an interface between the epitaxial layer of silicon alloy formed on the gate material(s) and a polysilicon layer of silicon alloy formed on the oxide film is created. The angle of this interface relative to the film growth direction depends on the crystallographic orientation of the substrate.
  • In another embodiment, Type 1 selective epitaxial deposition using a silicon source including one or more of the following: silicon, silicon germanium (SiGe), silicon carbide (SiC), nickel silicide (NiSi), titanium silicide (TiSi2), cobalt silicide (CoSi2) at suitable temperatures. Also, SiH2Cl2, SiH4 may be used as a silicon source if hydrogen chloride (HCl), chlorine (Cl2) is present.
  • FIG. 7 is a flow diagram of a process for forming a CMOS structure having a PMOS and/or an NMOS device with a straining layer deposited on at least one gate electrode such that the straining layer imparts a strain to at least one of the electrode and the channel. At 810, NMOS and/or PMOS devices of a CMOS structure are formed on a substrate having the appropriate wells, junction regions, gate dielectrics, gate electrodes, and straining layer. At 820, a straining material is deposited over at least one gate electrode.
  • Suitable straining materials include, for example, silicon, silicon germanium, doped silicon germanium, silicon carbide, silicon carbon, carbon doped silicon with lattice spacing different from the electrode, which can be deposited by an operation using one or more of CVD, epitaxial deposition, and/or selective deposition. Thus, for an NMOS device, a straining material having a lattice spacing larger than that of the NMOS electrode can be deposited to provide a tensile strain in the NMOS electrode and/or the NMOS channel.
  • On the other hand, for a PMOS device, a straining material having a lattice spacing that is smaller than the PMOS electrode (e.g., such as, for example, boron-doped silicon, carbon-doped silicon, nitrogen-doped silicon, and/or phosphorous-doped silicon) can be deposited onto a PMOS electrode to cause a compressive strain in the PMOS electrode and/or in the channel of the PMOS device.
  • Although FIGS. 1-7 describe formation of a CMOS structure having an NMOS device and PMOS device therein, other embodiments include formation of a PMOS and/or NMOS device portion without the other PMOS and/or NMOS device. Thus, contemplated formation of independent single NMOS or PMOS devices, single NMOS or PMOS devices coupled to form a device other than a CMOS structure, multiple coupled PMOS devices, or other appropriate circuit devices on a substrate where the description above with respect to straining material formed or disposed on and electrode such that the electrode is strained are contemplated.
  • Various embodiments are described above. It will, however, be evident that various modifications and changes may be made thereto without departing from the broader spirit and scope of the claimed subject matter. The specification and drawings are, accordingly, to be regarded in an illustrative rather than a restrictive sense.

Claims (3)

1. A method comprising:
forming a device on a substrate, the device including:
a gate electrode on a surface of the substrate;
a first junction region and a second junction region in the substrate adjacent the gate electrode; and
depositing a straining layer on the gate electrode.
2. The method of claim 1, wherein depositing the straining layer comprises depositing a sufficient thickness of straining layer having a different lattice spacing than a lattice spacing of the substrate to cause a strain in the substrate.
3. The method of claim 1, wherein depositing the straining layer comprises a chemical vapor deposition sufficient to form an epitaxial layer of a straining material.
US11/070,365 2003-06-12 2005-03-01 Gate-induced strain for MOS performance improvement Expired - Lifetime US7452764B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/070,365 US7452764B2 (en) 2003-06-12 2005-03-01 Gate-induced strain for MOS performance improvement

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/459,998 US6982433B2 (en) 2003-06-12 2003-06-12 Gate-induced strain for MOS performance improvement
US11/070,365 US7452764B2 (en) 2003-06-12 2005-03-01 Gate-induced strain for MOS performance improvement

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/459,998 Division US6982433B2 (en) 2003-06-12 2003-06-12 Gate-induced strain for MOS performance improvement

Publications (2)

Publication Number Publication Date
US20050167652A1 true US20050167652A1 (en) 2005-08-04
US7452764B2 US7452764B2 (en) 2008-11-18

Family

ID=33510913

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/459,998 Expired - Lifetime US6982433B2 (en) 2003-06-12 2003-06-12 Gate-induced strain for MOS performance improvement
US11/070,365 Expired - Lifetime US7452764B2 (en) 2003-06-12 2005-03-01 Gate-induced strain for MOS performance improvement

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US10/459,998 Expired - Lifetime US6982433B2 (en) 2003-06-12 2003-06-12 Gate-induced strain for MOS performance improvement

Country Status (8)

Country Link
US (2) US6982433B2 (en)
EP (2) EP2273547A3 (en)
KR (1) KR100822918B1 (en)
CN (1) CN100429788C (en)
AU (1) AU2003304205A1 (en)
HK (1) HK1072663A1 (en)
TW (1) TWI230460B (en)
WO (1) WO2004112147A1 (en)

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060289852A1 (en) * 2005-01-07 2006-12-28 International Business Machines Corporation Bipolar transistor with collector having an epitaxial Si:C region
US20070099361A1 (en) * 2005-10-31 2007-05-03 Voon-Yew Thean Method for forming a semiconductor structure and structure thereof
WO2007053339A2 (en) * 2005-10-31 2007-05-10 Freescale Semiconductor Inc. Method for forming a semiconductor structure and structure thereof
US20070166897A1 (en) * 2004-06-03 2007-07-19 International Business Machines Corporation STRAINED Si ON MULTIPLE MATERIALS FOR BULK OR SOI SUBSTRATES
US20080081486A1 (en) * 2006-09-29 2008-04-03 Christoph Schwan Field effect transistor having a stressed dielectric layer based on an enhanced device topography
US20090191679A1 (en) * 2008-01-28 2009-07-30 International Business Machines Corporation Local stress engineering for cmos devices
US8129821B2 (en) 2002-06-25 2012-03-06 Taiwan Semiconductor Manufacturing Co., Ltd. Reacted conductive gate electrodes
US8822282B2 (en) * 2001-03-02 2014-09-02 Taiwan Semiconductor Manufacturing Company, Ltd. Methods of fabricating contact regions for FET incorporating SiGe

Families Citing this family (63)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6649480B2 (en) * 2000-12-04 2003-11-18 Amberwave Systems Corporation Method of fabricating CMOS inverter and integrated circuits utilizing strained silicon surface channel MOSFETs
US6703688B1 (en) * 2001-03-02 2004-03-09 Amberwave Systems Corporation Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits
US6995430B2 (en) * 2002-06-07 2006-02-07 Amberwave Systems Corporation Strained-semiconductor-on-insulator device structures
US6946371B2 (en) * 2002-06-10 2005-09-20 Amberwave Systems Corporation Methods of fabricating semiconductor structures having epitaxially grown source and drain elements
US7540920B2 (en) * 2002-10-18 2009-06-02 Applied Materials, Inc. Silicon-containing layer deposition with silicon compounds
JP4065516B2 (en) * 2002-10-21 2008-03-26 キヤノン株式会社 Information processing apparatus and information processing method
EP1602125B1 (en) * 2003-03-07 2019-06-26 Taiwan Semiconductor Manufacturing Company, Ltd. Shallow trench isolation process
KR100500451B1 (en) * 2003-06-16 2005-07-12 삼성전자주식회사 Methods of fabricating a semiconductor device including a MOS transistor having a strained channel
US7923785B2 (en) 2003-08-18 2011-04-12 Globalfoundries Inc. Field effect transistor having increased carrier mobility
US6887751B2 (en) * 2003-09-12 2005-05-03 International Business Machines Corporation MOSFET performance improvement using deformation in SOI structure
US7144767B2 (en) * 2003-09-23 2006-12-05 International Business Machines Corporation NFETs using gate induced stress modulation
US7132338B2 (en) * 2003-10-10 2006-11-07 Applied Materials, Inc. Methods to fabricate MOSFET devices using selective deposition process
US7166528B2 (en) 2003-10-10 2007-01-23 Applied Materials, Inc. Methods of selective deposition of heavily doped epitaxial SiGe
US8501594B2 (en) * 2003-10-10 2013-08-06 Applied Materials, Inc. Methods for forming silicon germanium layers
US6949761B2 (en) * 2003-10-14 2005-09-27 International Business Machines Corporation Structure for and method of fabricating a high-mobility field-effect transistor
US7303949B2 (en) * 2003-10-20 2007-12-04 International Business Machines Corporation High performance stress-enhanced MOSFETs using Si:C and SiGe epitaxial source/drain and method of manufacture
US6977194B2 (en) * 2003-10-30 2005-12-20 International Business Machines Corporation Structure and method to improve channel mobility by gate electrode stress modification
US7354815B2 (en) * 2003-11-18 2008-04-08 Silicon Genesis Corporation Method for fabricating semiconductor devices using strained silicon bearing material
US7247534B2 (en) 2003-11-19 2007-07-24 International Business Machines Corporation Silicon device on Si:C-OI and SGOI and method of manufacture
US7078302B2 (en) * 2004-02-23 2006-07-18 Applied Materials, Inc. Gate electrode dopant activation method for semiconductor manufacturing including a laser anneal
US20050266632A1 (en) * 2004-05-26 2005-12-01 Yun-Hsiu Chen Integrated circuit with strained and non-strained transistors, and method of forming thereof
US7902058B2 (en) * 2004-09-29 2011-03-08 Intel Corporation Inducing strain in the channels of metal gate transistors
US20060086977A1 (en) 2004-10-25 2006-04-27 Uday Shah Nonplanar device with thinned lower body portion and method of fabrication
US7402872B2 (en) * 2004-11-18 2008-07-22 Intel Corporation Method for forming an integrated circuit
US7320907B2 (en) * 2004-11-29 2008-01-22 United Microelectronics Corp. Method for controlling lattice defects at junction and method for forming LDD or S/D regions of CMOS device
US7682940B2 (en) 2004-12-01 2010-03-23 Applied Materials, Inc. Use of Cl2 and/or HCl during silicon epitaxial film formation
KR100674943B1 (en) * 2005-01-15 2007-01-26 삼성전자주식회사 Sb, Ga or Bi doped Semiconductor Device and Manufacturing Method for the Same
US7235492B2 (en) 2005-01-31 2007-06-26 Applied Materials, Inc. Low temperature etchant for treatment of silicon-containing surfaces
US7518196B2 (en) 2005-02-23 2009-04-14 Intel Corporation Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US7282402B2 (en) * 2005-03-30 2007-10-16 Freescale Semiconductor, Inc. Method of making a dual strained channel semiconductor device
US7651955B2 (en) 2005-06-21 2010-01-26 Applied Materials, Inc. Method for forming silicon-containing materials during a photoexcitation deposition process
US7648927B2 (en) 2005-06-21 2010-01-19 Applied Materials, Inc. Method for forming silicon-containing materials during a photoexcitation deposition process
US7547637B2 (en) 2005-06-21 2009-06-16 Intel Corporation Methods for patterning a semiconductor film
KR101155097B1 (en) * 2005-08-24 2012-06-11 삼성전자주식회사 Fabricating method for semiconductor device and semiconductor device fabricated by the same
DE102005051994B4 (en) * 2005-10-31 2011-12-01 Globalfoundries Inc. Deformation technique in silicon-based transistors using embedded semiconductor layers with atoms of large covalent radius
US8530934B2 (en) 2005-11-07 2013-09-10 Atmel Corporation Integrated circuit structures containing a strain-compensated compound semiconductor layer and methods and systems related thereto
US20070102834A1 (en) * 2005-11-07 2007-05-10 Enicks Darwin G Strain-compensated metastable compound base heterojunction bipolar transistor
US7618856B2 (en) 2005-12-06 2009-11-17 United Microelectronics Corp. Method for fabricating strained-silicon CMOS transistors
US7674337B2 (en) 2006-04-07 2010-03-09 Applied Materials, Inc. Gas manifolds for use during epitaxial film formation
US20070262295A1 (en) * 2006-05-11 2007-11-15 Atmel Corporation A method for manipulation of oxygen within semiconductor materials
EP2032918A4 (en) * 2006-06-15 2011-09-21 Valan R Martini Energy saving system and method for cooling computer data center and telecom equipment
CN101496153A (en) 2006-07-31 2009-07-29 应用材料股份有限公司 Methods of forming carbon-containing silicon epitaxial layers
US7550758B2 (en) 2006-10-31 2009-06-23 Atmel Corporation Method for providing a nanoscale, high electron mobility transistor (HEMT) on insulator
US8558278B2 (en) * 2007-01-16 2013-10-15 Taiwan Semiconductor Manufacturing Company, Ltd. Strained transistor with optimized drive current and method of forming
US7511348B2 (en) * 2007-03-13 2009-03-31 Taiwan Semiconductor Manufacturing Company, Ltd. MOS transistors with selectively strained channels
KR100839359B1 (en) * 2007-05-10 2008-06-19 삼성전자주식회사 Method for manufacturing pmos transistor and method for manufacturing cmos transistor
US20080293192A1 (en) * 2007-05-22 2008-11-27 Stefan Zollner Semiconductor device with stressors and methods thereof
US7943961B2 (en) * 2008-03-13 2011-05-17 Taiwan Semiconductor Manufacturing Company, Ltd. Strain bars in stressed layers of MOS devices
US8362566B2 (en) 2008-06-23 2013-01-29 Intel Corporation Stress in trigate devices using complimentary gate fill materials
US7808051B2 (en) * 2008-09-29 2010-10-05 Taiwan Semiconductor Manufacturing Company, Ltd. Standard cell without OD space effect in Y-direction
US9466719B2 (en) * 2009-07-15 2016-10-11 Qualcomm Incorporated Semiconductor-on-insulator with back side strain topology
CN102593001B (en) * 2011-01-14 2015-01-14 中国科学院微电子研究所 Method for introducing strain to channel and device manufactured by the same
CN102683281B (en) * 2011-03-07 2015-07-08 中国科学院微电子研究所 Semiconductor structure and preparation method of semiconductor structure
US8448124B2 (en) 2011-09-20 2013-05-21 International Business Machines Corporation Post timing layout modification for performance
CN102544106B (en) * 2012-02-20 2016-01-27 电子科技大学 Introduce the LDMOS device of local stress
US9082684B2 (en) 2012-04-02 2015-07-14 Applied Materials, Inc. Method of epitaxial doped germanium tin alloy formation
US9018108B2 (en) 2013-01-25 2015-04-28 Applied Materials, Inc. Low shrinkage dielectric films
KR101993321B1 (en) * 2013-11-11 2019-06-26 에스케이하이닉스 주식회사 Transistor, method for fabricating the same and electronic device including the same
KR102133490B1 (en) * 2013-11-11 2020-07-13 에스케이하이닉스 주식회사 Transistor, method for fabricating the same and electronic device including the same
US20160035891A1 (en) * 2014-07-31 2016-02-04 Qualcomm Incorporated Stress in n-channel field effect transistors
US9741853B2 (en) * 2015-10-29 2017-08-22 Globalfoundries Inc. Stress memorization techniques for transistor devices
TWI680502B (en) 2016-02-03 2019-12-21 聯華電子股份有限公司 Semiconductor device and method of manufacturing the same
US10665685B2 (en) 2017-11-30 2020-05-26 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor device and fabrication method thereof

Citations (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5128739A (en) * 1983-12-07 1992-07-07 Fujitsu Limited MIS type semiconductor device formed in a semiconductor substrate having a well region
US5906708A (en) * 1994-11-10 1999-05-25 Lawrence Semiconductor Research Laboratory, Inc. Silicon-germanium-carbon compositions in selective etch processes
US5963817A (en) * 1997-10-16 1999-10-05 International Business Machines Corporation Bulk and strained silicon on insulator using local selective oxidation
US6242327B1 (en) * 1997-09-19 2001-06-05 Fujitsu Limited Compound semiconductor device having a reduced source resistance
US6294797B1 (en) * 1999-04-30 2001-09-25 Texas Instruments - Acer Incorporated MOSFET with an elevated source/drain
US6335233B1 (en) * 1998-07-02 2002-01-01 Samsung Electronics Co., Ltd. Method for fabricating MOS transistor
US6365472B1 (en) * 1996-12-17 2002-04-02 Kabushiki Kaisha Toshiba Semiconductor device and method of manufacturing the same
US20020052084A1 (en) * 2000-05-26 2002-05-02 Fitzgerald Eugene A. Buried channel strained silicon FET using a supply layer created through ion implantation
US6395621B1 (en) * 1999-05-14 2002-05-28 Kabushiki Kaisha Toshiba Method of manufacturing a semiconductor device with oxide mediated epitaxial layer
US20020086503A1 (en) * 1999-06-15 2002-07-04 Klaus Florian Schuegraf Methods for forming wordlines, transistor gates, and conductive interconnects, and wordline, transistor gate, and conductive interconnect structures
US6455871B1 (en) * 2000-12-27 2002-09-24 Electronics And Telecommunications Research Institute SiGe MODFET with a metal-oxide film and method for fabricating the same
US6455264B1 (en) * 1999-02-12 2002-09-24 Akzo Nobel N.V. Antibodies and diagnostic methods for the diagnosis of pestiviruses
US20020140031A1 (en) * 2001-03-31 2002-10-03 Kern Rim Strained silicon on insulator structures
US6465283B1 (en) * 2000-02-01 2002-10-15 Industrial Technology Research Institute Structure and fabrication method using latch-up implantation for improving latch-up immunity in CMOS fabrication process
US6492216B1 (en) * 2002-02-07 2002-12-10 Taiwan Semiconductor Manufacturing Company Method of forming a transistor with a strained channel
US20030040158A1 (en) * 2001-08-21 2003-02-27 Nec Corporation Semiconductor device and method of fabricating the same
US6573172B1 (en) * 2002-09-16 2003-06-03 Advanced Micro Devices, Inc. Methods for improving carrier mobility of PMOS and NMOS devices
US20040075148A1 (en) * 2000-12-08 2004-04-22 Yukihiro Kumagai Semiconductor device

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US81861A (en) * 1868-09-08 Adams
US140031A (en) * 1873-06-17 Improvement in corn-planters
JPH02218164A (en) * 1989-02-17 1990-08-30 Matsushita Electron Corp Mis type field-effect transistor
JPH07202178A (en) 1993-12-28 1995-08-04 Toshiba Corp Semiconductor device and manufacture thereof
CN1215569C (en) * 1999-03-15 2005-08-17 松下电器产业株式会社 Semi-conductor device and its producing method

Patent Citations (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5128739A (en) * 1983-12-07 1992-07-07 Fujitsu Limited MIS type semiconductor device formed in a semiconductor substrate having a well region
US20020081861A1 (en) * 1994-11-10 2002-06-27 Robinson Mcdonald Silicon-germanium-carbon compositions and processes thereof
US5906708A (en) * 1994-11-10 1999-05-25 Lawrence Semiconductor Research Laboratory, Inc. Silicon-germanium-carbon compositions in selective etch processes
US6365472B1 (en) * 1996-12-17 2002-04-02 Kabushiki Kaisha Toshiba Semiconductor device and method of manufacturing the same
US6242327B1 (en) * 1997-09-19 2001-06-05 Fujitsu Limited Compound semiconductor device having a reduced source resistance
US5963817A (en) * 1997-10-16 1999-10-05 International Business Machines Corporation Bulk and strained silicon on insulator using local selective oxidation
US6335233B1 (en) * 1998-07-02 2002-01-01 Samsung Electronics Co., Ltd. Method for fabricating MOS transistor
US6455264B1 (en) * 1999-02-12 2002-09-24 Akzo Nobel N.V. Antibodies and diagnostic methods for the diagnosis of pestiviruses
US6294797B1 (en) * 1999-04-30 2001-09-25 Texas Instruments - Acer Incorporated MOSFET with an elevated source/drain
US6395621B1 (en) * 1999-05-14 2002-05-28 Kabushiki Kaisha Toshiba Method of manufacturing a semiconductor device with oxide mediated epitaxial layer
US20020086503A1 (en) * 1999-06-15 2002-07-04 Klaus Florian Schuegraf Methods for forming wordlines, transistor gates, and conductive interconnects, and wordline, transistor gate, and conductive interconnect structures
US6465283B1 (en) * 2000-02-01 2002-10-15 Industrial Technology Research Institute Structure and fabrication method using latch-up implantation for improving latch-up immunity in CMOS fabrication process
US20020052084A1 (en) * 2000-05-26 2002-05-02 Fitzgerald Eugene A. Buried channel strained silicon FET using a supply layer created through ion implantation
US20040075148A1 (en) * 2000-12-08 2004-04-22 Yukihiro Kumagai Semiconductor device
US6455871B1 (en) * 2000-12-27 2002-09-24 Electronics And Telecommunications Research Institute SiGe MODFET with a metal-oxide film and method for fabricating the same
US20020140031A1 (en) * 2001-03-31 2002-10-03 Kern Rim Strained silicon on insulator structures
US20030040158A1 (en) * 2001-08-21 2003-02-27 Nec Corporation Semiconductor device and method of fabricating the same
US6492216B1 (en) * 2002-02-07 2002-12-10 Taiwan Semiconductor Manufacturing Company Method of forming a transistor with a strained channel
US6573172B1 (en) * 2002-09-16 2003-06-03 Advanced Micro Devices, Inc. Methods for improving carrier mobility of PMOS and NMOS devices

Cited By (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8822282B2 (en) * 2001-03-02 2014-09-02 Taiwan Semiconductor Manufacturing Company, Ltd. Methods of fabricating contact regions for FET incorporating SiGe
US8129821B2 (en) 2002-06-25 2012-03-06 Taiwan Semiconductor Manufacturing Co., Ltd. Reacted conductive gate electrodes
US7560328B2 (en) * 2004-06-03 2009-07-14 International Business Machines Corporation Strained Si on multiple materials for bulk or SOI substrates
US20070166897A1 (en) * 2004-06-03 2007-07-19 International Business Machines Corporation STRAINED Si ON MULTIPLE MATERIALS FOR BULK OR SOI SUBSTRATES
US7442595B2 (en) * 2005-01-07 2008-10-28 International Business Machines Corporation Bipolar transistor with collector having an epitaxial Si:C region
US20060289852A1 (en) * 2005-01-07 2006-12-28 International Business Machines Corporation Bipolar transistor with collector having an epitaxial Si:C region
WO2007053339A3 (en) * 2005-10-31 2007-11-29 Freescale Semiconductor Inc Method for forming a semiconductor structure and structure thereof
US7575975B2 (en) 2005-10-31 2009-08-18 Freescale Semiconductor, Inc. Method for forming a planar and vertical semiconductor structure having a strained semiconductor layer
US7615806B2 (en) 2005-10-31 2009-11-10 Freescale Semiconductor, Inc. Method for forming a semiconductor structure and structure thereof
WO2007053339A2 (en) * 2005-10-31 2007-05-10 Freescale Semiconductor Inc. Method for forming a semiconductor structure and structure thereof
US20070099361A1 (en) * 2005-10-31 2007-05-03 Voon-Yew Thean Method for forming a semiconductor structure and structure thereof
US20080081486A1 (en) * 2006-09-29 2008-04-03 Christoph Schwan Field effect transistor having a stressed dielectric layer based on an enhanced device topography
US7563731B2 (en) * 2006-09-29 2009-07-21 Advanced Micro Devices, Inc. Field effect transistor having a stressed dielectric layer based on an enhanced device topography
US20090191679A1 (en) * 2008-01-28 2009-07-30 International Business Machines Corporation Local stress engineering for cmos devices
US7678634B2 (en) 2008-01-28 2010-03-16 International Business Machines Corporation Local stress engineering for CMOS devices

Also Published As

Publication number Publication date
WO2004112147A1 (en) 2004-12-23
TW200428655A (en) 2004-12-16
CN1574395A (en) 2005-02-02
US6982433B2 (en) 2006-01-03
KR100822918B1 (en) 2008-04-17
EP2273547A2 (en) 2011-01-12
EP2273547A3 (en) 2013-03-20
AU2003304205A1 (en) 2005-01-04
US20040253776A1 (en) 2004-12-16
EP1631989A1 (en) 2006-03-08
TWI230460B (en) 2005-04-01
HK1072663A1 (en) 2005-09-02
US7452764B2 (en) 2008-11-18
CN100429788C (en) 2008-10-29
KR20060014070A (en) 2006-02-14

Similar Documents

Publication Publication Date Title
US7452764B2 (en) Gate-induced strain for MOS performance improvement
US6974733B2 (en) Double-gate transistor with enhanced carrier mobility
US7368792B2 (en) MOS transistor with elevated source/drain structure
US7880228B2 (en) Semiconductor device including MISFET
EP3392905B1 (en) Pmos transistor strain optimization with raised junction regions
US7750381B2 (en) Semiconductor device and method of manufacturing semiconductor device
JP4630728B2 (en) Semiconductor device and manufacturing method thereof
KR101436129B1 (en) Stressed field effect transistor and method for its fabrication
US6319782B1 (en) Semiconductor device and method of fabricating the same
US7122435B2 (en) Methods, systems and structures for forming improved transistors
US20080194070A1 (en) Metal-oxide-semiconductor transistor device, manufacturing method thereof, and method of improving drain current thereof
US20070187776A1 (en) Semiconductor device and method of fabricating the same
US9331174B2 (en) Method for improving device performance using epitaxially grown silicon carbon (SiC) or silicon-germanium (SiGe)
JP2007194277A (en) Method of manufacturing semiconductor device
US20090170256A1 (en) Annealing method for sige process

Legal Events

Date Code Title Description
STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 12

AS Assignment

Owner name: TAHOE RESEARCH, LTD., IRELAND

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTEL CORPORATION;REEL/FRAME:061175/0176

Effective date: 20220718