US20050162926A1 - Split-gate type nonvolatile memory devices and methods for fabricating the same - Google Patents

Split-gate type nonvolatile memory devices and methods for fabricating the same Download PDF

Info

Publication number
US20050162926A1
US20050162926A1 US11/083,305 US8330505A US2005162926A1 US 20050162926 A1 US20050162926 A1 US 20050162926A1 US 8330505 A US8330505 A US 8330505A US 2005162926 A1 US2005162926 A1 US 2005162926A1
Authority
US
United States
Prior art keywords
layer
floating gate
forming
gate
pattern
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/083,305
Inventor
Hyun-Khe Yoo
Jeong-Uk Han
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US11/083,305 priority Critical patent/US20050162926A1/en
Publication of US20050162926A1 publication Critical patent/US20050162926A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/30Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/04Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
    • G11C16/0408Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells containing floating gate transistors
    • G11C16/0433Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells containing floating gate transistors comprising cells containing a single floating gate transistor and one or more separate select transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/788Field effect transistors with field effect produced by an insulated gate with floating gate
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/30Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region
    • H10B41/35Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region with a cell select transistor, e.g. NAND
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B69/00Erasable-and-programmable ROM [EPROM] devices not provided for in groups H10B41/00 - H10B63/00, e.g. ultraviolet erasable-and-programmable ROM [UVEPROM] devices
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B99/00Subject matter not provided for in other groups of this subclass

Definitions

  • the present invention relates to nonvolatile memory devices.
  • Nonvolatile memory devices have been increasing over recent years. These devices can retain data even while no power is applied.
  • Memory cells of nonvolatile memory devices can typically be divided into a NAND-type memory cell and a NOR-type memory cell.
  • the NAND-type memory cell has the advantage of high integration while the NOR-type memory cell has the advantage of high speed. This enables use of the two kinds of memory cells depending on an application's required advantage.
  • NOR-type nonvolatile memory device In the NOR-type nonvolatile memory device, a plurality of memory cells, each of which includes a single transistor, are connected in parallel to one bit line. Only one memory cell transistor is arranged between a drain connected to the bit line and a source connected to a common source line.
  • the NOR-type nonvolatile memory device includes a high current memory cell and may operate at high speed.
  • the nonvolatile memory device of NOR-type is improper for high-integration because the bit line contact and source line consume a relatively large amount of semiconductor area.
  • a threshold voltage of a memory cell transistor falls below a certain voltage (typically 0V) applied to a control gate electrode of the memory cell transistor, a current flows between a source and a drain regardless of on/off state of a voltage applied to the gate of the transistor. Such a memory cell is thus read to be in the on-state, and a misoperation occurs. Accordingly, the nonvolatile memory device requires strict control of the threshold voltage.
  • a certain voltage typically 0V
  • split-gate type nonvolatile memory devices of different structures, normally called “split-gate type”.
  • a typical example of a split-gate type nonvolatile memory device is found in U.S. Pat. No. 5,045,488 entitled “METHOD OF MANUFACTURING A SINGLE TRANSISTOR NONVOLATILE, ELECTRICALLY ALTERABLE SEMICONDUCTOR MEMORY DEVICE”.
  • FIG. 1 is a schematic cross-sectional view of a prior art, split-gate type nonvolatile memory device
  • FIG. 2 is a circuit diagram showing a portion of a cell array of the prior art split gate type nonvolatile memory device.
  • the prior art split-gate type nonvolatile memory device includes a common source region CSL formed in a predetermined portion of an active region of a semiconductor substrate 100 and a pair of floating gates 104 a disposed on the semiconductor substrate on either side of the source region CSL.
  • a top surface of each floating gate 104 a is covered with an elliptical oxide layer 108 .
  • a control gate electrode WL is disposed on the semiconductor substrate 100 adjacent to each floating gate 104 a , and extends from a sidewall of the floating gate 104 a to cover a portion of a top surface of the elliptical oxide layer 108 .
  • the control gate electrodes WL for the pair of floating gates 104 a are formed on opposite sides of the floating gates 104 a . Namely, as shown in FIG. 1 , the device is symmetrical about the source region CSL.
  • a drain region 128 d is disposed in the semiconductor substrate 100 adjacent to each control gate electrode WL. A portion of each drain region 128 d extends under an associated control gate electrode WL.
  • a first gate insulation layer 102 is formed between the floating gate 104 a and the semiconductor substrate 100 .
  • a second gate insulation layer is formed over the semiconductor substrate between the control gate electrode WL and the semiconductor substrate 100 .
  • the second gate insulation layer includes a tunnel insulation layer 112 , which covers the floating gate 104 a , and a first gate insulation layer 102 , which is formed under the floating gate 104 a .
  • a bit line plug BC is connected to the drain regions 128 d (connection not shown in FIG. 1 ).
  • a write mode when a high voltage of 12V or higher is applied to the source region CSL and an appropriate voltage is applied to the drain region 128 d and a control gate electrode WL, hot electrons pass through the first gate insulation layer 102 and are injected into the floating gate 104 a from the semiconductor substrate under the floating gate 104 a adjacent to the control gate electrode WL.
  • an erase mode if a voltage of 15V or higher is applied to the control gate electrode WL, a high electric field is applied to a tip T of the floating gate electrode 104 a . Thus, the electrons are emitted from the floating gate 104 a to the control gate electrode WL.
  • a cell array of the prior art nonvolatile memory comprises a plurality of split-gate type cells disposed in a matrix. Memory cells in each column share a control gate electrode WL or line and a common source region CSL. Memory cells in a row have drain regions connected to a same bit line BL. Pairs of columns of memory cells are connected to a same common source line.
  • a memory cell is programmed by applying a high voltage, for example, 12V or higher, to the source region CSL.
  • a high voltage for example, 12V or higher
  • a low voltage of about zero volts is applied to the drain region 128 d and a relatively low voltage of about one volt is applied to the control gate electrode WL.
  • Electrons generated by the source region CSL will flow from the source region CSL toward the drain region 128 d through a weakly inverted channel underneath the control gate electrode WL.
  • the electrons see a steep potential drop approximately equal to the drain voltage.
  • the electrons will accelerate and become heated and some of them will be injected into the floating gate 104 a through the first gate insulation layer 102 .
  • voltages are applied, if possible, to the control gate electrode WL and drain regions 128 d of those unselected memory cells to prevent programming of the unselected memory cells.
  • unwanted tunneling and programming of unselected memory cells can still occur.
  • the undesired tunneling and programming of unselected memory cells takes place more frequently. As a result, this unwanted tunneling effect has placed a limit on the number of memory cells which can be connected to a common source line CSL, and memory devices require the formation of more separated common source regions CSL.
  • a memory cell in a nonvolatile memory device according to the present invention, includes a memory transistor and a selection transistor.
  • the memory transistor is an electrically programmable transistor.
  • the selection transistor is connected between the electrically programmable transistor and a program voltage supply line.
  • the selection transistor controls application of a voltage on the program voltage supply line to the electrically programmable transistor. Accordingly, during a programming operation, those memory cells being programmed have their selection transistors turned on such that a programming voltage for a memory cell is applied to the memory transistor. By contrast, those cells not selected for programming have their selection transistors turned off. This prevents the programming voltage from being applied to the memory transistor of those unselected memory cells. By use of the selection transistor, the unwanted tunneling and programming of unselected memory cells is prevented.
  • the nonvolatile memory device includes a common source region, a cell region and a drain region disposed in a semiconductor substrate.
  • a selection gate electrode is disposed on the semiconductor substrate between the common source region and the cell source region.
  • a floating gate is disposed on the semiconductor substrate between the cell source region and the drain region, and the floating gate is laterally separated from the drain region.
  • a control gate is disposed on a sidewall of the floating gate in the semiconductor substrate between the floating gate and the drain region.
  • a tunnel oxide layer is disposed between the control gate electrode and the floating gate.
  • memory cells having the above structure are formed in an array such that a column of memory cells are connected to a single common source region, and in another embodiment, a pair of columns of memory cells are connected to the same common source region.
  • the nonvolatile memory device is fabricated by forming a gate insulation layer on a semiconductor substrate.
  • a floating gate pattern is then formed on the gate insulation layer.
  • Sequentially, a tunnel insulation layer and a gate conductive layer are formed on the semiconductor substrate to cover the floating gate pattern.
  • the gate conductive layer is then patterned to form a control gate electrode on a sidewall and a portion of a top surface of the floating gate pattern and to form a selection gate electrode on the semiconductor substrate separated from the floating gate pattern.
  • the common source region, a cell source region, and a drain region are then formed in the semiconductor substrate.
  • the cell source region is formed in the semiconductor substrate between the selection gate electrode and the floating gate pattern.
  • the drain region is formed in the semiconductor substrate on an opposite side of the control gate electrode from the selection gate electrode.
  • the common source region is formed in the semiconductor substrate on an opposite side of the selection gate from the floating gate pattern.
  • the nonvolatile memory device is fabricated such that memory cells formed according to the previously described embodiment are formed in an array.
  • a column of memory cells are connected to a common source region, and in yet another embodiment, a pair of columns of memory cells are connected to a common source region.
  • FIG. 1 is a schematic cross-sectional view of a prior art split-gate type nonvolatile memory device.
  • FIG. 2 is a circuit diagram showing a portion of a cell array of the prior art nonvolatile memory device in FIG. 1 .
  • FIG. 3 is a circuit diagram of a cell array of a nonvolatile memory device according to an exemplary embodiment of the present invention.
  • FIGS. 4 and 5 are a cross-sectional view and a perspective view of the nonvolatile memory device according to an exemplary embodiment of the present invention, respectively.
  • FIGS. 6A through 10A are cross-sectional views taken along the line I-I′ of FIG. 5 for illustrating a method of fabricating the nonvolatile memory device according to the exemplary embodiment of the present invention.
  • FIGS. 6B through 10B are cross-sectional views taken along the line II-II′ of FIG. 5 for illustrating the method of fabricating the nonvolatile memory device according to the exemplary embodiment of the present invention.
  • FIG. 3 is a circuit diagram of a cell array of a nonvolatile memory device according to a an exemplary embodiment of the present invention.
  • Each memory cell S includes a memory transistor 300 and a selection transistor 302 .
  • the memory transistor 300 includes a cell source region 218 s , a floating gate 204 a , a control gate electrode WL, and a drain region 218 d .
  • the selection transistor 302 includes the cell source region 218 s , a common source region CSL, and a selection gate electrode SL.
  • the control gate electrodes WL of the memory cells S in each column are electrically connected to form a word line WL X .
  • the selection gate electrodes in each column form a selection gate line SL x .
  • a pair of adjacent memory cells S face each other and share the common source region CSL.
  • the common source regions CSL in each column are electrically connected, and the drain regions 218 d in each column are connected to a bit line BL X .
  • FIGS. 4 and 5 are a cross-sectional view and a perspective view of the nonvolatile memory device according to the preferred embodiment of the present invention.
  • a plurality of active regions 10 are formed in a column on a semiconductor substrate.
  • a common source region CSL crosses the active regions 10 .
  • the common source region CSL electrically connects the active regions 10 .
  • the common source region CSL may be a slit-shaped conductive layer pattern or a diffusion layer formed in another active region 11 crossing the active regions 10 .
  • a control gate electrode or line WL is disposed on either side of the common source region CSL to cross over the active regions 10 .
  • a selection gate electrode or line SL crosses over the active regions 10 between each control gate electrode 10 and the common source region CSL.
  • a floating gate 204 a is formed between each control gate electrode WL and each active region 10 .
  • a portion of a control gate electrode WL overlaps each floating gate 204 a , and a portion of each floating gate 204 a protrudes from a bottom of the overlapping control gate electrode WL to further cover a portion of the active region 10 adjacent to the overlapping control gate electrode WL.
  • the overlapping control gate electrode WL extends from the sidewall of the floating gate 204 a to cover a portion of the active region 10 adjacent to the floating gate 204 a .
  • a cell source region 218 s is disposed in the active region 10 between each selection gate electrode SL and each floating gate 204 a . Drain regions 218 d are disposed in the active regions 10 adjacent to each control gate electrode WL.
  • a bit line contact plug BC is connected to each drain region 218 d (not shown in FIG. 4 ).
  • each floating gate 204 a is covered with an oxide layer pattern 208 .
  • the oxide layer pattern 208 may have an elliptical cross-section. Accordingly, the floating gate pattern 204 a has a pointed edges T.
  • a tunnel oxide layer 212 is disposed between each floating gate 204 a and the overlapping control gate electrode WL, and a first gate insulation layer 202 is disposed between each floating gate 204 a and the active region 10 .
  • the first gate insulation layer 202 extends under the floating gate 204 a , and is disposed between each control gate electrode WL and the active region 10 and between each selection gate electrode SL and the active region 10 .
  • the tunnel oxide layer 212 extends from the sidewalls of each floating gate 204 a , and is disposed between each control gate electrode WL and the first gate insulation layer 202 and between each selection gate electrode SL and the first gate insulation layer 202 .
  • the first gate insulation layer 202 and the tunnel insulation layer 212 which are disposed between each control gate electrode WL and the active region 10 and between each selection gate electrode SL and the active region 10 , constitute a second gate insulation layer.
  • the sidewalls of each floating gate 204 a may be covered with a sidewall oxide layer 210 . Additionally, the second gate insulation layer on the active region 10 between the floating gate 204 a and the selection gate electrode SL is not required.
  • FIGS. 6A through 10A are cross-sectional views taken along the line I-I′ of FIG. 5 for illustrating a method of fabricating a nonvolatile memory device according to the exemplary embodiment of the present invention.
  • FIGS. 6B through 10B are cross-sectional views taken along the line II-II′ of FIG. 5 for illustrating the method of fabricating the nonvolatile memory device according to the exemplary embodiment of the present invention.
  • a device isolation layer Fox is formed at a predetermined regions of a semiconductor substrate to define a plurality of active regions 10 .
  • a conductive well is formed in the semiconductor substrate, and an ion implantation process may be implemented to control a threshold voltage of the device.
  • a first gate insulation layer 202 , a floating gate conductive layer 204 , and a hard mask layer are sequentially formed on the semiconductor substrate 200 .
  • the hard mask layer is patterned to form a mesh-shaped hard mask pattern 206 exposing predetermined portions of the floating gate conductive layer 204 on the active regions 10 .
  • the floating gate conductive layer 204 may be composed of doped polysilicon.
  • the floating gate conductive layer may be composed of undoped polysilicon.
  • impurities may be doped into the floating gate conductive layer.
  • the ion implantation process comprises implanting phosphorus into the floating gate conductive layer at an energy of 30 KeV and a dose of 2.7 ⁇ 10 14 ions/cm 2 .
  • the hard mask layer is preferably an insulation layer that cannot easily be oxidized, for example, a silicon nitride layer.
  • a top surface of the exposed floating gate (conductive layer 204 ) is thermally oxidized to form oxide layer patterns 208 .
  • the oxide layer patterns 208 may have elliptical cross-sections.
  • the hard mask pattern 206 is removed.
  • the floating gate conductive layer 204 is then patterned by using the oxide layer patterns 208 as an etch mask. This results in the formation of a plurality of island-shaped floating gates 204 a on the semiconductor substrate 200 .
  • the floating gates 204 a cover the active region 10 and are arranged in a matrix on the semiconductor substrate 200 .
  • Each floating gate 204 a is covered with the oxide layer pattern 208 such that the floating gate 204 a has a pointed tip edges T.
  • a thermal process is carried out into the resultant structure, thereby forming a sidewall oxide layer 210 on sidewalls of the floating gates 204 a .
  • the sidewall oxide layer 210 may be formed using dry oxidation to have a thickness of about 100 ⁇ .
  • a nitride layer spacer may be additionally formed on sidewalls of the sidewall oxide layers 210 .
  • a height of the nitride layer spacer is less than a height of the sidewall oxide layer 210 .
  • the nitride layer spacer is used to prevent unwanted tunneling into the floating gate 204 a in the nonvolatile memory device. In the present invention, since a source selection transistor is used to prevent application of a high voltage to a memory transistor, it is not necessary to form the nitride layer spacer.
  • a tunnel insulation layer 212 is formed on an entire surface of the resultant structure where the sidewall oxide layer 210 is formed.
  • the formation process for the tunnel insulation layer 212 comprises conformally forming a high temperature oxide (HTO) layer, and then annealing the resultant structure where the HTO layer is formed.
  • the HTO layer is preferably formed to have a thickness of about 100 ⁇ , and annealed at 100° C. for 30 minutes to ensure reliability.
  • a gate conductive layer 214 is formed on an entire surface of the tunnel insulation layer 212 .
  • the gate conductive layer 214 may be composed of polysilicon or metal polycide.
  • the gate conductive layer 214 is patterned to form a plurality of control gate electrodes or lines WL and a plurality of selection gate electrodes or lines SL, which cross the active regions 10 .
  • Each control gate electrode WL is disposed on the floating gates 204 a in a column.
  • the overall structure, particularly with respect to the control gate and selection gate electrodes, is symmetric about each common source region CSL.
  • each control gate electrode WL is formed to cover a portion of a top surface of the floating gate 204 a and a sidewall of the floating gate 204 a .
  • Each control gate electrode WL extends from the sidewall of the floating gate 204 a to further cover the active region 10 adjacent to the floating gate 204 a .
  • Each floating gate 204 a protrudes from a bottom of the overlapping control gate electrode WL toward the selection gate electrode SL so as to cover the active regions 10 adjacent to the floating gate 204 a.
  • Impurities are implanted into the active regions 10 between the selection gate electrodes SL and between the selection gate electrodes SL and the floating gate electrodes 204 a , thereby forming an impurity diffusion region.
  • a common source region CSL is formed in the active region 10 between the selection gate electrodes SL
  • a cell source region 218 s is formed in the active regions 10 between the selection gate electrodes SL and the floating gate electrode 204 a .
  • drain regions 218 d are formed in the active regions 10 adjacent to the control gate electrodes WL.
  • an insulation layer having contact holes to the drain regions 218 d are formed, and then an interlayer dielectric layer (ILD) is formed on an entire surface of the resultant structure.
  • the ILD is patterned to form bit line contact plugs in the contact holes and a bit line parallel to each active region 10 .
  • Each bit line contact plug is connected to each drain region 218 d , and the bit line for a row is connected to the bit line contact plugs in that row.
  • the common source region CSL crosses the device isolation layers Fox to connect the active regions 10 in parallel with the selection gate electrode SL.
  • a source active region crossing the active regions 10 is additionally formed, thereby forming the common source region CSL in the source active region.
  • slits are formed to penetrate the ILD such that the common source regions are exposed.
  • a conductive layer is then filled in the slits, thereby crossing the active regions 10 to connect the common source regions.
  • a programming voltage on the order of plus 12 volts is applied to the common source region CSL acting as a program voltage line, a low voltage on the order of zero volts is applied to the drain region 218 d , a relatively low voltage on the order of one volt is applied to the control gate electrode WL, and an on voltage (e.g., five volts) is applied to the selection gate electrode SL.
  • the on gate voltage applied to the section gate electrode SL is a voltage high enough to turn on the selection transistor 302 such that the programming voltage applied to the common source region CSL is transferred to the source region 218 s of the memory transistor 300 .
  • electrons in the source region 218 s flow from the source region 218 s toward the drain region 218 d through a weakly inverted channel created by the voltage applied to the control gate electrode WL.
  • the electrons see a potential drop approximately equal to the voltage at the drain. The electrons will accelerate and become heated and some of them will be injected into the floating gate 204 a.
  • a memory transistor 300 which is an electrically programmable transistor, requires turning on the selection transistor 302 .
  • unselected cells are prevented from being programmed by turning off the selection transistors 302 associated with the memory transistors 300 in the unselected cells.
  • the high programming voltage at the common source region CSL is not transferred to the source region 218 s of the memory transistor 300 , and the unwanted programming of unselected cells is prevented.
  • a ground potential is applied to the common source region CSL and to the drain 218 d .
  • the memory cell being erased has its selection transistor 300 turned on, and a high positive voltage on the order of plus 15 volts is applied to the control gate electrode WL. Charges on the floating gate 204 a are then induced through the Fowler-Nordheim tunneling mechanism to tunnel from the floating gate 204 a to the control gate electrode WL, leaving the floating gate 204 a positively charged.
  • a ground potential is applied to the drain region 218 d
  • a transistor read voltage such as two volts is applied to the common source region CSL
  • both the memory transistor 300 and the selection transistor 302 are turned on by applying a turn-on voltage (e.g., five volts) to the selection gate electrode SL and control gate electrode WL.
  • the present invention prevents unselected memory cells from being programmed during the programming operation of selected memory cells.
  • the number of memory cells having a single common source region can be greatly increased, and the number of common source regions needed in a memory cell array is greatly reduced. Therefore, the circuits for controlling each common source region can be decreased in number as well.

Abstract

The nonvolatile memory device includes an electrically programmable transistor and a selection transistor. The selection transistor is connected between the electrically program transistor and a programmable voltage supply line. The selection transistor controls application of a voltage on the program voltage supply line to the electrically programmable transistor.

Description

    RELATED APPLICATION
  • This application relies for priority upon Korean Patent Application No. 2002-00674, filed on Jan. 7, 2002, the contents of which are herein incorporated by reference in their entirety.
  • DOMESTIC PRIORITY INFORMATION
  • This is a divisional of U.S. application Ser. No. 10/330,425 filed Dec. 30, 2002; the contents of which are hereby incorporated by reference in their entirety.
  • FIELD OF THE INVENTION
  • The present invention relates to nonvolatile memory devices.
  • BACKGROUND OF THE INVENTION
  • The use of nonvolatile memory devices has been increasing over recent years. These devices can retain data even while no power is applied. Memory cells of nonvolatile memory devices can typically be divided into a NAND-type memory cell and a NOR-type memory cell. The NAND-type memory cell has the advantage of high integration while the NOR-type memory cell has the advantage of high speed. This enables use of the two kinds of memory cells depending on an application's required advantage.
  • In the NOR-type nonvolatile memory device, a plurality of memory cells, each of which includes a single transistor, are connected in parallel to one bit line. Only one memory cell transistor is arranged between a drain connected to the bit line and a source connected to a common source line. The NOR-type nonvolatile memory device includes a high current memory cell and may operate at high speed. However, the nonvolatile memory device of NOR-type is improper for high-integration because the bit line contact and source line consume a relatively large amount of semiconductor area.
  • Furthermore, in the event that a threshold voltage of a memory cell transistor falls below a certain voltage (typically 0V) applied to a control gate electrode of the memory cell transistor, a current flows between a source and a drain regardless of on/off state of a voltage applied to the gate of the transistor. Such a memory cell is thus read to be in the on-state, and a misoperation occurs. Accordingly, the nonvolatile memory device requires strict control of the threshold voltage.
  • To solve the foregoing problems, nonvolatile memory devices of different structures, normally called “split-gate type”, have been proposed. A typical example of a split-gate type nonvolatile memory device is found in U.S. Pat. No. 5,045,488 entitled “METHOD OF MANUFACTURING A SINGLE TRANSISTOR NONVOLATILE, ELECTRICALLY ALTERABLE SEMICONDUCTOR MEMORY DEVICE”.
  • FIG. 1 is a schematic cross-sectional view of a prior art, split-gate type nonvolatile memory device, and FIG. 2 is a circuit diagram showing a portion of a cell array of the prior art split gate type nonvolatile memory device.
  • Referring to FIG. 1, the prior art split-gate type nonvolatile memory device includes a common source region CSL formed in a predetermined portion of an active region of a semiconductor substrate 100 and a pair of floating gates 104 a disposed on the semiconductor substrate on either side of the source region CSL. A top surface of each floating gate 104 a is covered with an elliptical oxide layer 108. A control gate electrode WL is disposed on the semiconductor substrate 100 adjacent to each floating gate 104 a, and extends from a sidewall of the floating gate 104 a to cover a portion of a top surface of the elliptical oxide layer 108. The control gate electrodes WL for the pair of floating gates 104 a are formed on opposite sides of the floating gates 104 a. Namely, as shown in FIG. 1, the device is symmetrical about the source region CSL.
  • A drain region 128 d is disposed in the semiconductor substrate 100 adjacent to each control gate electrode WL. A portion of each drain region 128 d extends under an associated control gate electrode WL. A first gate insulation layer 102 is formed between the floating gate 104 a and the semiconductor substrate 100. A second gate insulation layer is formed over the semiconductor substrate between the control gate electrode WL and the semiconductor substrate 100. The second gate insulation layer includes a tunnel insulation layer 112, which covers the floating gate 104 a, and a first gate insulation layer 102, which is formed under the floating gate 104 a. A bit line plug BC is connected to the drain regions 128 d (connection not shown in FIG. 1).
  • In a write mode, when a high voltage of 12V or higher is applied to the source region CSL and an appropriate voltage is applied to the drain region 128 d and a control gate electrode WL, hot electrons pass through the first gate insulation layer 102 and are injected into the floating gate 104 a from the semiconductor substrate under the floating gate 104 a adjacent to the control gate electrode WL. In an erase mode, if a voltage of 15V or higher is applied to the control gate electrode WL, a high electric field is applied to a tip T of the floating gate electrode 104 a. Thus, the electrons are emitted from the floating gate 104 a to the control gate electrode WL.
  • Referring to FIG. 2, a cell array of the prior art nonvolatile memory comprises a plurality of split-gate type cells disposed in a matrix. Memory cells in each column share a control gate electrode WL or line and a common source region CSL. Memory cells in a row have drain regions connected to a same bit line BL. Pairs of columns of memory cells are connected to a same common source line.
  • As discussed above, a memory cell is programmed by applying a high voltage, for example, 12V or higher, to the source region CSL. Typically a low voltage of about zero volts is applied to the drain region 128 d and a relatively low voltage of about one volt is applied to the control gate electrode WL. Electrons generated by the source region CSL will flow from the source region CSL toward the drain region 128 d through a weakly inverted channel underneath the control gate electrode WL. When the electrons reach the region where the control gate electrode WL meets the sidewall of the floating gate 104 a, the electrons see a steep potential drop approximately equal to the drain voltage. The electrons will accelerate and become heated and some of them will be injected into the floating gate 104 a through the first gate insulation layer 102. However, because numerous memory cells share the same source region, and not all of those memory cells are selected for programming, voltages are applied, if possible, to the control gate electrode WL and drain regions 128 d of those unselected memory cells to prevent programming of the unselected memory cells. Unfortunately, during the programming process described above with respect to the selected memory cells, unwanted tunneling and programming of unselected memory cells can still occur. Furthermore, as the number of memory cells connected to a common source region CSL increases, the undesired tunneling and programming of unselected memory cells takes place more frequently. As a result, this unwanted tunneling effect has placed a limit on the number of memory cells which can be connected to a common source line CSL, and memory devices require the formation of more separated common source regions CSL.
  • SUMMARY OF THE INVENTION
  • In a nonvolatile memory device according to the present invention, a memory cell includes a memory transistor and a selection transistor. The memory transistor is an electrically programmable transistor. The selection transistor is connected between the electrically programmable transistor and a program voltage supply line. The selection transistor controls application of a voltage on the program voltage supply line to the electrically programmable transistor. Accordingly, during a programming operation, those memory cells being programmed have their selection transistors turned on such that a programming voltage for a memory cell is applied to the memory transistor. By contrast, those cells not selected for programming have their selection transistors turned off. This prevents the programming voltage from being applied to the memory transistor of those unselected memory cells. By use of the selection transistor, the unwanted tunneling and programming of unselected memory cells is prevented.
  • According to one exemplary embodiment of the present invention, the nonvolatile memory device includes a common source region, a cell region and a drain region disposed in a semiconductor substrate. A selection gate electrode is disposed on the semiconductor substrate between the common source region and the cell source region. A floating gate is disposed on the semiconductor substrate between the cell source region and the drain region, and the floating gate is laterally separated from the drain region. A control gate is disposed on a sidewall of the floating gate in the semiconductor substrate between the floating gate and the drain region. A tunnel oxide layer is disposed between the control gate electrode and the floating gate.
  • In another exemplary embodiment of the present invention, memory cells having the above structure are formed in an array such that a column of memory cells are connected to a single common source region, and in another embodiment, a pair of columns of memory cells are connected to the same common source region.
  • In another exemplary embodiment of the present invention, the nonvolatile memory device is fabricated by forming a gate insulation layer on a semiconductor substrate. A floating gate pattern is then formed on the gate insulation layer. Sequentially, a tunnel insulation layer and a gate conductive layer are formed on the semiconductor substrate to cover the floating gate pattern. The gate conductive layer is then patterned to form a control gate electrode on a sidewall and a portion of a top surface of the floating gate pattern and to form a selection gate electrode on the semiconductor substrate separated from the floating gate pattern. The common source region, a cell source region, and a drain region are then formed in the semiconductor substrate. The cell source region is formed in the semiconductor substrate between the selection gate electrode and the floating gate pattern. The drain region is formed in the semiconductor substrate on an opposite side of the control gate electrode from the selection gate electrode. The common source region is formed in the semiconductor substrate on an opposite side of the selection gate from the floating gate pattern.
  • In a further exemplary embodiment of the present invention, the nonvolatile memory device is fabricated such that memory cells formed according to the previously described embodiment are formed in an array. In the array, a column of memory cells are connected to a common source region, and in yet another embodiment, a pair of columns of memory cells are connected to a common source region.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a schematic cross-sectional view of a prior art split-gate type nonvolatile memory device.
  • FIG. 2 is a circuit diagram showing a portion of a cell array of the prior art nonvolatile memory device in FIG. 1.
  • FIG. 3 is a circuit diagram of a cell array of a nonvolatile memory device according to an exemplary embodiment of the present invention.
  • FIGS. 4 and 5 are a cross-sectional view and a perspective view of the nonvolatile memory device according to an exemplary embodiment of the present invention, respectively.
  • FIGS. 6A through 10A are cross-sectional views taken along the line I-I′ of FIG. 5 for illustrating a method of fabricating the nonvolatile memory device according to the exemplary embodiment of the present invention.
  • FIGS. 6B through 10B are cross-sectional views taken along the line II-II′ of FIG. 5 for illustrating the method of fabricating the nonvolatile memory device according to the exemplary embodiment of the present invention.
  • DESCRIPTION OF THE EXAMPLE EMBODIMENT
  • The present invention will now be described more fully hereinafter with reference to the accompanying drawings, in which preferred embodiments of the invention are shown. The invention may, however, be embodied in different forms and should not be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the invention to those skilled in the art. In the drawings, the thickness of layers and regions are exaggerated for clarity. It will also be understood that when a layer is referred to as being “on” another layer or substrate, it can be directly on the other layer or substrate, or intervening layers may also be present. Like numbers refer to like elements throughout.
  • FIG. 3 is a circuit diagram of a cell array of a nonvolatile memory device according to a an exemplary embodiment of the present invention.
  • Referring to FIG. 3, a plurality of memory cells S are arranged in a matrix. Each memory cell S includes a memory transistor 300 and a selection transistor 302. The memory transistor 300 includes a cell source region 218 s, a floating gate 204 a, a control gate electrode WL, and a drain region 218 d. The selection transistor 302 includes the cell source region 218 s, a common source region CSL, and a selection gate electrode SL. The control gate electrodes WL of the memory cells S in each column are electrically connected to form a word line WLX. The selection gate electrodes in each column form a selection gate line SLx. A pair of adjacent memory cells S face each other and share the common source region CSL. The common source regions CSL in each column are electrically connected, and the drain regions 218 d in each column are connected to a bit line BLX.
  • FIGS. 4 and 5 are a cross-sectional view and a perspective view of the nonvolatile memory device according to the preferred embodiment of the present invention. Referring to FIGS. 4 and 5, a plurality of active regions 10 are formed in a column on a semiconductor substrate. A common source region CSL crosses the active regions 10. The common source region CSL electrically connects the active regions 10. The common source region CSL may be a slit-shaped conductive layer pattern or a diffusion layer formed in another active region 11 crossing the active regions 10. A control gate electrode or line WL is disposed on either side of the common source region CSL to cross over the active regions 10. A selection gate electrode or line SL crosses over the active regions 10 between each control gate electrode 10 and the common source region CSL. A floating gate 204 a is formed between each control gate electrode WL and each active region 10. A portion of a control gate electrode WL overlaps each floating gate 204 a, and a portion of each floating gate 204 a protrudes from a bottom of the overlapping control gate electrode WL to further cover a portion of the active region 10 adjacent to the overlapping control gate electrode WL. In addition, the overlapping control gate electrode WL extends from the sidewall of the floating gate 204 a to cover a portion of the active region 10 adjacent to the floating gate 204 a. A cell source region 218 s is disposed in the active region 10 between each selection gate electrode SL and each floating gate 204 a. Drain regions 218 d are disposed in the active regions 10 adjacent to each control gate electrode WL. A bit line contact plug BC is connected to each drain region 218 d (not shown in FIG. 4).
  • A top surface of each floating gate 204 a is covered with an oxide layer pattern 208. The oxide layer pattern 208 may have an elliptical cross-section. Accordingly, the floating gate pattern 204 a has a pointed edges T. A tunnel oxide layer 212 is disposed between each floating gate 204 a and the overlapping control gate electrode WL, and a first gate insulation layer 202 is disposed between each floating gate 204 a and the active region 10. The first gate insulation layer 202 extends under the floating gate 204 a, and is disposed between each control gate electrode WL and the active region 10 and between each selection gate electrode SL and the active region 10. Also, the tunnel oxide layer 212 extends from the sidewalls of each floating gate 204 a, and is disposed between each control gate electrode WL and the first gate insulation layer 202 and between each selection gate electrode SL and the first gate insulation layer 202. The first gate insulation layer 202 and the tunnel insulation layer 212, which are disposed between each control gate electrode WL and the active region 10 and between each selection gate electrode SL and the active region 10, constitute a second gate insulation layer. The sidewalls of each floating gate 204 a may be covered with a sidewall oxide layer 210. Additionally, the second gate insulation layer on the active region 10 between the floating gate 204 a and the selection gate electrode SL is not required.
  • FIGS. 6A through 10A are cross-sectional views taken along the line I-I′ of FIG. 5 for illustrating a method of fabricating a nonvolatile memory device according to the exemplary embodiment of the present invention. FIGS. 6B through 10B are cross-sectional views taken along the line II-II′ of FIG. 5 for illustrating the method of fabricating the nonvolatile memory device according to the exemplary embodiment of the present invention.
  • Referring to FIGS. 6A and 6B, a device isolation layer Fox is formed at a predetermined regions of a semiconductor substrate to define a plurality of active regions 10. Continuously, a conductive well is formed in the semiconductor substrate, and an ion implantation process may be implemented to control a threshold voltage of the device.
  • A first gate insulation layer 202, a floating gate conductive layer 204, and a hard mask layer are sequentially formed on the semiconductor substrate 200. The hard mask layer is patterned to form a mesh-shaped hard mask pattern 206 exposing predetermined portions of the floating gate conductive layer 204 on the active regions 10. The floating gate conductive layer 204 may be composed of doped polysilicon. By comparison, the floating gate conductive layer may be composed of undoped polysilicon. By using the hard mask pattern 206 as an ion implantation mask, impurities may be doped into the floating gate conductive layer. For example, the ion implantation process comprises implanting phosphorus into the floating gate conductive layer at an energy of 30 KeV and a dose of 2.7×1014 ions/cm2. The hard mask layer is preferably an insulation layer that cannot easily be oxidized, for example, a silicon nitride layer.
  • Referring to FIGS. 7A and 7B, by using the hard mask pattern 206 as an oxidation barrier layer, a top surface of the exposed floating gate (conductive layer 204) is thermally oxidized to form oxide layer patterns 208. The oxide layer patterns 208 may have elliptical cross-sections.
  • Referring to FIGS. 8A and 8B, the hard mask pattern 206 is removed. The floating gate conductive layer 204 is then patterned by using the oxide layer patterns 208 as an etch mask. This results in the formation of a plurality of island-shaped floating gates 204 a on the semiconductor substrate 200. The floating gates 204 a cover the active region 10 and are arranged in a matrix on the semiconductor substrate 200. Each floating gate 204 a is covered with the oxide layer pattern 208 such that the floating gate 204 a has a pointed tip edges T.
  • A thermal process is carried out into the resultant structure, thereby forming a sidewall oxide layer 210 on sidewalls of the floating gates 204 a. The sidewall oxide layer 210 may be formed using dry oxidation to have a thickness of about 100 Å. Although not shown in the drawings, a nitride layer spacer may be additionally formed on sidewalls of the sidewall oxide layers 210. Preferably, a height of the nitride layer spacer is less than a height of the sidewall oxide layer 210. The nitride layer spacer is used to prevent unwanted tunneling into the floating gate 204 a in the nonvolatile memory device. In the present invention, since a source selection transistor is used to prevent application of a high voltage to a memory transistor, it is not necessary to form the nitride layer spacer.
  • Referring to FIGS. 9A and 9B, a tunnel insulation layer 212 is formed on an entire surface of the resultant structure where the sidewall oxide layer 210 is formed. The formation process for the tunnel insulation layer 212 comprises conformally forming a high temperature oxide (HTO) layer, and then annealing the resultant structure where the HTO layer is formed. The HTO layer is preferably formed to have a thickness of about 100 Å, and annealed at 100° C. for 30 minutes to ensure reliability. Continuously, a gate conductive layer 214 is formed on an entire surface of the tunnel insulation layer 212. The gate conductive layer 214 may be composed of polysilicon or metal polycide.
  • Referring to FIGS. 10A and 10B, the gate conductive layer 214 is patterned to form a plurality of control gate electrodes or lines WL and a plurality of selection gate electrodes or lines SL, which cross the active regions 10. Each control gate electrode WL is disposed on the floating gates 204 a in a column. The overall structure, particularly with respect to the control gate and selection gate electrodes, is symmetric about each common source region CSL. In a cross-sectional view parallel with the active region 10, each control gate electrode WL is formed to cover a portion of a top surface of the floating gate 204 a and a sidewall of the floating gate 204 a. Each control gate electrode WL extends from the sidewall of the floating gate 204 a to further cover the active region 10 adjacent to the floating gate 204 a. Each floating gate 204 a protrudes from a bottom of the overlapping control gate electrode WL toward the selection gate electrode SL so as to cover the active regions 10 adjacent to the floating gate 204 a.
  • Impurities are implanted into the active regions 10 between the selection gate electrodes SL and between the selection gate electrodes SL and the floating gate electrodes 204 a, thereby forming an impurity diffusion region. As a result, a common source region CSL is formed in the active region 10 between the selection gate electrodes SL, and a cell source region 218 s is formed in the active regions 10 between the selection gate electrodes SL and the floating gate electrode 204 a. Thereafter, drain regions 218 d are formed in the active regions 10 adjacent to the control gate electrodes WL.
  • Although not shown in the drawings, an insulation layer having contact holes to the drain regions 218 d are formed, and then an interlayer dielectric layer (ILD) is formed on an entire surface of the resultant structure. The ILD is patterned to form bit line contact plugs in the contact holes and a bit line parallel to each active region 10. Each bit line contact plug is connected to each drain region 218 d, and the bit line for a row is connected to the bit line contact plugs in that row.
  • Preferably, the common source region CSL crosses the device isolation layers Fox to connect the active regions 10 in parallel with the selection gate electrode SL. For this, while forming the active regions 10, a source active region crossing the active regions 10 is additionally formed, thereby forming the common source region CSL in the source active region. In another method, slits are formed to penetrate the ILD such that the common source regions are exposed. A conductive layer is then filled in the slits, thereby crossing the active regions 10 to connect the common source regions.
  • Next, the programming erase and read operations for a memory cell according to the exemplary embodiment of the present invention will be described. When a memory cell S is to be programmed, a programming voltage on the order of plus 12 volts is applied to the common source region CSL acting as a program voltage line, a low voltage on the order of zero volts is applied to the drain region 218 d, a relatively low voltage on the order of one volt is applied to the control gate electrode WL, and an on voltage (e.g., five volts) is applied to the selection gate electrode SL. The on gate voltage applied to the section gate electrode SL is a voltage high enough to turn on the selection transistor 302 such that the programming voltage applied to the common source region CSL is transferred to the source region 218 s of the memory transistor 300. As a result, electrons in the source region 218 s flow from the source region 218 s toward the drain region 218 d through a weakly inverted channel created by the voltage applied to the control gate electrode WL. When these electrons reach the region where the control gate electrode WL meets the sidewall of the floating gate 204 a, the electrons see a potential drop approximately equal to the voltage at the drain. The electrons will accelerate and become heated and some of them will be injected into the floating gate 204 a.
  • To program a memory transistor 300, which is an electrically programmable transistor, requires turning on the selection transistor 302. By contrast, unselected cells are prevented from being programmed by turning off the selection transistors 302 associated with the memory transistors 300 in the unselected cells. By maintaining the selection transistor 302 in an off unselected cell, the high programming voltage at the common source region CSL is not transferred to the source region 218 s of the memory transistor 300, and the unwanted programming of unselected cells is prevented.
  • To erase a memory cell S, a ground potential is applied to the common source region CSL and to the drain 218 d. The memory cell being erased has its selection transistor 300 turned on, and a high positive voltage on the order of plus 15 volts is applied to the control gate electrode WL. Charges on the floating gate 204 a are then induced through the Fowler-Nordheim tunneling mechanism to tunnel from the floating gate 204 a to the control gate electrode WL, leaving the floating gate 204 a positively charged.
  • Finally, in a read cycle, a ground potential is applied to the drain region 218 d, a transistor read voltage such as two volts is applied to the common source region CSL, and both the memory transistor 300 and the selection transistor 302 are turned on by applying a turn-on voltage (e.g., five volts) to the selection gate electrode SL and control gate electrode WL.
  • By using a selection transistor in the memory cell, the present invention prevents unselected memory cells from being programmed during the programming operation of selected memory cells. As a result, the number of memory cells having a single common source region can be greatly increased, and the number of common source regions needed in a memory cell array is greatly reduced. Therefore, the circuits for controlling each common source region can be decreased in number as well.
  • While the invention has been particularly shown and described with reference to preferred embodiments thereof, it will be understood by those skilled in the art that the foregoing and other changes in form and details may be made therein without departing from the spirit and scope of the invention.

Claims (19)

1. A method of fabricating a nonvolatile memory device comprising:
forming a gate insulation layer on a semiconductor substrate;
forming a floating gate pattern on the gate insulation layer;
sequentially forming a tunnel insulation layer and a gate conductive layer on the semiconductor substrate, the tunnel insulation layer and the gate conductive layer covering the floating gate pattern;
patterning the gate conductive layer to form a control gate electrode on a sidewall and a portion of a top surface of the floating gate pattern and to form a selection gate electrode on the semiconductor substrate separated from the floating gate pattern; and
forming a common source region, a cell source region, and a drain region in the semiconductor substrate, the cell source region being formed in the semiconductor substrate between the selection gate electrode and the floating gate pattern, the drain region being formed in the semiconductor substrate on an opposite side of the control gate electrode from the selection gate electrode, and the common source region being formed in the semiconductor substrate on an opposite side of the selection gate from the floating gate pattern.
2. The method of claim 1, wherein the forming a floating gate pattern step comprises:
sequentially forming a floating gate conductive layer and a hard mask layer on the gate insulation layer;
etching the hard mask layer to expose a portion of the floating gate conductive layer;
thermally oxidizing a top surface of the exposed floating gate conductive layer to form an oxide layer pattern having an elliptical cross-section;
removing the hard mask layer; and
etching the floating gate conductive layer using the oxide layer pattern as an etch mask.
3. The method of claim 2, wherein the sequentially forming a tunnel insulation layer step forms the tunnel insulation layer on a top surface of the oxide layer pattern.
4. The method of claim 2, further comprising:
performing a thermal process after the forming a floating gate pattern step to form a sidewall oxide layer on sidewalls of the floating gate pattern.
5. The method of claim 4, further comprising:
forming a nitride layer spacer covering the sidewall oxide layer such that a height of the nitride layer spacer is less than a height of the sidewall oxide layer.
6. The method of claim 2, wherein the tunnel oxide layer is formed by forming a high temperature oxide (HTO) layer and annealing the resultant HTO layer.
7. A method of fabricating a nonvolatile memory device comprising:
forming a plurality of active regions in a predetermined region of a semiconductor substrate;
forming a plurality of floating gate patterns disposed in an array, each floating gate pattern formed on one of the active regions;
sequentially forming a tunnel oxide layer and a gate conductive layer over the semiconductor substrate;
patterning the gate conductive layer to form selection gate lines and control gate lines crossing the active regions, the control gate lines being disposed at least partially on a column of the floating gates;
forming common source regions and cell source regions in the active regions, the common source regions being formed in the active regions between a pair of adjacent selection gate lines, and each cell source region being formed in the active regions between one of the selection gate lines and one of the floating gate electrodes; and
forming drain regions in the active regions on opposite side of the control gate lines from an adjacent selection gate line.
8. The method of claim 7, wherein the patterning step forms the control gate lines such that the floating gates protrude from a control gate line toward one of the selection gate lines and the floating gates cover a top surface of an active region under the control gate line.
9. The method of claim 7, wherein the forming a plurality of floating gate patterns step comprises:
sequentially forming a gate insulation layer, a floating gate conductive layer, and a hard mask layer over the semiconductor substrate;
patterning the hard mask layer to form a mesh-shaped hard mask pattern, the hard mask pattern exposing predetermined regions of the floating gate conductive layer on the active regions;
performing a thermal process, to form oxide layer patterns having elliptical cross-sections on the exposed predetermined regions of the floating gate conductive layer;
removing the hard mask pattern; and
patterning the floating gate conductive layer using the oxide layer patterns as an etch mask to form the floating gate patterns.
10. The method of claim 9, wherein the sequentially forming a tunnel oxide layer step forms the tunnel oxide layer on the oxide layer pattern.
11. The method of claim 7, further comprising:
performing a thermal process after the forming a plurality of floating gates step to form sidewall oxide layers on sidewalls of the floating gate patterns.
12. The method of claim 11, further comprising:
forming a nitride layer spacer on the sidewall oxide layers, a height of the nitride layer spacer being less than a height of the sidewall oxide layer.
13. The method of claim 7, wherein the tunnel oxide layer is formed by forming a high temperature oxide (HTO) layer and annealing the resultant HTO layer.
14. A method of fabricating a nonvolatile memory device, comprising:
forming a selection transistor between an electrically programmable transistor and a program voltage supply line.
15. The method of claim 14, further comprising:
forming the electrically programmable transistor.
16. The method of claim 15, wherein the forming a selection transistor and the forming the electrically programmable transistor steps are performed concurrently.
17. A method of programming a nonvolatile memory device, comprising:
applying a programming voltage to a program voltage line associated with an electrically programmable transistor; and
applying a transfer voltage to a selection transistor connected between the program voltage supply line and the electrically programmable transistor such that the programming voltage is applied to the electrically programmable transistor.
18. The method of claim 17, further comprising:
applying a first predetermined voltage to an output of the electrically programmable transistor is connected; and
applying a second predetermined voltage to a control gate of the electrically programmable transistor.
19. A method of preventing programming of nonvolatile memory device, comprising:
applying an off voltage to a selection transistor connected between a program voltage supply line and an electrically programmable transistor to prevent a voltage on the program voltage supply line from being transferred to the electrically programmable transistor.
US11/083,305 2002-01-07 2005-03-18 Split-gate type nonvolatile memory devices and methods for fabricating the same Abandoned US20050162926A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/083,305 US20050162926A1 (en) 2002-01-07 2005-03-18 Split-gate type nonvolatile memory devices and methods for fabricating the same

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
KR1020020000674A KR20030060139A (en) 2002-01-07 2002-01-07 Split-gate type non-volatile memory and method of fabricating the same
KR2002-674 2002-01-07
US10/330,425 US6914290B2 (en) 2002-01-07 2002-12-30 Split-gate type nonvolatile memory devices
US11/083,305 US20050162926A1 (en) 2002-01-07 2005-03-18 Split-gate type nonvolatile memory devices and methods for fabricating the same

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/330,425 Division US6914290B2 (en) 2002-01-07 2002-12-30 Split-gate type nonvolatile memory devices

Publications (1)

Publication Number Publication Date
US20050162926A1 true US20050162926A1 (en) 2005-07-28

Family

ID=19718217

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/330,425 Expired - Fee Related US6914290B2 (en) 2002-01-07 2002-12-30 Split-gate type nonvolatile memory devices
US11/083,305 Abandoned US20050162926A1 (en) 2002-01-07 2005-03-18 Split-gate type nonvolatile memory devices and methods for fabricating the same

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US10/330,425 Expired - Fee Related US6914290B2 (en) 2002-01-07 2002-12-30 Split-gate type nonvolatile memory devices

Country Status (3)

Country Link
US (2) US6914290B2 (en)
JP (1) JP2003209195A (en)
KR (1) KR20030060139A (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100195455A1 (en) * 2008-05-27 2010-08-05 Tooru Maruyama Optical disc apparatus, focus error signal adjustment method, program, and integrated circuit
US20140030883A1 (en) * 2010-07-15 2014-01-30 SK Hynix Inc. Semiconductor device and method for fabricating the same
CN110568053A (en) * 2019-08-12 2019-12-13 浙江大学 Non-contact type cell membrane potential sensor based on field effect tube sensing structure

Families Citing this family (22)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100456541B1 (en) * 2002-01-04 2004-11-09 삼성전자주식회사 Non volatile memory device and method of fabricating the same
TWI220316B (en) * 2003-05-22 2004-08-11 Powerchip Semiconductor Corp Flash memory cell, flash memory cell array and manufacturing method thereof
KR100518594B1 (en) * 2003-09-09 2005-10-04 삼성전자주식회사 Local SONOS type non-volatile memory device and manufacturing method thereof
KR100546405B1 (en) * 2004-03-18 2006-01-26 삼성전자주식회사 Split gate type non-volatile semiconductor memory device and method of fabricating the same
JP2006032950A (en) * 2004-07-12 2006-02-02 Samsung Electronics Co Ltd Memory device and forming method therefor
KR20060097884A (en) * 2005-03-07 2006-09-18 삼성전자주식회사 Non-volatile memory device of split gate type and method of forming the same
KR100718253B1 (en) * 2005-08-17 2007-05-16 삼성전자주식회사 Method of manufacturing a non-volatile memory device
KR100667911B1 (en) * 2005-12-26 2007-01-11 매그나칩 반도체 유한회사 Nonvolatile memory and manufacturing method thereof
US7547944B2 (en) * 2006-03-30 2009-06-16 Catalyst Semiconductor, Inc. Scalable electrically eraseable and programmable memory (EEPROM) cell array
US20090003074A1 (en) * 2006-03-30 2009-01-01 Catalyst Semiconductor, Inc. Scalable Electrically Eraseable And Programmable Memory (EEPROM) Cell Array
KR100725375B1 (en) * 2006-05-11 2007-06-07 삼성전자주식회사 Non volatile memory integrate circuit and fabricating method thereof
KR100843141B1 (en) 2006-05-19 2008-07-02 삼성전자주식회사 Non volatile memory integrate circuit and fabricating method thereof
US7528436B2 (en) * 2006-09-05 2009-05-05 Catalyst Semiconductor, Inc. Scalable electrically eraseable and programmable memory
US8139408B2 (en) * 2006-09-05 2012-03-20 Semiconductor Components Industries, L.L.C. Scalable electrically eraseable and programmable memory
US8750041B2 (en) 2006-09-05 2014-06-10 Semiconductor Components Industries, Llc Scalable electrically erasable and programmable memory
US8320191B2 (en) 2007-08-30 2012-11-27 Infineon Technologies Ag Memory cell arrangement, method for controlling a memory cell, memory array and electronic device
US8711636B2 (en) * 2011-05-13 2014-04-29 Silicon Storage Technology, Inc. Method of operating a split gate flash memory cell with coupling gate
CN104979383B (en) * 2014-04-03 2018-07-20 中芯国际集成电路制造(上海)有限公司 A kind of semiconductor devices and its manufacturing method and electronic device
CN108257965A (en) * 2016-12-29 2018-07-06 无锡华润上华科技有限公司 Flash memory storage structure and its manufacturing method
US10879256B2 (en) 2017-11-22 2020-12-29 Taiwan Semiconductor Manufacturing Co., Ltd. Embedded memory using SOI structures and methods
CN110739312B (en) * 2018-07-19 2021-05-14 合肥晶合集成电路股份有限公司 Split-gate type nonvolatile memory and preparation method thereof
US10651183B1 (en) * 2018-12-14 2020-05-12 United Microelectronics Corp. Manufacturing method of semiconductor device

Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5045488A (en) * 1990-01-22 1991-09-03 Silicon Storage Technology, Inc. Method of manufacturing a single transistor non-volatile, electrically alterable semiconductor memory device
US5812452A (en) * 1997-06-30 1998-09-22 Winbond Memory Laboratory Electrically byte-selectable and byte-alterable memory arrays
US5936883A (en) * 1996-03-29 1999-08-10 Sanyo Electric Co., Ltd. Split gate type transistor memory device
US6054350A (en) * 1997-12-12 2000-04-25 Mosel Vitelic, Inc. EPROM cell having a gate structure with sidewall spacers of differential composition
US6284601B1 (en) * 1997-06-30 2001-09-04 Winbond Memory Laboratory Method for fabricating electrically selectable and alterable memory cells
US6337249B1 (en) * 1994-11-24 2002-01-08 Nippondenso Co., Ltd. Semiconductor device and fabrication process thereof
US6339006B1 (en) * 1999-06-30 2002-01-15 Hyundai Electronics Ind. Co., Ltd. Flash EEPROM cell and method of manufacturing the same
US20020118574A1 (en) * 2001-02-26 2002-08-29 Geoffrey Gongwer Non-volatile memory with improved programming and method therefor
US6803277B1 (en) * 2003-09-08 2004-10-12 Hynix Semiconductor Inc. Method of forming gate electrode in flash memory device

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH10107166A (en) * 1996-09-30 1998-04-24 Sanyo Electric Co Ltd Nonvolatile semiconductor memory and its manufacture
KR20000021378A (en) * 1998-09-28 2000-04-25 김영환 Method for manufacturing flash memory cell of split gate type

Patent Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5045488A (en) * 1990-01-22 1991-09-03 Silicon Storage Technology, Inc. Method of manufacturing a single transistor non-volatile, electrically alterable semiconductor memory device
US6337249B1 (en) * 1994-11-24 2002-01-08 Nippondenso Co., Ltd. Semiconductor device and fabrication process thereof
US5936883A (en) * 1996-03-29 1999-08-10 Sanyo Electric Co., Ltd. Split gate type transistor memory device
US5812452A (en) * 1997-06-30 1998-09-22 Winbond Memory Laboratory Electrically byte-selectable and byte-alterable memory arrays
US6284601B1 (en) * 1997-06-30 2001-09-04 Winbond Memory Laboratory Method for fabricating electrically selectable and alterable memory cells
US6054350A (en) * 1997-12-12 2000-04-25 Mosel Vitelic, Inc. EPROM cell having a gate structure with sidewall spacers of differential composition
US6339006B1 (en) * 1999-06-30 2002-01-15 Hyundai Electronics Ind. Co., Ltd. Flash EEPROM cell and method of manufacturing the same
US20020118574A1 (en) * 2001-02-26 2002-08-29 Geoffrey Gongwer Non-volatile memory with improved programming and method therefor
US6803277B1 (en) * 2003-09-08 2004-10-12 Hynix Semiconductor Inc. Method of forming gate electrode in flash memory device

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100195455A1 (en) * 2008-05-27 2010-08-05 Tooru Maruyama Optical disc apparatus, focus error signal adjustment method, program, and integrated circuit
US20140030883A1 (en) * 2010-07-15 2014-01-30 SK Hynix Inc. Semiconductor device and method for fabricating the same
US8865545B2 (en) * 2010-07-15 2014-10-21 SK Hynix Inc. Semiconductor device and method for fabricating the same
CN110568053A (en) * 2019-08-12 2019-12-13 浙江大学 Non-contact type cell membrane potential sensor based on field effect tube sensing structure

Also Published As

Publication number Publication date
JP2003209195A (en) 2003-07-25
KR20030060139A (en) 2003-07-16
US20030127684A1 (en) 2003-07-10
US6914290B2 (en) 2005-07-05

Similar Documents

Publication Publication Date Title
US20050162926A1 (en) Split-gate type nonvolatile memory devices and methods for fabricating the same
US6784476B2 (en) Semiconductor device having a flash memory cell and fabrication method thereof
US7816723B2 (en) Semiconductor memory array of floating gate memory cells with program/erase and select gates
KR100304710B1 (en) Nonovolatile Memory Device Having Bulk Bias Contact Structure in Cell Array Region
US5960283A (en) Nonvolatile semiconductor memory device and method of fabrication of the same
US5821143A (en) Fabrication methods for nonvolatile memory devices including extended sidewall electrode
KR100364040B1 (en) A semiconductor memory device and a method of making thereof
KR100316709B1 (en) Fabrication method of non-volatile memory device
US6914826B2 (en) Flash memory structure and operating method thereof
JPH1140784A (en) Manufacture of non-volatile memory device
US7072210B2 (en) Memory array
US6680507B2 (en) Dual bit isolation scheme for flash memory devices having polysilicon floating gates
KR100606536B1 (en) Non-volatile memory device and fabricating method thereof
US5936889A (en) Array of nonvolatile memory device and method for fabricating the same
US6806530B2 (en) EEPROM device and method for fabricating same
JP3807633B2 (en) Method for manufacturing nonvolatile semiconductor memory device
JP2000031436A (en) Semiconductor storage device and manufacture of the same
JPH0851164A (en) Non-volatile semiconductor storage device and manufacture thereof
KR100219534B1 (en) Flash memory device & fabricating method for the same
JPH1145985A (en) Non-volatile semiconductor storage device and manufacture thereof
KR100287883B1 (en) Array of Devices of Nonvolatile Memory and Manufacturing Method Thereof
JPH07202036A (en) Manufacture of nonvolatile semiconductor storage device
JPH11176954A (en) Non volatile semiconductor memory device and manufacture thereof
JPH0786439A (en) Nonvolatile semiconductor storage device and its manufacture

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION