US20040219727A1 - Process for manufacturing a semiconductor wafer, a semiconductor wafer, process for manufacturing a semiconductor integrated circuit device, and semiconductor integrated circuit device - Google Patents

Process for manufacturing a semiconductor wafer, a semiconductor wafer, process for manufacturing a semiconductor integrated circuit device, and semiconductor integrated circuit device Download PDF

Info

Publication number
US20040219727A1
US20040219727A1 US10/861,450 US86145004A US2004219727A1 US 20040219727 A1 US20040219727 A1 US 20040219727A1 US 86145004 A US86145004 A US 86145004A US 2004219727 A1 US2004219727 A1 US 2004219727A1
Authority
US
United States
Prior art keywords
epitaxial layer
semiconductor
integrated circuit
circuit device
semiconductor integrated
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/861,450
Inventor
Hiroto Kawagoe
Tatsumi Shirasu
Shogo Kiyota
Norio Suzuki
Eiichi Yamada
Yuji Sugino
Manabu Kitano
Yoshihiko Sakurai
Takashi Naganuma
Hisashi Arakawa
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US10/861,450 priority Critical patent/US20040219727A1/en
Publication of US20040219727A1 publication Critical patent/US20040219727A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
    • H01L27/08Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind
    • H01L27/085Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
    • H01L27/088Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
    • H01L27/092Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate complementary MIS field-effect transistors
    • H01L27/0925Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate complementary MIS field-effect transistors comprising an N-well only in the substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/20Deposition of semiconductor materials on a substrate, e.g. epitaxial growth solid phase epitaxy
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/8238Complementary field-effect transistors, e.g. CMOS
    • H01L21/823807Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the channel structures, e.g. channel implants, halo or pocket implants, or channel materials

Definitions

  • the present invention relates to a process for manufacturing a semiconductor wafer, a semiconductor wafer, a process for manufacturing a semiconductor integrated circuit device, and a semiconductor integrated circuit device and, more particularly, to a technique which is effective if applied to the so-called “epitaxial wafer manufacturing process” for forming an epitaxial layer over the surface of a semiconductor substrate body, an epitaxial wafer, a process for manufacturing a semiconductor integrated circuit device by using the epitaxial wafer, and a semiconductor integrated circuit device.
  • the epitaxial wafer is a semiconductor wafer which is formed with an epitaxial layer over the principal surface of a mirror-finished (or -polished) semiconductor mirror wafer (or polished wafer) by the epitaxial growth method.
  • the epitaxial growth method is described, for example, on pp. 51 to 74 of “VLSI TECHNOLOGY”, edited by S. M. Sze and issued in 1983 by McGraw-Hill.
  • the polishing is described on pp. 39 to 42 of the same Publication, for example.
  • the epitaxial wafer is featured in that it is excellent in suppressing the soft errors and resisting to the latchup, and in that the gate insulating film to be formed over the epitaxial layer can have excellent breakdown characteristics to drastically reduce the defect density of the gate insulating film.
  • the epitaxial wafer to the technique for manufacturing the semiconductor integrated circuit device.
  • the first technique is described on. pp. 761 to 763 of “Applied Physics, Vol. 60, No. 8”, issued on Aug. 10, 1991 by Japanese Association of Applied Physics.
  • a p + -type (or n + -type) semiconductor substrate is formed thereover with a p- (or n- ) type epitaxial layer containing a p- (or n- ) type impurity having a lower concentration than the p- (or n-) type impurity concentration of the semiconductor substrate.
  • the second technique is described in Japanese Patent Laid-Open No. 260832/1989, for example and is directed to an epitaxial wafer which has a p-type epitaxial layer over a p-type semiconductor substrate.
  • an element forming diffusion layer is formed to extend from the surface of the epitaxial layer to the upper portion of the semiconductor substrate.
  • the semiconductor substrate body is doped at the time of forming the diffusion layer with a diffusion layer forming impurity so that simultaneously with the growth of the epitaxial layer over the semiconductor substrate body, the impurity in the upper portion of the semiconductor substrate body may be diffused to form the diffusion layer.
  • the distribution of the impurity concentration of this case is made to have such a plateau curve having a peak at the boundary between the epitaxial layer and the semiconductor substrate body that the impurity concentration is low at the surface side of the epitaxial layer, high at the boundary between the epitaxial layer and the semiconductor substrate body and low in the semiconductor substrate body.
  • the semiconductor integrated circuit device manufactured according to the aforementioned first technique is excellent in the performance and reliability but has a problem in the cost because the semiconductor substrate used contains a (p + -type or n + -type) impurity in a high concentration and is expensive and because an epitaxial layer having a large thickness is formed over the semiconductor substrate.
  • the diffusion layer is formed by the so-called “upper diffusion” to diffuse the impurity in the upper portion of the semiconductor substrate.
  • the impurity concentration is so difficult to set that there arise a problem that the diffusion layer forming accuracy drops.
  • Another problem is that it is obliged to change the LSI (i.e, Large Scale Integration circuit) manufacturing process using the so-called “mirror wafer”.
  • An object of the present invention is to provide a technique capable of the cost for a semiconductor wafer having a semiconductor single crystal layer over a semiconductor substrate.
  • Another object of the present invention is to provide a technique capable of improving the performance and reliability of a semiconductor integrated circuit device and reducing the cost for the semiconductor integrated circuit device.
  • An object of the present invention is to provide a technique capable of facilitating the control of forming a semiconductor region on the semiconductor wafer which has the semiconductor single crystal layer over the semiconductor substrate.
  • An object of the present invention is to provide a technique capable of using a process for manufacturing the semiconductor integrated circuit device using the so-called “mirror wafer”, as it is.
  • a process for manufacturing a semiconductor wafer comprising the step of forming such a semiconductor single crystal layer over the surface of a relatively lightly doped semiconductor substrate body, which contains an impurity of a predetermined conduction type, as contains an impurity having the same conduction type as that of said impurity and the same concentration as the designed one of said impurity.
  • a process for manufacturing a semiconductor integrated circuit device comprising: the step of preparing a relatively lightly doped semiconductor substrate body, which contains an impurity of a predetermined conduction type and which is formed over the surface of a semiconductor single crystal layer containing an impurity having the same conduction type as that of said impurity and the same concentration as the designed one of said impurity; and the step of forming an oxide film over said semiconductor single crystal layer.
  • a process for manufacturing a semiconductor integrated circuit device comprising: the step of preparing a relatively lightly doped semiconductor substrate body, which contains an impurity of a predetermined conduction type and which is formed over the surface of a semiconductor single crystal layer containing an impurity having the same conduction type as that of said impurity and a concentration not higher than that of said semiconductor substrate body; the step of forming a first semiconductor region extending from the surface of said semiconductor single crystal. layer to the upper portion of said semiconductor substrate body and having the same conduction type as that of said impurity and its impurity concentration gradually lowered depthwise of said semiconductor-single crystal layer; and the step of forming an oxide film over said semiconductor region.
  • a semiconductor integrated circuit device manufacturing method comprising the step of doping said semiconductor single crystal layer with the ions an impurity and then thermally diffusing said impurity, at the step of forming said first semiconductor region.
  • a semiconductor integrated circuit device manufacturing method characterized in that said first semiconductor region is a well to be used for forming a complementary MOS•FET (Metal-Oxide-Semiconductor-Field-Effect-Transistor) circuit (i.e., for forming a complementary MIS (Metal-Insulator-Semiconductor)•FET circuit).
  • MOS•FET Metal-Oxide-Semiconductor-Field-Effect-Transistor
  • MIS Metal-Insulator-Semiconductor
  • any semiconductor substrate body of high price and density (of p + - or n + -type) need not be used, and the semiconductor single crystal layer can be thinned, so that the cost for the semiconductor wafer capable of realizing high element characteristics and reliability can be lowered.
  • a gate insulating film having an excellent film quality can be formed by forming the gate insulating film of a MOS•FET over a semiconductor single crystal layer so that the gate insulating film can have its breakdown voltage raised to reduce the defect density of the gate insulating film.
  • the semiconductor substrate body of high price and density need not be used, but the semiconductor single crystal layer can be thinned to reduce the cost for the semiconductor integrated circuit device having high element characteristics and reliability.
  • the degree of freedom for setting the impurity concentration and depth is so high when a semiconductor region such as a well is formed in the semiconductor substrate, as to facilitate the control of the formation.
  • the degree of freedom for setting the impurity concentration and depth is so high when a semiconductor region such as a well is formed in the semiconductor substrate, as to facilitate the control of the formation.
  • the cost for the semiconductor integrated circuit device can be lowered.
  • the impurity concentration of the semiconductor substrate body below the semiconductor single crystal layer is made higher than that of the semiconductor single crystal layer, so that the resistance of the semiconductor substrate body can be relatively lowered to improve the resistance to the latchup.
  • the semiconductor integrated circuit device manufacturing process of the present invention since the first semiconductor region is formed by the ion implantation method and the thermal diffusion method, the semiconductor integrated circuit device can be manufactured without being accompanied by any change in the design or manufacture process but by using the same method as that of the semiconductor integrated circuit device having the so-called “mirror wafer”, when it is to be manufactured by using the semiconductor wafer having the semiconductor single crystal layer over the semiconductor substrate body.
  • the memory cell of the dynamic type random access memory is formed over the semiconductor single crystal layer having less defects such as the precipitation of oxygen, it is possible to reduce the junction leakage current in the source region and the drain region Of the transfer MOS•FET of the memory cell. Since, moreover, the charge leakage in the capacitor of the memory cell can be suppressed to elongate the charge storage time period, it is possible to improve the refresh characteristics. As a result, it is possible to improve the performance, reliability and production yield of the dynamic type random access memory.
  • the memory cell of the static type random access memory is formed over the semiconductor single crystal layer having less defects such as the precipitation of oxygen, the junction leakage current of the source region and drain region of the MOS FET composing the memory cell can be reduced to improve the data retention level thereby to reduce the data retention fault percentage. As a result, it is possible to improve the performance, reliability and production yield of the static type random access memory.
  • the memory cell of a read only memory capable of electrically erasing and programming data is formed over the semiconductor single crystal layer having less defects such as the precipitation of oxygen, so that the resistance to the data programming can be improved and so that the dispersion of the data erasure can be reduced.
  • the read only memory capable of electrically erasing and programming the data it is possible to improve the performance, reliability and production yield of the read only memory capable of electrically erasing and programming the data.
  • FIG. 1 is a section showing an essential portion of a semiconductor integrated circuit device according to one embodiment of the present invention
  • FIG. 2 is a top plan view showing a semiconductor wafer to be used at a step of manufacturing the semiconductor integrated circuit device of FIG. 1;
  • FIG. 3 is a section showing an essential portion at a step of manufacturing the semiconductor integrated circuit device of FIG. 1;
  • FIG. 4 is a section showing an essential portion at the step, as subsequent to FIG. 3, of manufacturing the semiconductor integrated circuit device of FIG. 1;
  • FIG. 5 is a section showing an essential portion at the step, as subsequent to FIG. 4, of manufacturing the semiconductor integrated circuit device of FIG. 1;
  • FIG. 6 is a section showing an essential portion at the step, as subsequent to FIG. 5, of manufacturing the semiconductor integrated circuit device of FIG. 1;
  • FIG. 7 is a section showing an essential portion at the step, as subsequent to FIG. 6, of manufacturing the semiconductor integrated circuit device of FIG. 1;
  • FIG. 8 is a section showing an essential portion at the step, as subsequent to .FIG. 7, of manufacturing the semiconductor integrated circuit device of FIG. 1;
  • FIG. 9 is a section showing an essential portion of a semiconductor integrated circuit device according to another embodiment of the present invention.
  • FIG. 10 is a section showing an essential portion at a step of manufacturing the semiconductor integrated circuit device of FIG. 9;
  • FIG. 11 is a section showing an essential portion at the step, as subsequent to FIG. 10, of manufacturing the semiconductor integrated circuit device of FIG. 9;
  • FIG. 12 is a section showing an essential portion of a semiconductor integrated circuit device according to another embodiment of the present invention.
  • FIG. 13 is a section showing an essential portion at a step of manufacturing the semiconductor integrated circuit device of FIG. 12;
  • FIG. 14 is a section showing an essential portion at the step, as subsequent to FIG. 13, of manufacturing the semiconductor integrated circuit device of FIG. 12;
  • FIG. 15 is a section showing an essential portion at the step, as subsequent to FIG. 14, of manufacturing the semiconductor integrated circuit device of FIG. 12;
  • FIG. 16 is a section showing an essential portion of a semiconductor integrated circuit device according to another embodiment of the present invention.
  • FIG. 17 is an impurity distribution diagram in the semiconductor integrated circuit device of FIG. 16 and has an abscissa indicating the depth from the surface of an epitaxial layer 2 E and an ordinate indicating an impurity concentration;
  • FIG. 18 is an impurity distribution diagram in the semiconductor integrated circuit device, as has been described in the prior art and has an abscissa indicating the depth from the surface of an epitaxial layer EP 1 and an ordinate indicating an impurity concentration;
  • FIG. 19 is an impurity distribution diagram in the semiconductor integrated circuit device, as has been described in the prior art and has an abscissa indicating the depth from the surface of an epitaxial layer EP 2 and an ordinate indicating an impurity concentration;
  • FIG. 20 is a section showing an essential portion of a semiconductor substrate at a step of manufacturing the semiconductor integrated circuit device of FIG. 16;
  • FIG. 21 is a section showing an essential portion of the semiconductor substrate at the step, as subsequent to FIG. 20, of manufacturing the semiconductor integrated circuit device of FIG. 16;
  • FIG. 22 is a section showing an essential portion of the semiconductor substrate at the step, as subsequent to FIG. 21, of manufacturing the semiconductor integrated circuit device of FIG. 16;
  • FIG. 23 is a section showing an essential portion of the semiconductor. substrate at the step, as subsequent to FIG. 22, of manufacturing the semiconductor integrated circuit device of FIG. 16;
  • FIG. 24 is a section showing an essential portion of the semiconductor substrate at the step, as subsequent to FIG. 23, of manufacturing the semiconductor integrated circuit device of FIG. 16;
  • FIG. 25 is a graph diagram for explaining the effects of the semiconductor integrated circuit device of the present embodiment.
  • FIG. 26(A) is a section showing an essential portion of a semiconductor integrated circuit device according to another embodiment of the present invention.
  • FIG. 26(B) is a circuit diagram showing a memory cell of the semiconductor integrated circuit device of FIG. 26(A);
  • FIG. 27(A) is a section showing an essential portion of a semiconductor integrated circuit device according to another embodiment of the present invention.
  • FIG. 27(B) is a circuit diagram showing a memory cell of the semiconductor integrated circuit device of FIG. 27(A);
  • FIG. 28 is a section showing an essential portion of a semiconductor integrated circuit device according to another embodiment of the present invention.
  • FIG. 29 is a section showing an essential portion at a step of manufacturing a semiconductor integrated circuit device according to another embodiment of the present invention.
  • FIG. 30 is a section showing an essential portion at the step, as subsequent to FIG. 29, of manufacturing a semiconductor integrated circuit device according to another embodiment of the present invention.
  • FIG. 1 is a section showing an essential portion of a semiconductor-integrated circuit device according to one embodiment of the present invention
  • FIG. 2 is a top plan view of a semiconductor wafer to be used in a process for manufacturing the semiconductor integrated circuit device of FIG. 1
  • FIGS. 3 to 8 are sections showing an essential portion in a process for manufacturing the semiconductor integrated circuit device of FIG. 1.
  • a semiconductor substrate 2 constituting a semiconductor integrated circuit device 1 of the present embodiment 1 is constructed of a semiconductor substrate body 2 S, an epitaxial layer (i.e., semiconductor single crystal layer) 2 E and a gettering layer (i.e., trap region) 2 B.
  • an epitaxial layer i.e., semiconductor single crystal layer
  • a gettering layer i.e., trap region
  • the gettering layer is described, for example, on pp. 42 to 44 of “VLSI TECHNOLOGY”, edited by S. M. Sze and issued in 1983 by McGraw-Hill.
  • the semiconductor substrate body 2 S is made of a single crystal of p + -type silicon (Si) having a thickness of about 500 to 800 ⁇ m, for example.
  • the semiconductor substrate body 2 S is doped with a p-type impurity such as boron (B) in a concentration of about 1.3 ⁇ 10 15 atoms/cm 3 .
  • the epitaxial layer 2 E which is made of a single crystal of p ⁇ -type Si, for example.
  • This epitaxial layer 2 E is doped with a p-type impurity such as boron in a concentration equal to the designed one of the semiconductor substrate body 2 S, e.g., 1.3 ⁇ 10 15 atoms/cm 3 .
  • the designed impurity concentration is intended to cover an allowable value.
  • the equality to the designed impurity concentration means that, in case the semiconductor substrate body 2 S has its designed impurity concentration expressed by [impurity concentration: A] ⁇ [(allowable value: ⁇ ] and has an actual impurity concentration of A, the semiconductor substrate body 2 S and the epitaxial layer 2 E have equal impurity concentrations if the actual impurity concentration of the epitaxial layer 2 E is not at A but within A ⁇ .
  • the p + -type epitaxial layer 2 E is formed over the relatively lightly doped p ⁇ -type semiconductor substrate body 2 S, and any precious heavily doped p + -type semiconductor substrate body is not used so that the cost for the semiconductor substrate 2 can be reduced to one half or so.
  • the cost for the semiconductor substrate of the prior art having the p ⁇ -type epitaxial layer formed over the p + -type semiconductor substrate body is 2.5 to 3 times as high as that of the ordinary semiconductor substrate having no epitaxial layer.
  • the cost for the semiconductor substrate of the present embodiment 1 can be suppressed within 1.5 times as high as that of the ordinary semiconductor substrate. As a result, the cost for the semiconductor integrated circuit device can be lowered.
  • the epitaxial layer 2 E is made relatively thin to have a thickness of about 1 ⁇ m. As a result, the following effects can be attained.
  • the filming apparatus for forming the epitaxial layer is not required to have a high filming accuracy so that it need not be expensive.
  • the epitaxial layer can be easily formed to improve the throughput.
  • the lower limit of the thickness of the epitaxial layer 2 E is one half or more of the thickness of the gate insulating film in the later-described MOS•FET. This setting is made while considering that one half of the thickness of the gate insulating film of the MOS•FET goes into the side of the semiconductor substrate 2 when the gate insulating film is formed.
  • the epitaxial layer 2 E is made thinner than one half of the thickness of a gate insulating film, its entirety is covered with the gate insulating film when this film is to be formed over the epitaxial layer 2 E.
  • the structure is made such that the gate insulating film is formed over the semiconductor substrate body 2 S. This structure loses the effect of the case, in which the gate insulating film is formed over the epitaxial layer 2 E, namely, that an excellent gate insulating film can be formed to improve its breakdown voltage.
  • the lower limit of the thickness of the epitaxial layer 2 E is frequently set to 0.3 ⁇ m by evaluating the performance of the gate insulating film (e.g., the gate breakdown voltage), as will be described with reference to FIG. 25.
  • the gate insulating film e.g., the gate breakdown voltage
  • the upper limit of the thickness of the epitaxial layer 2 E cannot be generally said because it depends upon the product or manufacturing conditions, but may desirably be less than 5 ⁇ m, for example, if the following is considered.
  • the upper surface of the epitaxial layer 2 E can retain flatness. If the epitaxial layer 2 E is made thicker, the level difference of the principal surface of the semiconductor substrate body 2 S is accordingly increased, but no substantial difference is caused by the thickness of such extent.
  • the principal surface has an excessively large roughness, a larger level difference than the focal depth may be made in a photolithography for the later-described MIS device forming step, thus causing a problem that the pattern cannot be formed by the photolithography.
  • the cost for the mother material of the semiconductor substrate 2 or the semiconductor wafer i.e., the later-described epitaxial wafer
  • the cost for the mother material of the semiconductor substrate 2 or the semiconductor wafer can be suppressed within a low price. If the epitaxial layer 2 E is thickened, it is difficult to control the filming operation, as described above, so that the cost for the semiconductor wafer (i.e., the later-described epitaxial wafer) rises. However, this thickness will not invite a drastic increase in the cost.
  • the roughness, if any, on the principal surface of the semiconductor substrate body 2 S can be ignored. With the thickness of this order, the roughness will not make a large level difference.
  • the epitaxial layer is to be formed over the semiconductor wafer (i.e., the later described mirror wafer).
  • any roughness i.e., crown
  • the roughness called the crown will be formed in the vicinity of the outer periphery of the principal surface of the semiconductor wafer (i.e., the later-described mirror wafer). With the thickness of that order, the roughness is not formed (or can be ignored).
  • the thickness of the epitaxial layer 2 E is preferred to range from 0.3 ⁇ m to 5 ⁇ m.
  • the range of 0.3 ⁇ m to 3 ⁇ m is frequently employed, and the optimum range is from 0.3 ⁇ m to 1.0 ⁇ m.
  • a field insulating film 3 which is made of silicon dioxide (SiO 2 ), for example.
  • a channel stopper region is formed below the field insulating film 3 , although not shown.
  • the element forming region, as enclosed by the field insulating film 3 is formed, for example, with an n-channel MOS•FET (as will be shortly referred to as “nMOS”) 4 N and a p-channel MOS. FET (as will be shortly referred to as “pMOS”) 4 P, and these nMOS 4 N and pMOS 4 P constitute a CMOS (i.e., Complementary Metal Oxide Semiconductor) circuit.
  • CMOS Complementary Metal Oxide Semiconductor
  • both the nMOS 4 N and the PMOS 4 P are given an ordinary MOS•FET structure but should not be limited thereto and may be made of MOS•FETs having the LDD (i.e., Lightly Doped Drain) structure.
  • LDD Lightly Doped Drain
  • the nMOS 4 N has the following components. Specifically, the nMOS 4 N is composed of: a pair of semiconductor regions 4 N a and 4 N b formed over the epitaxial layer 2 E and apart from each other; a gate insulating film 4 N c formed over the epitaxial layer 2 E; and a gate electrode 4 N d formed over the gate insulating film 4 N c.
  • the semiconductor regions 4 N a and 4 N b are regions for forming the source-drain regions of the nMOS 4 N.
  • the semiconductor regions 4 N a and 4 N b are doped with an n-type impurity such as phosphor (P) or arsenic (As) in a concentration (dose) of about 1 ⁇ 10 15 atoms/cm 2 .
  • the semiconductor regions 4 N a and 4 N b are made as deep as about 0.5 ⁇ m and formed in the range of the thickness of the epitaxial layer 2 E.
  • the gate insulating film 4 N c is made of SiO 2 having a thickness of about 18 nm, for example, and formed over the epitaxial layer 2 E. As a result, the following effects can be achieved.
  • the gate insulating film 4 N c of the MOS FET By forming the gate insulating film 4 N c of the MOS FET over the semiconductor single crystal layer 2 E formed of the epitaxial layer 2 E, the gate insulating film 4 N c having an excellent film quality can be formed, as described above, to improve its breakdown voltage. Secondly, the defect density (i.e., the number of defects to be caused within a predetermined range) of the gate insulating film 4 N c can be improved (reduced) by one figure or more.
  • the gate electrode 4 N d is made of a single layer film of poly-silicon having a low resistance, for example.
  • the gate electrode 4 N d is not limited to the single layer film of poly-silicon of low resistance but can be modified in various manners.
  • the gate electrode 4 N d may be constructed by laminating a silicide film of tungsten silicide (WSi 2 ) over the poly-silicon film of low resistance.
  • a semiconductor region 5 S a formed over the epitaxial layer 2 E is a region for setting the substrate potential at the side of the NMOS 4 N.
  • This semiconductor region 5 S a is doped with a p-type impurity such as boron in a concentration (.dose) of about 1 ⁇ 10 15 atoms/cm 2 .
  • the nMOS 4 P is formed in an n-well 6 which is formed over the semiconductor substrate 2 .
  • the n-well 6 is doped with an n-type impurity such as phosphor or arsenic in a concentration (dose) of 1 ⁇ 10 13 atoms/cm 2 .
  • the n-well 6 is as deep as about 1.5-4 ⁇ m and extends deeper than the epitaxial layer 2 E.
  • the n-well 6 is formed in the epitaxial layer 2 E and the semiconductor substrate body 2 S to have a larger depth than the film thickness of the epitaxial layer 2 E.
  • the pMOS 4 P has the following components. Specifically, the pMOS- 4 P is composed of: a pair of semiconductor regions 4 P a and 4 P b formed over the epitaxial layer 2 E and apart from each other; a gate insulating film 4 P c formed over the epitaxial layer 2 E; and a gate electrode 4 P d formed over the gate insulating film 4 P c.
  • the semiconductor regions 4 P a and 4 P b are regions for forming the source-drain regions of the pMOS 4 P.
  • the semiconductor regions 4 P a and 4 P b are doped with an p-type impurity such as boron in a concentration (dose) of about 1 ⁇ 10 18 atoms/cm 2 .
  • the semiconductor regions 4 P a and 4 P b are made as deep as about 0.5 ⁇ m and formed in the range of the thickness of the epitaxial layer 2 E.
  • the gate insulating film 4 P c is made of SiO 2 having a thickness of about 18 nm, for example, and formed over the epitaxial layer 2 E. As a result, the same effects as those of the pMOS 4 N can be achieved.
  • the gate insulating film 4 P c having an excellent film quality can be formed, to improve its breakdown voltage. Secondly, the defect density of the gate insulating film 4 P c can be improved (or reduced) by one figure or more.
  • the gate electrode 4 P d is made of a single layer film of poly-silicon having a low resistance, for example.
  • the gate electrode 4 P d is not limited to the single layer film of poly-silicon of low resistance but can be modified in various manners.
  • the gate electrode 4 P d may be constructed by laminating a silicide film of WSi 2 over the poly-silicon film of low resistance.
  • a semiconductor region 5 S b formed over the epitaxial layer 2 E is a region for setting the substrate potential at the side of the pMOS 4 P.
  • This semiconductor region 5 S b is doped with an n-type impurity such as phosphor or arsenic in a concentration (dose) of about 1 ⁇ 10 18 atoms/cm 2 .
  • an insulating film 7 which is made of SiO 2 , for example.
  • This insulating film 7 is formed in predetermined positions with connection holes 8 for exposing the semiconductor regions 4 N a and 4 N b of the NMOS 4 N, the semiconductor regions 4 P a and 4 P b of the pMOS 4 P, and the semiconductor regions 5 S a and 5 S b for the substrate potential to the outside.
  • the semiconductor regions 4 N a and 4 N b of the aforementioned nMOS 4 N are electrically connected with electrodes 9 N a and 9 N b , respectively, through the connection holes 8 .
  • the semiconductor regions 4 P a and 4 P b of the pMOS 4 P are electrically connected with electrodes 9 P a and 9 P b , respectively, through the electrodes 8 .
  • the semiconductor region 4 N b of the nMOS 4 N is electrically connected with the semiconductor region 4 P b of the pMOS 4 P through a first-layer wiring line 10 connecting the electrodes 9 N b and 9 P b.
  • the semiconductor regions 5 S a and 5 S b for the substrate potential are electrically connected with electrodes 9 S a and 9 S b , respectively, through the connection holes 8 .
  • Those electrodes 9 N a , 9 N b , 9 P a , 9 P b , 9 S a and 9 S b and first-layer wiring line 10 are made of an alloy of aluminum (Al)—Si-Copper (Cu), for example.
  • a surface protecting film 11 which is formed by laminating a SiO 2 film and a silicon carbide (Si 3 N 4 ) sequentially from the lower layer, for example.
  • the surface protecting film 11 covers the electrodes 9 N a , 9 N b , 9 P a , 9 P b , 9 S a and 9 S b and the first-layer wiring line 10 .
  • the semiconductor substrate 2 is formed on its back with a gettering layer 2 G.
  • This gettering layer 2 G is a functional layer for trapping a heavy metal element such as iron (Fe), nickel (Ni), Cu or chromium (Cr) and is formed by covering the back of the semiconductor substrate 2 with a semiconductor film of poly-silicon, for example.
  • a (not-shown) column shaped p ⁇ -type Si single crystal having a crystal face of ⁇ 100> azimuth is prepared by the Czochralski method.
  • the impurity to be used is exemplified by a p-type impurity such as boron in a concentration of about 1.3 ⁇ 10 15 atoms/cm 3 .
  • the slices have their principal surfaces mirror-polished by the chemical-mechanical polishing method or the like to prepare a mirror wafer 2 W, as shown in FIGS. 2 and 3.
  • the mirror wafer 2 W is the mother material of the aforementioned semiconductor substrate body 2 S.
  • the poly-silicon is deposited on the back of the mirror wafer 2 W, as shown in FIG. 4, by the CVD (i.e., Chemical Vapor Deposition) method to form the gettering layer 2 G.
  • This gettering layer 2 G is a functional layer for trapping a heavy metal element.
  • the epitaxial layer 2 E which is made of a p ⁇ -type Si single crystal as thin as about 1 ⁇ m, is formed over the principal surface (as located at the mirror surface side) of the mirror wafer 2 W by the CVD method (e.g., the epitaxial growth method) of about 980° C., for example, by using monosilane (SiH 4 ) gas and hydrogen (H 2 ) gas, thereby to manufacture an epitaxial wafer (or semiconductor wafer) 2 WE.
  • the CVD method e.g., the epitaxial growth method
  • the impurity concentration in the epitaxial layer 2 E is set equal to the designed one of the mirror wafer 2 W.
  • the epitaxial layer 2 E is doped with a p-type impurity such as boron in a concentration of about 1.3 ⁇ 10 15 atoms/cm 3 .
  • the not-shown ion implantation mask is formed over the epitaxial wafer 2 WE and is then used to dope a predetermined position of the epitaxial wafer 2 WE, as shown in FIG. 5, with an n-type impurity such as phosphor or arsenic by the ion implantation method. After this, the epitaxial wafer 2 WE is subjected to a heat treatment to form the n-well 6 .
  • An ion implantation impurity concentration (dose) for forming that n-well 6 is at about 1 ⁇ 10 13 atoms/cm 2 and is as deep as about 1.5 to 4 ⁇ m and deeper than the epitaxial layer 2 E.
  • the field insulating film 3 made of SiO 2 or the like is formed over the principal surface of the epitaxial layer 2 E by the LOCOS method or the like.
  • the element forming region, as enclosed by the field insulating film 3 is simultaneously formed with the gate insulating films 4 N c and 4 P c made of SiO 2 or the like having a thickness of about 180 angstroms by the thermal oxidation method or the like.
  • the gate insulating films 4 N c and 4 P c can be formed to have an excellent film quality by forming them over the epitaxial layer 2 E so that their breakdown voltages can be improved. Moreover, the gate insulating films 4 N c and 4 P c can have their defect densities improved by one figure or more.
  • the gate insulating films 4 N d and 4 P d of poly-silicon having a low resistance are simultaneously formed over the gate insulating films 4 N c and 4 P c .
  • the gate insulating films 4 N d and 4 P d are used as masks to form the paired gate insulating films 4 N a and 4 N b and the paired gate insulating films 4 P a and 4 P b by different ion implantation steps, to form the nMOS 4 N and pMOS 4 P over the epitaxial wafer 2 WE.
  • the semiconductor regions 5 S a and 5 S b are separately formed in predetermined positions of the epitaxial layer 2 E.
  • the insulating film 7 made of SiO 2 is deposited over the epitaxial wafer 2 WE by the CVD method or the like.
  • the insulating film 7 is formed with the connection holes 8 to expose the semiconductor regions 4 N a and 4 N b of the nMOS 4 N, the semiconductor regions 4 P a and 4 P b of the pMOS 4 P and the semiconductor regions 5 SA and 5 S b for the substrate potential to the outside.
  • a conductor film 9 made of the Al—Si—Cu alloy, for example, is deposited over the epitaxial wafer 2 WE by the sputtering method or the evaporation method.
  • the conductor film 9 is patterned by the dry etching method or the like to simultaneously form the electrodes 9 N a , 9 N b , 9 P a , 9 P b , 9 S a and 9 S b and the first wiring line 10 , as shown in FIG. 1.
  • the surface protecting film 11 is formed over the epitaxial wafer 2 WE by sequentially depositing the insulating film of SiO 2 and the insulating film of Si 3 N 4 , for example, by the CVD method or the like. After this, the epitaxial wafer 2 WE is divided into individual semiconductor chips to manufacture the semiconductor integrated circuit device 1 , as shown in FIG. 1.
  • the gate insulating film 4 N c of the NMOS 4 N and the gate insulating film 4 P c of the pMOS 4 P are formed over the epitaxial layer 2 E (or the semiconductor single crystal layer), the gate insulating films 4 N c and 4 P c having the excellent film quality can be formed to improve their breakdown voltages.
  • FIG. 9 is a section showing an essential portion of a semiconductor integrated circuit device according to another embodiment of the present invention
  • FIGS. 10 and 11 are sections showing an essential portion at steps of manufacturing the semiconductor integrated circuit device of FIG. 9.
  • the present embodiment 2 is different from the embodiment 1 in that the semiconductor substrate body 2 S is formed over its principal surface with a non-defective layer 2 A, which is formed thereover with the epitaxial layer 2 E.
  • the non-defective layer 2 A is in the state having substantially neither any structural defect (e.g., the stacking fault or the dislocation loop) nor any precipitation of oxygen, of which the former is substantially zero whereas the latter is at about 0.1 cm ⁇ 2 , when observed by the light scattering method.
  • the non-defective layer 2 A is made of a p ⁇ -type Si single crystal which have an impurity content and a concentration equal to those of the semiconductor substrate body 2 S.
  • the mirror wafer 2 W is prepared as in the foregoing embodiment 1. After this, the mirror wafer 2 W is heated at a temperature (e.g., at about 1,100° C. to 1,200° C. for 10 to 60 minutes) in the H 2 gas atmosphere, for example, to form the non-defective layer 2 A over the principal surface of the mirror wafer 2 W.
  • a temperature e.g., at about 1,100° C. to 1,200° C. for 10 to 60 minutes
  • poly-silicon for example, is deposited on the back of the mirror wafer 2 W by the CVD method or the like to form the gettering layer 2 G.
  • This gettering layer 2 G is a functional layer for trapping a heavy metal element.
  • the epitaxial layer 2 E made of a p ⁇ -type Si single crystal having a relatively small thickness of about 1 ⁇ m, for example, is formed over the non-defective layer 2 A by the CVD method (e.g., the epitaxial growth method) using SiH 4 gas and H 2 gas, for example.
  • the impurity and its concentration in the epitaxial layer 2 E are similar to those of the foregoing embodiment 1.
  • the subsequent steps are similar to those of the aforementioned embodiment 1, and their description will be omitted.
  • the epitaxial layer 2 E can be improved in its crystal growth to reduce the defects and dislocations drastically. As a result, it is possible to further improve the production yield, performance and reliability of the semiconductor integrated circuit device.
  • FIG. 12 is a section showing an essential portion of a semiconductor integrated circuit device according to another embodiment of the present invention
  • FIGS. 13 to 15 are sections showing an essential portion in the steps of manufacturing the semiconductor integrated circuit device of FIG. 12.
  • a p + -type semiconductor region (i.e., a heavily doped semiconductor region) 2 B is formed in a predetermined depth (of about 1 ⁇ m) of the entire principal surface of the semiconductor substrate body 2 S.
  • the p + -type semiconductor region 2 B is doped with a p-type impurity such as boron in a higher concentration of about 1 ⁇ 10 18 atoms/cm 3 than that of the epitaxial layer 2 E or the semiconductor substrate body 2 S.
  • the p + -type semiconductor region 2 B is a functional layer for suppressing the latchup of the CMOS circuit. Specifically, in the present embodiment 3, the p + -type semiconductor region 2 B is formed so that the resistance of the surface layer side of the substrate can be drastically lowered to improve the resistance of the CMOS circuit to the latchup.
  • the epitaxial layer 2 E is thicker at about 5 ⁇ m than those of the foregoing embodiments 1 and 2.
  • the lower limit of the thickness of the epitaxial layer 2 E is set to a deeper value than that of the n-well 6 in the pMOS forming region.
  • the p + -type semiconductor region 2 B is formed in the n-well 6 to make it difficult to set the impurity concentration in the n-well 6 if the thickness of the epitaxial layer 2 E is made smaller than the depth of the n-well 6 .
  • the upper limit of the thickness of the epitaxial-layer 2 E may desirably be less than 5 ⁇ m. This is reasoned as in the foregoing embodiment 1. However, the thickness may exceed that value so long as an increase in the cost is allowed.
  • the mirror wafer 2 W is prepared as in the foregoing embodiment 1.
  • the mirror wafer 2 W (or the semiconductor substrate body 2 S) is highly accurately doped with a p-type impurity such as boron to a predetermined depth (e.g., about 1 ⁇ m) from its principal surface.
  • the impurity concentration at this time is about 1 ⁇ 10 18 atoms/cm 3 .
  • the mirror wafer 2 W is thermally treated to form the p + -type semiconductor region 2 B.
  • a poly-silicon for example, is deposited on the back of the mirror wafer 2 W by the CVD method or the like to form the gettering layer 2 G.
  • This gettering layer 2 G is a functional layer for trapping a heavy metal element.
  • the epitaxial layer 2 E (or the semiconductor single crystal layer) made of a p ⁇ -type Si single crystal having a thickness of about 5 ⁇ m, for example, is formed over the principal surface (as located at the mirror surface side) of the mirror wafer 2 W, as shown in FIG. 14, by the CVD method (i.e., the epitaxial growth method) using SiH 4 and H 2 gas, for example, to form the epitaxial wafer 2 WE.
  • the CVD method i.e., the epitaxial growth method
  • SiH 4 and H 2 gas for example
  • the impurity concentration in the epitaxial layer 2 E is set to be equal to the designed one of the mirror wafer 2 W.
  • the epitaxial layer 2 E is doped with a p-type impurity such as boron, for example, in a concentration of about 1.5 ⁇ 10 15 atoms/cm 3 .
  • the not-shown ion implantation mask is formed over the epitaxial wafer 2 WE and is then used as a mask to dope a predetermined position of the epitaxial wafer 2 WE, as shown in FIG. 15, with an n-type impurity such as phosphor or boron by the ion implantation method. After this, the epitaxial wafer 2 WE is subjected to a heat treatment to form the n-well 6 .
  • the n-well 6 has a depth of about 3 ⁇ m and is formed in the epitaxial layer 2 E.
  • the ion implantation impurity concentration (dose) for forming that n-well 6 is at about 1 ⁇ 10 13 atoms/cm 2 .
  • the subsequent steps are similar to those of the aforementioned present embodiment 1 so that their description will be omitted.
  • the resistance at the side of the substrate surface can be drastically lowered to improve the resistance of the CMOS circuit to the latchup. As a result, it is possible to further improve the performance, reliability and production yield of the semiconductor integrated circuit device.
  • FIG. 16 is a section showing an essential portion of a semiconductor integrated circuit device according to another embodiment of the present invention
  • FIG. 17 is an impurity distribution diagram in the semiconductor integrated circuit device of FIG. 16
  • FIGS. 18 and 19 are impurity distribution diagrams in the semiconductor integrated circuit device having been described in the prior art
  • FIGS. 20 to 24 are sections showing an essential portion in the steps of manufacturing the semiconductor integrated circuit device
  • FIG. 25 is a graph for explaining the effects of the semiconductor integrated circuit. device of the present embodiment.
  • the portions identical to those of the foregoing embodiment 1 are designated at the common reference characters.
  • the relatively lightly doped semiconductor substrate body 2 S constituting the semiconductor integrated circuit device 1 of the present embodiment 4 is made of a p-type Si single crystal or the like, for example.
  • the semiconductor substrate body 2 S is doped with a p-type impurity such as boron in a concentration of about 1.5 ⁇ 10 15 atoms/cm 3 .
  • the semiconductor substrate body 2 S is formed over its principal surface with the epitaxial layer 2 E made of a p ⁇ -type Si single crystal or the like.
  • the epitaxial layer 2 E is doped with a p-type impurity such as boron in a concentration lower than the designed one of the semiconductor substrate body 2 S.
  • the p ⁇ -type epitaxial layer 2 E is formed over the p-type semiconductor substrate body 2 S as in the foregoing embodiment 1 so that the expensive p + -type semiconductor substrate body need not be used to lower the cost for the semiconductor substrate 2 to about one half.
  • the impurity concentration of the semiconductor substrate body 2 S is made higher than that of the epitaxial layer 2 E, the resistance of the semiconductor substrate body 2 S can be made lower than that of the epitaxial layer 2 E to improve the resistance to the latchup.
  • the epitaxial layer 2 E has a thickness W E (from the surface of the epitaxial layer 2 E) similar to that of the foregoing embodiment 1, as exemplified by about 1 ⁇ m. As a result, it is possible to achieve the same effects as those described in connection with the foregoing embodiment 1.
  • the upper and lower limits of the thickness of the epitaxial layer 2 E are similar to those of the foregoing embodiment 1.
  • the semiconductor substrate 2 is formed in its upper portion with a p-well (i.e., the first semiconductor region) 6 p and an n-well (i.e., the first semiconductor region) 6 n .
  • the p-well 6 p is doped with a p-type impurity such as boron.
  • the p-well 6 p is formed with the nMOS 4 N.
  • the n-well 6 n is doped with an n-type impurity such as phosphor.
  • the n-well 6 n is formed with the pMOS 4 P.
  • the depth W W i.e., the depth from the surface of the epitaxial layer 2 E
  • the n-well 6 n and the p-well 6 p is larger than the thickness W E of the epitaxial layer 2 E.
  • the CMOS circuit is constructed of the NMOS 4 N and the pMOS 4 P, which have their structures, materials and effects similar to those of the foregoing embodiment 1.
  • the structures of the nMOS 4 N and the pMOS 4 P may be changed to the double drain (or double diffused drain) structure and the LDD (i.e., Lightly Doped Drain) structure.
  • an insulating film 7 a of SiO 2 for example, on which is deposited a flattening insulating film 7 b .
  • the insulating films 7 , 7 a and 7 b are formed with connection holes 8 a extending to reach the electrodes 9 N b and 9 P b , through which a second-layer wiring line 10 a is electrically connected with the electrodes 9 N a and 9 P a.
  • the second-layer wiring line 10 a is formed by depositing a barrier layer 10 a 1 of titanium nitride (TiN), a conductor layer 10 a 2 of an Al—Si—Cu alloy and a barrier layer 10 a 3 of titanium nitride sequentially from the lower layer.
  • An insulating film 7 c of SiO 2 is deposited on the insulating film 7 b to cover the second-layer wiring line 10 a .
  • On the insulating film 7 c there is deposited the surface protecting film 11 .
  • This surface protecting film 11 is formed by depositing an insulating film 11 a of SiO 2 and an insulating film 11 b of Si 3 N 4 , for example, sequentially from the lower layer.
  • the aforementioned p-well 6 p and n-well 6 n are formed to extend from the surface of the epitaxial layer 2 E to the upper portion of the semiconductor substrate body 2 S, as shown in FIGS. 16 and 17, and the p-well 6 p and n-well 6 n have their impurity concentrations gradually lowered in the depthwise direction from the principal surface (having an impurity concentration N W ) of the epitaxial layer 2 E.
  • the impurity concentration of the p-well 6 p is given such a gradient that it is gradually lowered in the depthwise direction from the surface of the epitaxial layer 2 E, so that the influence to be caused by the carriers (or electrons) due to the ⁇ -ray is lowered.
  • the electrons produced by the ⁇ -ray are attracted to the substrate body 2 S by that concentration gradient and prevented from entering the p-well 6 p so that the soft errors can be reduced in case the MIS memory of the DRAM or the like is formed in the p-well 6 p .
  • the impurity concentration N W in the principal surface of the epitaxial layer 2 E of the p-well 6 p and the n-well 6 n is at about 6 ⁇ 10 16 atoms/cm 3 , so that the impurity concentration of the p-well 6 p and the n-well 6 n is at 5 ⁇ 10 15 to 6 ⁇ 10 16 atoms/cm 3 .
  • letter A plots the impurity concentration distributions of the epitaxial layer 2 E and semiconductor substrate body 2 S in the epitaxial wafer state, and indicates that the impurity concentration (N E ) of the epitaxial layer 2 E is lower than that (N S ) of the semiconductor substrate body 2 S, as described above.
  • the p-well 6 p is formed after the p ⁇ -type epitaxial layer 2 E is formed over the p-type semiconductor substrate body 2 S, the well concentration (i.e., the concentration N W of the well surface) of the p-well 6 p is not influenced by the p-type impurity concentration of the semiconductor substrate body 2 S.
  • the well concentration N W of the p-well 6 p is not influenced by the dispersion of the p-type impurity concentration of the semiconductor substrate body 2 S so that the fluctuation of the Vth of the MIS•FET is not caused by that dispersion.
  • the allowable concentration range can be widened more than the prior art with respect to the dispersion of the p-type impurity concentration of the semiconductor substrate body 2 S so that the cost for the semiconductor integrated circuit device can be lowered.
  • only a narrow range can be used as the p-type impurity concentration of the semiconductor substrate body 2 S to raise the cost for the semiconductor integrated circuit device.
  • FIGS. 18 and 19 corresponds to the case of the aforementioned technique, as described on pp. 761 to 763 of “Applied Physics, Vol. 60, No. 8”, issued on Aug. 10, 1991, by Japanese Association of Applied Physics
  • FIG. 19 corresponds to the case of the aforementioned technique, as described in the Japanese Patent Laid-Open No. 260832/1989.
  • the impurity concentration NS 1 of the semiconductor substrate body SB 1 is higher than that of the epitaxial layer EP 1 .
  • the well WLL 1 is formed in the epitaxial layer from the standpoint of setting the impurity concentration. This makes it necessary to make the epitaxial layer deeper, as at Wep 1 , than the well WLL 1 .
  • the thickness Wep 1 of the epitaxial layer has to be larger than the depth of the well WLL 1 .
  • the well WLL 1 of this case is formed by implanting the epitaxial layer EP 1 with the impurity from the surface thereof, so that the impurity concentration is higher in the substrate surface than in the inside.
  • the impurity concentrations of both the semiconductor substrate body SB 2 and the epitaxial layer EP 2 are set to be low, as at NS 2 .
  • the well WLL 2 is formed to extend deeper, as at W W2 , than the depth Wep 2 of the epitaxial layer EP 2 .
  • the well WLL 2 of this case is formed by the diffusion (i.e., the diffusion of the impurity of the semiconductor substrate body SB 2 from the semiconductor substrate body to the epitaxial layer EP 2 ) at the time when the epitaxial layer EP 2 is formed over the semiconductor substrate body SB 2 which has been doped in its upper portion with a well forming impurity.
  • the impurity concentration is low, as at NS 3 , in the substrate surface but high, as at NS 4 , in the boundary region between the epitaxial layer EP 2 and the semiconductor substrate body SB 2 and gets lower internally of the semiconductor substrate body.
  • the mirror wafer 2 W or the mother material of the semiconductor substrate body 2 S made of a p-type Si single crystal is formed over its mirror surface with the epitaxial layer 2 E, which is made of an Si single crystal having the same conduction type as the mirror wafer 2 W and containing an impurity of a lower concentration than that of the mirror wafer 2 W, by the CVD method using SiH 4 gas and H 2 gas similar to those of the foregoing embodiment 1.
  • the mirror wafer 2 W has an impurity concentration of about 1.5 ⁇ 10 15 atoms/cm 3 .
  • the epitaxial layer 2 E has a thickness W E of about 1 ⁇ m, for example.
  • the mirror wafer 2 W is formed in its predetermined region with an insulating film 12 a made of SiO 2 . having a thickness of about 40 nm.
  • the film portion in the n-well forming region is removed from the insulating film of Si 3 N 4 by the dry etching method or the like.
  • the film portion and the resist film of the p-well forming region in the insulating film of Si 3 N 4 is used as a mask to dope the exposed portion of the epitaxial layer 2 E with the ions of an n-type impurity such as phosphor for forming the n-well.
  • the ion implanting energy at this time is at about 125 KeV, and the dose is about 2 ⁇ 10 13 atoms/cm 2 .
  • the film portion, as in the p-well forming region, of the insulating film of Si 3 N 4 is used as a mask to form an insulating film 12 b having a thickness of about 120 nm over the epitaxial layer 2 E at the n-well side.
  • the insulating film over the n-well forming region is used as an ion implantation mask to dope the exposed portion of the epitaxial layer 2 E with a p-type impurity such as boron for forming the p-well, for example.
  • the ion implantation energy at this time is about 60 KeV, and the dose is about 8 ⁇ 10 12 atoms/cm 2 , for example.
  • the mirror wafer 2 W is subjected to an annealing treatment for extended diffusion for 3 hours, for example, to form the p-well 6 p and the n-well 6 n having a depth of about 3 ⁇ m, for example.
  • the treatment temperature at this time is about 1,200° C., for example.
  • the p-well 6 p and the n-well 6 n are extended from the surface of the epitaxial layer 2 E to the upper portion of the mirror wafer 2 W and made to have their impurity concentrations gradually lowered depthwise from the surface of the epitaxial layer 2 E.
  • the impurity concentration of the p-well 6 p and the n-well 6 n is at 5 ⁇ 10 15 to 6 ⁇ 10 16 atoms/cm 3 .
  • a pad oxide film 12 c and the (not-shown) non-oxidizable insulating film of Si 3 N 4 are deposited sequentially from the lower layer. After this, the non-oxidizable insulating film is removed from the element separating region but left at the element forming region.
  • the non-oxidizable insulating film left unremoved is used as a mask to form the field insulating film 3 selectively in the element separating region.
  • the element forming region, as enclosed by the field insulating film 3 is formed by the thermal oxidation method with the gate insulating films 4 N c and 4 P c made of SiO 2 having a thickness of about 180 angstroms, for example.
  • the gate insulating films 4 N c and 4 P c are given an excellent film quality by forming them over the epitaxial layer 2 E so that their breakdown voltages can be improved. Moreover, the gate insulating films 4 N c and 4 P c can have their defect densities improved by one figure or more.
  • the gate insulating films 4 N c and 4 P c are simultaneously formed thereover with the gate electrodes 4 N d and 4 P d made of an n-type poly-silicon of low resistance, for example.
  • these gate electrodes 4 N d and Pd are used as masks to form the paired semiconductor regions 4 N a and 4 N b and the paired semiconductor regions 4 P a and 4 P b by the separate ion implantation steps thereby to form the NMOS 4 N and pMOS 4 P over the epitaxial wafer 2 WE.
  • the gate electrodes 4 N d and 4 P d should not be limited to those made of elemental poly-silicon but can be modified in various manners.
  • the gate electrodes 4 N d and 4 P d may be given the so-called “poly-cide structure”, in which a refractory metal silicide film is deposited on poly-silicon of low resistance.
  • the semiconductor region 4 N a of the NMOS 4 N is formed by doping it with ions of As in a dose of about 1 ⁇ 10 15 atoms/cm 2 , for example.
  • the semiconductor region 4 P a of the pMOS 4 P is formed by doping it with ions of BF 2 in a dose of about 1 ⁇ 10 15 atoms/cm 2 , for example.
  • the semiconductor regions 4 N a , 4 N b , 4 P a and 4 P b may be exemplified by the double diffused drain structure or the LDD structure, as described above.
  • the insulating film 7 of SiO 2 is deposited on the epitaxial wafer 2 WE by the CVD method or the like.
  • This insulating film 7 is mainly composed of the BPSG (i.e., Boro Phospho Silicate Glass) containing B 2 O 3 and P 2 O 5 .
  • the insulating film 7 is formed with the connection holes 8 for exposing the semiconductor regions 4 N a and 4 N b of the NMOS 4 N and the semiconductor regions 4 P a and 4 P b of the pMOS 4 P to the outside.
  • the conductor film 9 of the Al—Si—Cu alloy for example, is deposited on the epitaxial wafer 2 WE by the sputtering method or the evaporation method.
  • the conductor film 9 is patterned by the dry etching method or the like to form the electrodes 9 N a , 9 N b , 9 P a , 9 P b , 9 S a and 9 S b .
  • the insulating film 7 a of SiO 2 is deposited on the epitaxial wafer 2 WE by the CVD method of the like.
  • the flattening insulating film 7 b of SiO 2 is deposited on the insulating film 7 a by the CVD method or the like.
  • the flattening insulating film 7 b is flattened by the CMP (i.e., Chemical Mechanical Polishing) method or the like. After this, the insulating films 7 , 7 a and 7 b are formed with the connection holes 8 a by the dry etching method, as shown in FIG. 16.
  • CMP Chemical Mechanical Polishing
  • the barrier layer 10 a 1 of TiN, the conductor layer 10 a 2 of the Al—Si—Cu alloy and the barrier layer 10 a 3 of TiN are deposited on the epitaxial wafer 2 WE sequentially from the lower layer by the sputtering method or the evaporation method.
  • barrier layers 10 a 1 and 10 a 3 and conductor layer 10 a 2 are patterned by the dry etching method or the like to form the second-layer wiring line 10 a .
  • the insulating film 7 c of SiO 2 is deposited on the epitaxial wafer 2 WE by the CVD method or the like.
  • the insulating film 11 a of SiO 2 is deposited on the insulating film 7 c by the CVD method or the like.
  • the insulating film 11 b of Si 3 N 4 is then deposited on the insulating film 11 a by the CVD method or the like to from the surface protecting film 11 .
  • the individual semiconductor chips are divided from the epitaxial wafer 2 WE to manufacture the semiconductor integrated circuit device 1 , as shown in FIG. 16.
  • FIG. 25 plots the performances of the gate insulating film in case the MOS capacitor to have its gate breakdown voltage evaluated is prepared after the process for manufacturing the 4 M•DRAM is executed to the step of forming the gate insulating film.
  • the gate insulating film has a thickness of about 18 nm; the gate electrode has an area of about 4.8 mm 2 ; and the gate electrode is made of phosphor-doped poly-silicon.
  • the abscissa indicates the thickness W E of the epitaxial layer.
  • the ordinate indicates the defect density which is calculated from the following equation by measuring the breakdown characteristics of about two hundreds of MOS capacitors on the semiconductor wafer (or the epitaxial wafer) and then by deciding the non-defective and defective produces according to the following standards.
  • the densities are generally indicated in relative values with reference to the mirror wafer for the MOS•LSI having no epitaxial layer.
  • FIG. 26(A) is a section showing an essential portion of a semiconductor integrated circuit device according to another embodiment of the present invention.
  • FIG. 26(A) The semiconductor integrated circuit device 1 of the present embodiment 5, as shown in FIG. 26(A), is exemplified by a 16M•DRAM.
  • FIG. 16(B) is a circuit diagram showing a memory cell of the DRAM.
  • the lefthand side shows a memory cell region
  • the righthand side shows a peripheral circuit region.
  • this peripheral circuit region has the same structure as that of the foregoing embodiment 4, and its description will be omitted.
  • the impurity concentration of the epitaxial layer 2 E is made lower than that of the semiconductor substrate body 2 S, as in the foregoing embodiment 4.
  • one memory cell MC is constructed one transfer MOS•FET 13 and one capacitor 14 .
  • the transfer MOS•FET 13 is composed of a pair of semiconductor regions 13 a and 13 b formed in a p-well 6 p 1 , a gate insulating film 13 c formed over the epitaxial layer 2 E, and a gate electrode 13 d formed over the gate insulating film 13 c.
  • the p-well 6 p 1 is formed to extend from the surface of the epitaxial layer 2 E to the upper portion of the semiconductor substrate body 2 S, as located deeper than the epitaxial layer 2 E. Moreover, the impurity concentration of the p-well 6 p 1 is made gradually lower, as in the foregoing embodiment 4, depthwise of the semiconductor substrate 2 .
  • the paired semiconductor regions 13 a and 13 b are doped with an n-type impurity such as As.
  • these semiconductor regions 13 a and 13 b are formed in the epitaxial layer 2 E having less defects due to the precipitation of oxygen, so that the junction leakage current can be reduced to improve the performance, reliability and production yield of the DRAM.
  • bit line (BL) 15 is electrically connected with one semiconductor region 13 a .
  • This bit line 15 is composed, for example, of a conductor layer 15 a made of polycrystalline silicon of low resistance and a conductor layer 15 b formed over the former and made of tungsten silicide or the like.
  • the semiconductor region 13 b With the other semiconductor region 13 b , on the other hand, there is electrically connected a lower electrode 14 a of the capacitor 14 .
  • the semiconductor region 13 b is formed in the epitaxial layer 2 E having less defects due to the precipitation of oxygen, so that the leakage of the charge accumulated in the capacitor 14 can be suppressed to elongate the charge storage time period thereby to improve the refresh characteristics.
  • the capacitor 14 is formed into a fin shape and constructed of the lower electrode 14 a , an upper electrode 14 b , and a (not-shown) insulating film interposed between those electrodes.
  • the shape of the capacitor should not be limited to the fin but can be modified in various manners such as a cylindrical shape.
  • the gate electrode 13 d of the transfer MOS FET 13 also acts as the word line (WL).
  • reference numerals 16 a and 16 b appearing in FIG. 26(A) designate channel stopper regions.
  • the semiconductor region 13 b to be electrically connected with the lower electrode 14 a of the capacitor 14 is formed in the epitaxial layer 2 E, the leakage of the charge accumulated in the capacitor 14 can be suppressed to elongate the charge storage time period thereby to improve the refresh level. As a result, it is possible to improve the performance, reliability and production yield of the DRAM.
  • FIG. 27(A) is a section showing an essential portion of a semiconductor integrated circuit device according to another embodiment of the present invention.
  • FIG. 27(A) The semiconductor integrated circuit device 1 of the present embodiment 6, as shown in FIG. 27(A), is exemplified by a 4M•SRAM (i.e., 4 Megabit Static RAM.).
  • 4M•SRAM i.e., 4 Megabit Static RAM.
  • the impurity concentration of the epitaxial layer 2 E is made lower than that of the semiconductor substrate body 2 S, as in the foregoing embodiment 4.
  • FIG. 27(B) is a circuit diagram showing a memory cell of the SRAM.
  • the memory cell region is formed with a p-well 6 p 2
  • the peripheral circuit region is formed with an n-well 6 n 1 .
  • These p-well 6 p 2 and n-well 6 n 1 are formed, as in the foregoing embodiments 4 and 5, to extend from the surface of the epitaxial layer 2 E to the upper portion of the semiconductor substrate body 2 S. Moreover, their impurity concentrations are made gradually lower depthwise of the semiconductor substrate 2 as in the foregoing embodiment 4.
  • the memory cell region is formed with a transfer MOS•FET 17 , a drive MOS•FET 18 and a load MOS FET 19 .
  • the transfer MOS•FET 17 is composed of: a pair of semiconductor regions 17 a and 17 b formed in the upper portion of the p-well 6 p 2 ; a gate insulating film 17 c formed over the epitaxial layer 2 E; and a gate electrode 17 d formed over the gate insulating film 17 c.
  • These semiconductor regions 17 a and 17 b are doped with an n-type impurity such as As.
  • One semiconductor region 17 a is electrically connected through the first-layer layer wiring line 10 with the bit line 15 (BL and ⁇ overscore (BL) ⁇ ).
  • the other semiconductor region 17 b is electrically connected with a gate electrode 18 d of the drive MOS•FET 18 .
  • the transfer MOS•FET 17 and the drive MOS•FET 18 have their gate electrodes 17 d and 18 d formed by depositing a refractory metal silicide on the conductor film made of poly-silicon of low resistance, and the transfer MOS•FET 17 has its gate electrode 17 d connected with the word line WL.
  • the gate insulating films 17 c and 18 c are made of SiO 2 , for example. Still moreover, the paired semiconductor regions of the drive MOS•FET 18 are positioned in the direction of the channel length of the gate electrode 18 d , although not shown.
  • the load MOS•FET 19 is composed of a gate electrode 19 a made of poly-silicon of low resistance, and a pair of semiconductor regions 19 c and 19 d formed over the gate electrode 19 a through a gate insulating film 19 b and made of poly-silicon of low resistance.
  • the semiconductor regions 19 c and 19 d are doped with an n-type impurity such as As.
  • the peripheral circuit region is formed with the pMOS 4 P, for example.
  • This PMOS 4 P is composed of: the paired semiconductor regions 4 P a and 4 P b formed in the upper portion of the n-well 6 n 1 ; the gate insulating film 4 P c formed over the epitaxial layer 2 E; and the gate electrode 4 P d formed over the gate insulating film 4 P c .
  • These semiconductor region 4 P a and 4 P b are doped with a p-type impurity such as boron.
  • the memory cell (MC) of the SRAM is formed over the epitaxial layer 2 E having less defects due to the precipitation of oxygen so that the junction leakage current can be reduced in the paired semiconductor regions 17 a and 17 b of the transfer MOS•FET 17 and the (not-shown) paired semiconductor regions of the drive MOS•FET 18 , as composing the memory cell (MC).
  • the data storage retaining characteristics e.g., the data retention level
  • FIG. 28 is a section showing an essential portion of a semiconductor integrated circuit device according to another embodiment of the present invention.
  • the semiconductor integrated circuit device 1 of the present embodiment 7, as shown in FIG. 28, is exemplified by a flash memory (i.e., flash EEPROM (Electrically Erasable Programmable ROM)) capable of electrically erasing/programming data.
  • a flash memory i.e., flash EEPROM (Electrically Erasable Programmable ROM)
  • the impurity concentration of the epitaxial layer 2 E is made lower than that of the semiconductor substrate body 2 S.
  • the semiconductor substrate 2 is formed thereover with a p-well 6 p 3 and an n-well 6 n 2 .
  • These p-well 6 p 3 and n-well 6 n 2 are formed, as in the foregoing embodiments 4 to 6, to extend from the surface of the epitaxial layer 2 E to the upper portion of the semiconductor substrate body 2 S.
  • their impurity concentrations are made gradually deeper depthwise of the semiconductor region 2 , as in the foregoing embodiment 4.
  • the memory cell region is formed with a memory cell MC 1 .
  • This memory cell MC 1 is constructed of a single MOS•FET.
  • the memory cell MC 1 is composed of: a pair of semiconductor regions 20 a and 20 b formed in the upper portion of the p-well 6 p 3 ; a gate insulating film 20 c formed over the epitaxial layer 2 E; a floating gate electrode 20 d formed over the gate insulating film 20 c ; a control gate electrode 20 e formed over the floating gate electrode 20 d through the (not-shown) insulating film.
  • One semiconductor region 20 a is composed of a semiconductor region 20 a 1 and a semiconductor region 20 a 2 formed in the former.
  • the semiconductor region 20 a 1 is doped with an n ⁇ -type impurity such as phosphor
  • the semiconductor region 20 a 2 is doped with an n + -type impurity such as As.
  • the other semiconductor region 20 b is composed of a semiconductor region 20 b 1 and a semiconductor region 20 b 2 formed in the former.
  • the semiconductor region 20 b 1 is doped with a p + -type impurity such as boron
  • the semiconductor region 20 b 2 is doped with an n + -type impurity such as As.
  • the peripheral circuit region is formed with the NMOS 4 N and the pMOS 4 P, for example.
  • the NMOS 4 N is composed of: the paired semiconductor regions 4 N a and 4 N b formed in the upper portion of the p-well 6 p 3 ; the gate insulating film 4 N c formed over the epitaxial layer 2 E; and the gate electrode 4 N d formed over the gate insulating film 4 N c .
  • These semiconductor regions 4 N a and 4 N b are doped with an n-type impurity such as phosphor.
  • the pMOS 4 P is composed of: the paired semiconductor regions 4 P a and 4 P b formed in the upper portion of the n-well 6 n 2 ; the gate insulating film 4 P c formed over the epitaxial layer 2 E; and the gate electrode 4 P d formed over the gate insulating film 4 P c .
  • These semiconductor regions 4 P a and 4 P b are doped with a p- type impurity such as boron.
  • the semiconductor region 4 N a of the nMOS 4 N and the semiconductor region 4 P a of the pMOS 4 P are electrically connected through the first-layer wiring line 10 to construct the CMOS circuit.
  • the memory cell of the flash memory i.e., EEPROM
  • the memory cell of the flash memory is formed over the epitaxial layer 2 E having less defects such as the precipitation of oxygen, so that the breakdown voltage of the gate insulating film 20 c can be raised to improve the data programming resistance.
  • the erasure dispersion at the time of erasing the data can be reduced. As a result, it is possible to improve the performance, reliability and production yield of the flash memory (i.e., EEPROM).
  • the gettering layer is made of poly-silicon.
  • the present invention should not be limited thereto but can be modified in various manners.
  • the gettering layer may be formed by the method of mechanically forming a working strain on the back of the semiconductor substrate body, the method of properly adjusting or precipitating the oxygen element which is present in the semiconductor substrate body, or the method of doping the semiconductor substrate with carbon ions.
  • the structure may be dispensed with the gettering layer.
  • the substrate gettering effect can be enhanced by setting the oxygen concentration to about or more than 9 ⁇ 10 11 atoms/cm 3 .
  • the gate insulating film can be formed over the epitaxial layer formed over the semiconductor substrate body and containing no oxygen element, thereby to improve the breakdown characteristics of the gate insulating film.
  • the oxygen concentration present in the semiconductor substrate body is made as high as 9 ⁇ 10 17 atoms/cm 3 , the oxygen is precipitated in the aforementioned principal surface so that any clean gate insulating film is not formed to deteriorate the breakdown characteristics of the gate insulating film. In the prior art, therefore, the oxygen concentration has to be lowered to make the gettering effect insufficient.
  • the epitaxial layer is formed by the epitaxial growth method using the SiH 4 gas.
  • the present invention should not be limited thereto but can be modified in various manners.
  • the epitaxial layer may be formed by the epitaxial growth method using silicon tetrachloride (SiCl 4 ) gas.
  • the foregoing embodiments 1, 2 and 4 to 7 have been described in case the semiconductor substrate body and the epitaxial layer are made of p ⁇ -type Si.
  • the present invention should not be limited thereto but can be modified such that the semiconductor substrate body and the epitaxial layer are made of n ⁇ -type Si
  • the semiconductor substrate body and the epitaxial layer may be made of n ⁇ -type Si
  • the p + -type semiconductor region may be made of n + -type Si.
  • the foregoing embodiment 3 has been described in case the p + -type semiconductor region for suppressing the latchup is formed all over the semiconductor substrate body.
  • the present invention should not be limited thereto but can be modified in various manners.
  • a p + -type semiconductor region may be formed below the CMOS circuit forming region.
  • FIG. 30 shows the case in which the epitaxial layer 2 E is formed over the semiconductor substrate body 2 S of FIG. 29.
  • the non-defective layer of the semiconductor integrated circuit device of the foregoing embodiment 2 may be formed below the epitaxial layer.
  • the techniques having been described in connection with the foregoing embodiments 1 to 3 can also be applied to another semiconductor integrated circuit device such as the semiconductor integrated circuit device which has a semiconductor memory circuit such as the flash memory represented by the DRAM, the SRAM or the ROM (Read Only Memory).
  • the semiconductor integrated circuit device which has a semiconductor memory circuit such as the flash memory represented by the DRAM, the SRAM or the ROM (Read Only Memory).
  • the semiconductor substrate body 2 S having a size as large as 12 inches may be useful.
  • the present invention has been described in case it is applied to the semiconductor integrated circuit device having the CMOS circuit having the field of application of its background.
  • the present invention should not be limited thereto but can be modified in various manners.
  • the present invention can be applied to another semiconductor integrated circuit device such as the semiconductor integrated circuit device having the bipolar transistors or the semiconductor integrated circuit device having a BiCMOS circuit composed of the bipolar transistors and the CMOS circuit.
  • the MOS•FET is used, but the present invention should not be limited thereto.
  • the MIS•FET i.e., Metal-Insulator-Semiconductor•FET
  • the MIS•FET which has its cate insulating film formed of the semiconductor single crystal layer (or epitaxial layer) 2 E of thermally oxidized SiO 2 and the silicon nitride film (SiN) formed over the SiO 2 .
  • any semiconductor substrate body of high price and density need not be used so that the cost for the semiconductor wafer capable of realizing high element characteristics and reliability can be lowered.
  • a gate insulating film having an excellent film quality can be formed by forming the gate insulating film of a MOS•FET over a semiconductor single crystal layer so that the gate insulating film can have its breakdown voltage raised to reduce the defect density of the gate insulating film.
  • the semiconductor substrate body of high price and density need not be used, but the semiconductor single crystal layer can be thinned to reduce the cost for the semiconductor integrated circuit device having high element characteristics and reliability. As a result it is possible to improve the performance, production yield and reliability of the semiconductor integrated circuit device and to lower the cost for the semiconductor integrated circuit device.
  • the degree of freedom for setting the impurity concentration and depth is so high when a semiconductor region such as a well is formed in the semiconductor substrate, as to facilitate the control of the formation. As a result, it is possible to reduce the defective products thereby to improve the production yield. Moreover, the cost for the semiconductor integrated circuit device can be lowered.
  • the impurity concentration of the semiconductor substrate body is made higher than that of the semiconductor single crystal layer, so that the resistance of the semiconductor substrate body can be relatively lowered to improve the resistance to the latchup. As a result, it is possible to further improve the performance, production yield and reliability of the semiconductor integrated circuit device.
  • the semiconductor integrated circuit device manufacturing process of the present invention since the first semiconductor region is formed by the ion implantation method and the thermal diffusion method, the semiconductor integrated circuit device can be manufactured without being accompanied by any change in the design or manufacture process but by using the same method as that of the semiconductor integrated circuit device having the so-called “mirror wafer”, when it is to be manufactured by using the semiconductor wafer having the semiconductor single crystal layer over the semiconductor substrate body.
  • the semiconductor integrated circuit device manufacturing process of the present invention since the memory cell of the static type random access memory is formed over the semiconductor single crystal layer having less defects such as the precipitation of oxygen, the junction leakage current of the source region and drain region of the MOS•FET composing the memory cell can be reduced to improve the data storage retaining characteristics (e.g., the data retention level) thereby to reduce the data retention fault percentage. As a result, it is possible to improve the performance, reliability and production yield of the static type random access memory.
  • the data storage retaining characteristics e.g., the data retention level
  • the memory cell of a read only memory capable of electrically erasing and programming data is formed over the semiconductor single crystal layer having less defects such as the precipitation of oxygen, so that the resistance to the data programming can be improved. Moreover, the dispersion of the data erasure can be reduced. As a result, it is possible to improve the performance, reliability and production yield of the read only memory capable of electrically erasing and programming the data.

Abstract

Over the principal surface of a semiconductor substrate body containing an impurity of a predetermined conduction type, there is formed an epitaxial layer which contains an impurity of the same conduction type as that of the former impurity and the same concentration as the designed one of the former impurity. After this, there are formed a well region which has the same conduction type as that of said impurity and its impurity concentration gradually lowered depthwise of said epitaxial layer. The well region is formed with the gate insulating films of MIS•FETs.

Description

    BACKGROUND OF THE INVENTION
  • The present invention relates to a process for manufacturing a semiconductor wafer, a semiconductor wafer, a process for manufacturing a semiconductor integrated circuit device, and a semiconductor integrated circuit device and, more particularly, to a technique which is effective if applied to the so-called “epitaxial wafer manufacturing process” for forming an epitaxial layer over the surface of a semiconductor substrate body, an epitaxial wafer, a process for manufacturing a semiconductor integrated circuit device by using the epitaxial wafer, and a semiconductor integrated circuit device. [0001]
  • The epitaxial wafer is a semiconductor wafer which is formed with an epitaxial layer over the principal surface of a mirror-finished (or -polished) semiconductor mirror wafer (or polished wafer) by the epitaxial growth method. Incidentally, the epitaxial growth method is described, for example, on pp. 51 to 74 of “VLSI TECHNOLOGY”, edited by S. M. Sze and issued in 1983 by McGraw-Hill. On the other hand, the polishing is described on pp. 39 to 42 of the same Publication, for example. [0002]
  • The epitaxial wafer is featured in that it is excellent in suppressing the soft errors and resisting to the latchup, and in that the gate insulating film to be formed over the epitaxial layer can have excellent breakdown characteristics to drastically reduce the defect density of the gate insulating film. Thus, there has been promoted the application of the epitaxial wafer to the technique for manufacturing the semiconductor integrated circuit device. [0003]
  • As to this epitaxial wafer, there are the following two techniques. [0004]
  • The first technique is described on. pp. 761 to 763 of “Applied Physics, Vol. 60, No. 8”, issued on Aug. 10, 1991 by Japanese Association of Applied Physics. There is described an epitaxial wafer, in which a p[0005] +-type (or n+-type) semiconductor substrate is formed thereover with a p- (or n- ) type epitaxial layer containing a p- (or n- ) type impurity having a lower concentration than the p- (or n-) type impurity concentration of the semiconductor substrate.
  • In this case, there is described the structure in which a semiconductor region called the “well” is formed in the epitaxial layer and is formed thereover with a MOS FET. Since the well of this case is formed by the diffusion of the impurity from the surface of the epitaxial layer, the impurity concentration in the well is distributed to be high in the surface and low in its inside. [0006]
  • The second technique is described in Japanese Patent Laid-Open No. 260832/1989, for example and is directed to an epitaxial wafer which has a p-type epitaxial layer over a p-type semiconductor substrate. In this case, an element forming diffusion layer is formed to extend from the surface of the epitaxial layer to the upper portion of the semiconductor substrate. [0007]
  • Also described is a process, in which the semiconductor substrate body is doped at the time of forming the diffusion layer with a diffusion layer forming impurity so that simultaneously with the growth of the epitaxial layer over the semiconductor substrate body, the impurity in the upper portion of the semiconductor substrate body may be diffused to form the diffusion layer. [0008]
  • The distribution of the impurity concentration of this case is made to have such a plateau curve having a peak at the boundary between the epitaxial layer and the semiconductor substrate body that the impurity concentration is low at the surface side of the epitaxial layer, high at the boundary between the epitaxial layer and the semiconductor substrate body and low in the semiconductor substrate body. [0009]
  • SUMMARY OF THE INVENTION
  • However, the semiconductor integrated circuit device manufactured according to the aforementioned first technique is excellent in the performance and reliability but has a problem in the cost because the semiconductor substrate used contains a (p[0010] +-type or n+-type) impurity in a high concentration and is expensive and because an epitaxial layer having a large thickness is formed over the semiconductor substrate.
  • According to the aforementioned second technique, on the other hand, the diffusion layer is formed by the so-called “upper diffusion” to diffuse the impurity in the upper portion of the semiconductor substrate. As a result, the impurity concentration is so difficult to set that there arise a problem that the diffusion layer forming accuracy drops. Another problem is that it is obliged to change the LSI (i.e, Large Scale Integration circuit) manufacturing process using the so-called “mirror wafer”. [0011]
  • An object of the present invention is to provide a technique capable of the cost for a semiconductor wafer having a semiconductor single crystal layer over a semiconductor substrate. [0012]
  • Another object of the present invention is to provide a technique capable of improving the performance and reliability of a semiconductor integrated circuit device and reducing the cost for the semiconductor integrated circuit device. [0013]
  • An object of the present invention is to provide a technique capable of facilitating the control of forming a semiconductor region on the semiconductor wafer which has the semiconductor single crystal layer over the semiconductor substrate. [0014]
  • An object of the present invention is to provide a technique capable of using a process for manufacturing the semiconductor integrated circuit device using the so-called “mirror wafer”, as it is. [0015]
  • The aforementioned and other objects and the novel features of the present invention will become apparent from the following description to be made with reference to the accompanying drawings. [0016]
  • Representatives of the invention disclosed herein will be briefly described in the following. [0017]
  • Specifically, according to the present invention, there is provided a process for manufacturing a semiconductor wafer, comprising the step of forming such a semiconductor single crystal layer over the surface of a relatively lightly doped semiconductor substrate body, which contains an impurity of a predetermined conduction type, as contains an impurity having the same conduction type as that of said impurity and the same concentration as the designed one of said impurity. [0018]
  • Moreover, according to the present invention, there is provided a process for manufacturing a semiconductor integrated circuit device, comprising: the step of preparing a relatively lightly doped semiconductor substrate body, which contains an impurity of a predetermined conduction type and which is formed over the surface of a semiconductor single crystal layer containing an impurity having the same conduction type as that of said impurity and the same concentration as the designed one of said impurity; and the step of forming an oxide film over said semiconductor single crystal layer. [0019]
  • Moreover, according to the present invention, there is provided a process for manufacturing a semiconductor integrated circuit device, comprising: the step of preparing a relatively lightly doped semiconductor substrate body, which contains an impurity of a predetermined conduction type and which is formed over the surface of a semiconductor single crystal layer containing an impurity having the same conduction type as that of said impurity and a concentration not higher than that of said semiconductor substrate body; the step of forming a first semiconductor region extending from the surface of said semiconductor single crystal. layer to the upper portion of said semiconductor substrate body and having the same conduction type as that of said impurity and its impurity concentration gradually lowered depthwise of said semiconductor-single crystal layer; and the step of forming an oxide film over said semiconductor region. [0020]
  • Moreover, according to the present invention, there is provided a semiconductor integrated circuit device manufacturing method comprising the step of doping said semiconductor single crystal layer with the ions an impurity and then thermally diffusing said impurity, at the step of forming said first semiconductor region. [0021]
  • Moreover, according to the present invention, there is provided a semiconductor integrated circuit device manufacturing method characterized in that said first semiconductor region is a well to be used for forming a complementary MOS•FET (Metal-Oxide-Semiconductor-Field-Effect-Transistor) circuit (i.e., for forming a complementary MIS (Metal-Insulator-Semiconductor)•FET circuit). [0022]
  • According to the aforementioned semiconductor wafer manufacturing process of the present invention, any semiconductor substrate body of high price and density (of p[0023] +- or n+-type) need not be used, and the semiconductor single crystal layer can be thinned, so that the cost for the semiconductor wafer capable of realizing high element characteristics and reliability can be lowered.
  • According to the aforementioned semiconductor integrated circuit device manufacturing process of the present invention, moreover, a gate insulating film having an excellent film quality can be formed by forming the gate insulating film of a MOS•FET over a semiconductor single crystal layer so that the gate insulating film can have its breakdown voltage raised to reduce the defect density of the gate insulating film. Moreover, the semiconductor substrate body of high price and density need not be used, but the semiconductor single crystal layer can be thinned to reduce the cost for the semiconductor integrated circuit device having high element characteristics and reliability. [0024]
  • According to the aforementioned semiconductor integrated circuit device manufacturing process of the present invention, moreover, the degree of freedom for setting the impurity concentration and depth is so high when a semiconductor region such as a well is formed in the semiconductor substrate, as to facilitate the control of the formation. As a result, it is possible to reduce the defective products thereby to improve the production yield. Moreover, the cost for the semiconductor integrated circuit device can be lowered. [0025]
  • According to the aforementioned semiconductor integrated circuit device manufacturing process of the present invention, moreover, the impurity concentration of the semiconductor substrate body below the semiconductor single crystal layer is made higher than that of the semiconductor single crystal layer, so that the resistance of the semiconductor substrate body can be relatively lowered to improve the resistance to the latchup. [0026]
  • According to the aforementioned semiconductor integrated circuit device manufacturing process of the present invention, moreover, since the first semiconductor region is formed by the ion implantation method and the thermal diffusion method, the semiconductor integrated circuit device can be manufactured without being accompanied by any change in the design or manufacture process but by using the same method as that of the semiconductor integrated circuit device having the so-called “mirror wafer”, when it is to be manufactured by using the semiconductor wafer having the semiconductor single crystal layer over the semiconductor substrate body. [0027]
  • According to the aforementioned semiconductor integrated circuit device manufacturing process of the present invention, moreover, since the memory cell of the dynamic type random access memory is formed over the semiconductor single crystal layer having less defects such as the precipitation of oxygen, it is possible to reduce the junction leakage current in the source region and the drain region Of the transfer MOS•FET of the memory cell. Since, moreover, the charge leakage in the capacitor of the memory cell can be suppressed to elongate the charge storage time period, it is possible to improve the refresh characteristics. As a result, it is possible to improve the performance, reliability and production yield of the dynamic type random access memory. [0028]
  • According to the aforementioned semiconductor integrated circuit device manufacturing process of the present invention, moreover, since the memory cell of the static type random access memory is formed over the semiconductor single crystal layer having less defects such as the precipitation of oxygen, the junction leakage current of the source region and drain region of the MOS FET composing the memory cell can be reduced to improve the data retention level thereby to reduce the data retention fault percentage. As a result, it is possible to improve the performance, reliability and production yield of the static type random access memory. [0029]
  • According to the aforementioned semiconductor integrated circuit device manufacturing process of the present invention, moreover, the memory cell of a read only memory capable of electrically erasing and programming data is formed over the semiconductor single crystal layer having less defects such as the precipitation of oxygen, so that the resistance to the data programming can be improved and so that the dispersion of the data erasure can be reduced. As a result, it is possible to improve the performance, reliability and production yield of the read only memory capable of electrically erasing and programming the data.[0030]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a section showing an essential portion of a semiconductor integrated circuit device according to one embodiment of the present invention; [0031]
  • FIG. 2 is a top plan view showing a semiconductor wafer to be used at a step of manufacturing the semiconductor integrated circuit device of FIG. 1; [0032]
  • FIG. 3 is a section showing an essential portion at a step of manufacturing the semiconductor integrated circuit device of FIG. 1; [0033]
  • FIG. 4 is a section showing an essential portion at the step, as subsequent to FIG. 3, of manufacturing the semiconductor integrated circuit device of FIG. 1; [0034]
  • FIG. 5 is a section showing an essential portion at the step, as subsequent to FIG. 4, of manufacturing the semiconductor integrated circuit device of FIG. 1; [0035]
  • FIG. 6 is a section showing an essential portion at the step, as subsequent to FIG. 5, of manufacturing the semiconductor integrated circuit device of FIG. 1; [0036]
  • FIG. 7 is a section showing an essential portion at the step, as subsequent to FIG. 6, of manufacturing the semiconductor integrated circuit device of FIG. 1; [0037]
  • FIG. 8 is a section showing an essential portion at the step, as subsequent to .FIG. 7, of manufacturing the semiconductor integrated circuit device of FIG. 1; [0038]
  • FIG. 9 is a section showing an essential portion of a semiconductor integrated circuit device according to another embodiment of the present invention; [0039]
  • FIG. 10 is a section showing an essential portion at a step of manufacturing the semiconductor integrated circuit device of FIG. 9; [0040]
  • FIG. 11 is a section showing an essential portion at the step, as subsequent to FIG. 10, of manufacturing the semiconductor integrated circuit device of FIG. 9; [0041]
  • FIG. 12 is a section showing an essential portion of a semiconductor integrated circuit device according to another embodiment of the present invention; [0042]
  • FIG. 13 is a section showing an essential portion at a step of manufacturing the semiconductor integrated circuit device of FIG. 12; [0043]
  • FIG. 14 is a section showing an essential portion at the step, as subsequent to FIG. 13, of manufacturing the semiconductor integrated circuit device of FIG. 12; [0044]
  • FIG. 15 is a section showing an essential portion at the step, as subsequent to FIG. 14, of manufacturing the semiconductor integrated circuit device of FIG. 12; [0045]
  • FIG. 16 is a section showing an essential portion of a semiconductor integrated circuit device according to another embodiment of the present invention; [0046]
  • FIG. 17 is an impurity distribution diagram in the semiconductor integrated circuit device of FIG. 16 and has an abscissa indicating the depth from the surface of an [0047] epitaxial layer 2E and an ordinate indicating an impurity concentration;
  • FIG. 18 is an impurity distribution diagram in the semiconductor integrated circuit device, as has been described in the prior art and has an abscissa indicating the depth from the surface of an epitaxial layer EP[0048] 1 and an ordinate indicating an impurity concentration;
  • FIG. 19 is an impurity distribution diagram in the semiconductor integrated circuit device, as has been described in the prior art and has an abscissa indicating the depth from the surface of an epitaxial layer EP[0049] 2 and an ordinate indicating an impurity concentration;
  • FIG. 20 is a section showing an essential portion of a semiconductor substrate at a step of manufacturing the semiconductor integrated circuit device of FIG. 16; [0050]
  • FIG. 21 is a section showing an essential portion of the semiconductor substrate at the step, as subsequent to FIG. 20, of manufacturing the semiconductor integrated circuit device of FIG. 16; [0051]
  • FIG. 22 is a section showing an essential portion of the semiconductor substrate at the step, as subsequent to FIG. 21, of manufacturing the semiconductor integrated circuit device of FIG. 16; [0052]
  • FIG. 23 is a section showing an essential portion of the semiconductor. substrate at the step, as subsequent to FIG. 22, of manufacturing the semiconductor integrated circuit device of FIG. 16; [0053]
  • FIG. 24 is a section showing an essential portion of the semiconductor substrate at the step, as subsequent to FIG. 23, of manufacturing the semiconductor integrated circuit device of FIG. 16; [0054]
  • FIG. 25 is a graph diagram for explaining the effects of the semiconductor integrated circuit device of the present embodiment; [0055]
  • FIG. 26(A) is a section showing an essential portion of a semiconductor integrated circuit device according to another embodiment of the present invention; [0056]
  • FIG. 26(B) is a circuit diagram showing a memory cell of the semiconductor integrated circuit device of FIG. 26(A); [0057]
  • FIG. 27(A) is a section showing an essential portion of a semiconductor integrated circuit device according to another embodiment of the present invention; [0058]
  • FIG. 27(B) is a circuit diagram showing a memory cell of the semiconductor integrated circuit device of FIG. 27(A); [0059]
  • FIG. 28 is a section showing an essential portion of a semiconductor integrated circuit device according to another embodiment of the present invention; [0060]
  • FIG. 29 is a section showing an essential portion at a step of manufacturing a semiconductor integrated circuit device according to another embodiment of the present invention; and [0061]
  • FIG. 30 is a section showing an essential portion at the step, as subsequent to FIG. 29, of manufacturing a semiconductor integrated circuit device according to another embodiment of the present invention.[0062]
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • The present invention will be described in detail in the following in connection with its embodiments with reference to the accompanying drawings. [0063]
  • (Embodiment 1) [0064]
  • FIG. 1 is a section showing an essential portion of a semiconductor-integrated circuit device according to one embodiment of the present invention; FIG. 2 is a top plan view of a semiconductor wafer to be used in a process for manufacturing the semiconductor integrated circuit device of FIG. 1; and FIGS. [0065] 3 to 8 are sections showing an essential portion in a process for manufacturing the semiconductor integrated circuit device of FIG. 1.
  • As shown in FIG. 1, a [0066] semiconductor substrate 2 constituting a semiconductor integrated circuit device 1 of the present embodiment 1 is constructed of a semiconductor substrate body 2S, an epitaxial layer (i.e., semiconductor single crystal layer) 2E and a gettering layer (i.e., trap region) 2B.
  • Incidentally, the gettering layer is described, for example, on pp. 42 to 44 of “VLSI TECHNOLOGY”, edited by S. M. Sze and issued in 1983 by McGraw-Hill. [0067]
  • The [0068] semiconductor substrate body 2S is made of a single crystal of p+-type silicon (Si) having a thickness of about 500 to 800 μm, for example. The semiconductor substrate body 2S is doped with a p-type impurity such as boron (B) in a concentration of about 1.3×1015 atoms/cm3.
  • Over the principal surface of the [0069] semiconductor substrate body 2S, there is formed the epitaxial layer 2E which is made of a single crystal of p-type Si, for example. This epitaxial layer 2E is doped with a p-type impurity such as boron in a concentration equal to the designed one of the semiconductor substrate body 2S, e.g., 1.3×1015 atoms/cm3.
  • Here, the designed impurity concentration is intended to cover an allowable value. Specifically, the equality to the designed impurity concentration means that, in case the [0070] semiconductor substrate body 2S has its designed impurity concentration expressed by [impurity concentration: A]± [(allowable value: α] and has an actual impurity concentration of A, the semiconductor substrate body 2S and the epitaxial layer 2E have equal impurity concentrations if the actual impurity concentration of the epitaxial layer 2E is not at A but within A±α.
  • Thus, in the [0071] present embodiment 1, the p+-type epitaxial layer 2E is formed over the relatively lightly doped p-type semiconductor substrate body 2S, and any precious heavily doped p+-type semiconductor substrate body is not used so that the cost for the semiconductor substrate 2 can be reduced to one half or so.
  • In case the cost for the semiconductor substrate of the prior art having the p[0072] -type epitaxial layer formed over the p+-type semiconductor substrate body, for example, is 2.5 to 3 times as high as that of the ordinary semiconductor substrate having no epitaxial layer. On the contrary, the cost for the semiconductor substrate of the present embodiment 1 can be suppressed within 1.5 times as high as that of the ordinary semiconductor substrate. As a result, the cost for the semiconductor integrated circuit device can be lowered.
  • The [0073] epitaxial layer 2E is made relatively thin to have a thickness of about 1 μm. As a result, the following effects can be attained.
  • At first, it is easy to control the setting of the thickness or resistivity of the [0074] epitaxial layer 2E. Secondly, for the first reason, the filming apparatus for forming the epitaxial layer is not required to have a high filming accuracy so that it need not be expensive. Thirdly, the epitaxial layer can be easily formed to improve the throughput. Fourthly, for the first, second and third reasons, it is possible to reduce the cost for the semiconductor substrate 2.
  • The lower limit of the thickness of the [0075] epitaxial layer 2E is one half or more of the thickness of the gate insulating film in the later-described MOS•FET. This setting is made while considering that one half of the thickness of the gate insulating film of the MOS•FET goes into the side of the semiconductor substrate 2 when the gate insulating film is formed.
  • Specifically, in case the [0076] epitaxial layer 2E is made thinner than one half of the thickness of a gate insulating film, its entirety is covered with the gate insulating film when this film is to be formed over the epitaxial layer 2E. As a result, the structure is made such that the gate insulating film is formed over the semiconductor substrate body 2S. This structure loses the effect of the case, in which the gate insulating film is formed over the epitaxial layer 2E, namely, that an excellent gate insulating film can be formed to improve its breakdown voltage.
  • Incidentally, the lower limit of the thickness of the [0077] epitaxial layer 2E is frequently set to 0.3 μm by evaluating the performance of the gate insulating film (e.g., the gate breakdown voltage), as will be described with reference to FIG. 25.
  • On the other hand, the upper limit of the thickness of the [0078] epitaxial layer 2E cannot be generally said because it depends upon the product or manufacturing conditions, but may desirably be less than 5 μm, for example, if the following is considered.
  • Specifically, first of all, the upper surface of the [0079] epitaxial layer 2E can retain flatness. If the epitaxial layer 2E is made thicker, the level difference of the principal surface of the semiconductor substrate body 2S is accordingly increased, but no substantial difference is caused by the thickness of such extent.
  • If the principal surface has an excessively large roughness, a larger level difference than the focal depth may be made in a photolithography for the later-described MIS device forming step, thus causing a problem that the pattern cannot be formed by the photolithography. [0080]
  • Secondly, the cost for the mother material of the [0081] semiconductor substrate 2 or the semiconductor wafer (i.e., the later-described epitaxial wafer) can be suppressed within a low price. If the epitaxial layer 2E is thickened, it is difficult to control the filming operation, as described above, so that the cost for the semiconductor wafer (i.e., the later-described epitaxial wafer) rises. However, this thickness will not invite a drastic increase in the cost.
  • Thirdly, the roughness, if any, on the principal surface of the [0082] semiconductor substrate body 2S can be ignored. With the thickness of this order, the roughness will not make a large level difference.
  • Fourthly, when the epitaxial layer is to be formed over the semiconductor wafer (i.e., the later described mirror wafer), it is possible to prevent any roughness (i.e., crown) from being formed in the vicinity of the outer circumference of the principal surface of the semiconductor wafer (i.e., the later described mirror wafer). In case a thick epitaxial layer is to be formed over the semiconductor wafer (i.e., the later-described mirror wafer), the roughness called the crown will be formed in the vicinity of the outer periphery of the principal surface of the semiconductor wafer (i.e., the later-described mirror wafer). With the thickness of that order, the roughness is not formed (or can be ignored). [0083]
  • Considering the aforementioned points, the thickness of the [0084] epitaxial layer 2E is preferred to range from 0.3 μm to 5 μm. However, the range of 0.3 μm to 3 μm is frequently employed, and the optimum range is from 0.3 μm to 1.0 μm.
  • Over the principal surface of the [0085] epitaxial layer 2E, there is formed a field insulating film 3 which is made of silicon dioxide (SiO2), for example. Incidentally, a channel stopper region is formed below the field insulating film 3, although not shown.
  • The element forming region, as enclosed by the [0086] field insulating film 3, is formed, for example, with an n-channel MOS•FET (as will be shortly referred to as “nMOS”) 4N and a p-channel MOS. FET (as will be shortly referred to as “pMOS”) 4P, and these nMOS 4N and pMOS 4P constitute a CMOS (i.e., Complementary Metal Oxide Semiconductor) circuit. Incidentally, the following description is directed to the MOS•FET, but the present invention may naturally be modified by a MIS•FET.
  • In the [0087] present embodiment 1, however, both the nMOS 4N and the PMOS 4P are given an ordinary MOS•FET structure but should not be limited thereto and may be made of MOS•FETs having the LDD (i.e., Lightly Doped Drain) structure.
  • The [0088] nMOS 4N has the following components. Specifically, the nMOS 4N is composed of: a pair of semiconductor regions 4Na and 4Nb formed over the epitaxial layer 2E and apart from each other; a gate insulating film 4Nc formed over the epitaxial layer 2E; and a gate electrode 4Nd formed over the gate insulating film 4Nc.
  • The semiconductor regions [0089] 4Na and 4Nb are regions for forming the source-drain regions of the nMOS 4N. The semiconductor regions 4Na and 4Nb are doped with an n-type impurity such as phosphor (P) or arsenic (As) in a concentration (dose) of about 1×1015 atoms/cm2. The semiconductor regions 4Na and 4Nb are made as deep as about 0.5 μm and formed in the range of the thickness of the epitaxial layer 2E.
  • The gate insulating film [0090] 4Nc is made of SiO2 having a thickness of about 18 nm, for example, and formed over the epitaxial layer 2E. As a result, the following effects can be achieved.
  • First of all, by forming the gate insulating film [0091] 4Nc of the MOS FET over the semiconductor single crystal layer 2E formed of the epitaxial layer 2E, the gate insulating film 4Nc having an excellent film quality can be formed, as described above, to improve its breakdown voltage. Secondly, the defect density (i.e., the number of defects to be caused within a predetermined range) of the gate insulating film 4Nc can be improved (reduced) by one figure or more.
  • The gate electrode [0092] 4Nd is made of a single layer film of poly-silicon having a low resistance, for example. Here, the gate electrode 4Nd is not limited to the single layer film of poly-silicon of low resistance but can be modified in various manners. For example, the gate electrode 4Nd may be constructed by laminating a silicide film of tungsten silicide (WSi2) over the poly-silicon film of low resistance.
  • Incidentally, a semiconductor region [0093] 5Sa formed over the epitaxial layer 2E is a region for setting the substrate potential at the side of the NMOS 4N. This semiconductor region 5Sa is doped with a p-type impurity such as boron in a concentration (.dose) of about 1×1015 atoms/cm2.
  • On the other hand, the [0094] nMOS 4P is formed in an n-well 6 which is formed over the semiconductor substrate 2. The n-well 6 is doped with an n-type impurity such as phosphor or arsenic in a concentration (dose) of 1×1013 atoms/cm2. The n-well 6 is as deep as about 1.5-4 μm and extends deeper than the epitaxial layer 2E. Specifically, the n-well 6 is formed in the epitaxial layer 2E and the semiconductor substrate body 2S to have a larger depth than the film thickness of the epitaxial layer 2E.
  • The [0095] pMOS 4P has the following components. Specifically, the pMOS-4P is composed of: a pair of semiconductor regions 4Pa and 4Pb formed over the epitaxial layer 2E and apart from each other; a gate insulating film 4Pc formed over the epitaxial layer 2E; and a gate electrode 4Pd formed over the gate insulating film 4Pc.
  • The semiconductor regions [0096] 4Pa and 4Pb are regions for forming the source-drain regions of the pMOS 4P. The semiconductor regions 4Pa and 4Pb are doped with an p-type impurity such as boron in a concentration (dose) of about 1×1018 atoms/cm2. The semiconductor regions 4Pa and 4Pb are made as deep as about 0.5 μm and formed in the range of the thickness of the epitaxial layer 2E.
  • The gate insulating film [0097] 4Pc is made of SiO2 having a thickness of about 18 nm, for example, and formed over the epitaxial layer 2E. As a result, the same effects as those of the pMOS 4N can be achieved.
  • First of all, the gate insulating film [0098] 4Pc having an excellent film quality can be formed, to improve its breakdown voltage. Secondly, the defect density of the gate insulating film 4Pc can be improved (or reduced) by one figure or more.
  • The gate electrode [0099] 4Pd is made of a single layer film of poly-silicon having a low resistance, for example. Here, the gate electrode 4Pd is not limited to the single layer film of poly-silicon of low resistance but can be modified in various manners. For example, the gate electrode 4Pd may be constructed by laminating a silicide film of WSi2 over the poly-silicon film of low resistance.
  • Incidentally, a semiconductor region [0100] 5Sb formed over the epitaxial layer 2E is a region for setting the substrate potential at the side of the pMOS 4P. This semiconductor region 5Sb is doped with an n-type impurity such as phosphor or arsenic in a concentration (dose) of about 1×1018 atoms/cm2.
  • On the [0101] semiconductor substrate 2, there is deposited an insulating film 7 which is made of SiO2, for example. This insulating film 7 is formed in predetermined positions with connection holes 8 for exposing the semiconductor regions 4Na and 4Nb of the NMOS 4N, the semiconductor regions 4Pa and 4Pb of the pMOS 4P, and the semiconductor regions 5Sa and 5Sb for the substrate potential to the outside.
  • The semiconductor regions [0102] 4Na and 4Nb of the aforementioned nMOS 4N are electrically connected with electrodes 9Na and 9Nb, respectively, through the connection holes 8. On the other hand, the semiconductor regions 4Pa and 4Pb of the pMOS 4P are electrically connected with electrodes 9Pa and 9Pb, respectively, through the electrodes 8. Moreover, the semiconductor region 4Nb of the nMOS 4N is electrically connected with the semiconductor region 4Pb of the pMOS 4P through a first-layer wiring line 10 connecting the electrodes 9Nb and 9Pb.
  • On the other hand, the semiconductor regions [0103] 5Sa and 5Sb for the substrate potential are electrically connected with electrodes 9Sa and 9Sb, respectively, through the connection holes 8.
  • Those electrodes [0104] 9Na, 9Nb, 9Pa, 9Pb, 9Sa and 9Sb and first-layer wiring line 10 are made of an alloy of aluminum (Al)—Si-Copper (Cu), for example.
  • On the insulating [0105] film 7, there is deposited a surface protecting film 11 which is formed by laminating a SiO2 film and a silicon carbide (Si3N4) sequentially from the lower layer, for example. The surface protecting film 11 covers the electrodes 9Na, 9Nb, 9Pa, 9Pb, 9Sa and 9Sb and the first-layer wiring line 10.
  • On the other hand, the [0106] semiconductor substrate 2 is formed on its back with a gettering layer 2G. This gettering layer 2G is a functional layer for trapping a heavy metal element such as iron (Fe), nickel (Ni), Cu or chromium (Cr) and is formed by covering the back of the semiconductor substrate 2 with a semiconductor film of poly-silicon, for example.
  • With reference to FIGS. [0107] 1 to 8, here will be described a process for manufacturing a semiconductor integrated circuit device according to the present embodiment 1.
  • First of all, a (not-shown) column shaped p[0108] -type Si single crystal having a crystal face of <100> azimuth is prepared by the Czochralski method. The impurity to be used is exemplified by a p-type impurity such as boron in a concentration of about 1.3×1015 atoms/cm3.
  • Subsequently, the column-shaped p[0109] -type Si single crystal cut into slices, and these slices are subjected, if desired, to a chamfering treatment, a surface cleaning treatment such as a chemical etching treatment, and a working strain removing treatment. After this, the slices have their principal surfaces mirror-polished by the chemical-mechanical polishing method or the like to prepare a mirror wafer 2W, as shown in FIGS. 2 and 3. Incidentally, the mirror wafer 2W is the mother material of the aforementioned semiconductor substrate body 2S.
  • Next, the poly-silicon is deposited on the back of the [0110] mirror wafer 2W, as shown in FIG. 4, by the CVD (i.e., Chemical Vapor Deposition) method to form the gettering layer 2G. This gettering layer 2G is a functional layer for trapping a heavy metal element.
  • Subsequently, the [0111] epitaxial layer 2E, which is made of a p-type Si single crystal as thin as about 1 μm, is formed over the principal surface (as located at the mirror surface side) of the mirror wafer 2W by the CVD method (e.g., the epitaxial growth method) of about 980° C., for example, by using monosilane (SiH4) gas and hydrogen (H2) gas, thereby to manufacture an epitaxial wafer (or semiconductor wafer) 2WE.
  • At this time, the impurity concentration in the [0112] epitaxial layer 2E is set equal to the designed one of the mirror wafer 2W. The epitaxial layer 2E is doped with a p-type impurity such as boron in a concentration of about 1.3×1015 atoms/cm3.
  • After this, the not-shown ion implantation mask is formed over the epitaxial wafer [0113] 2WE and is then used to dope a predetermined position of the epitaxial wafer 2WE, as shown in FIG. 5, with an n-type impurity such as phosphor or arsenic by the ion implantation method. After this, the epitaxial wafer 2WE is subjected to a heat treatment to form the n-well 6.
  • An ion implantation impurity concentration (dose) for forming that n-well [0114] 6 is at about 1×1013 atoms/cm2 and is as deep as about 1.5 to 4 μm and deeper than the epitaxial layer 2E.
  • Next, as shown in FIG. 6, the [0115] field insulating film 3 made of SiO2 or the like is formed over the principal surface of the epitaxial layer 2E by the LOCOS method or the like. After this, the element forming region, as enclosed by the field insulating film 3, is simultaneously formed with the gate insulating films 4Nc and 4Pc made of SiO2 or the like having a thickness of about 180 angstroms by the thermal oxidation method or the like.
  • In the [0116] present embodiment 1, the gate insulating films 4Nc and 4Pc can be formed to have an excellent film quality by forming them over the epitaxial layer 2E so that their breakdown voltages can be improved. Moreover, the gate insulating films 4Nc and 4Pc can have their defect densities improved by one figure or more.
  • Subsequently, as shown in FIG. 7, the gate insulating films [0117] 4Nd and 4Pd of poly-silicon having a low resistance are simultaneously formed over the gate insulating films 4Nc and 4Pc. After this, the gate insulating films 4Nd and 4Pd are used as masks to form the paired gate insulating films 4Na and 4Nb and the paired gate insulating films 4Pa and 4Pb by different ion implantation steps, to form the nMOS 4N and pMOS 4P over the epitaxial wafer 2WE.
  • After this, the semiconductor regions [0118] 5Sa and 5Sb are separately formed in predetermined positions of the epitaxial layer 2E. After this, as shown in FIG. 8, the insulating film 7 made of SiO2, for example, is deposited over the epitaxial wafer 2WE by the CVD method or the like.
  • Next, the insulating [0119] film 7 is formed with the connection holes 8 to expose the semiconductor regions 4Na and 4Nb of the nMOS 4N, the semiconductor regions 4Pa and 4Pb of the pMOS 4P and the semiconductor regions 5SA and 5Sb for the substrate potential to the outside. After this, a conductor film 9 made of the Al—Si—Cu alloy, for example, is deposited over the epitaxial wafer 2WE by the sputtering method or the evaporation method.
  • Subsequently, the [0120] conductor film 9 is patterned by the dry etching method or the like to simultaneously form the electrodes 9Na, 9Nb, 9Pa, 9Pb, 9Sa and 9Sb and the first wiring line 10, as shown in FIG. 1.
  • After this, the [0121] surface protecting film 11 is formed over the epitaxial wafer 2WE by sequentially depositing the insulating film of SiO2 and the insulating film of Si3N4, for example, by the CVD method or the like. After this, the epitaxial wafer 2WE is divided into individual semiconductor chips to manufacture the semiconductor integrated circuit device 1, as shown in FIG. 1.
  • Thus, according to the [0122] present embodiment 1, the following effects can be achieved.
  • (1) Since the gate insulating film [0123] 4Nc of the NMOS 4N and the gate insulating film 4Pc of the pMOS 4P are formed over the epitaxial layer 2E (or the semiconductor single crystal layer), the gate insulating films 4Nc and 4Pc having the excellent film quality can be formed to improve their breakdown voltages.
  • (2) Thanks to the aforementioned effect (1), it is possible to drastically reduce the defect densities of the gate insulating films [0124] 4Nc and 4Pc.
  • (3) Since the p[0125] -type epitaxial layer 2E is formed over the p-type semiconductor substrate body 2S so that any expensive heavily doped p+-type semiconductor substrate body is not used, the cost for the semiconductor substrate 2 (i.e., the epitaxial wafer 2WE) can be reduced to as low as one half.
  • (4) Since the [0126] epitaxial layer 2E is made relatively thin, the control of setting of the thickness of the epitaxial layer 2E so that the filming apparatus for forming the epitaxial layer is neither required to have a high filming accuracy nor expensive. As a result, it is possible to lower the cost for the semiconductor substrate 2 (i.e., the epitaxial wafer 2WE).
  • (5) Thanks to the aforementioned effects (3) and (4), it is possible to lower the cost for the semiconductor integrated circuit device. [0127]
  • (6) Since the [0128] epitaxial layer 2E is made relatively thin, its upper surface can have its flatness retained.
  • (7) Thanks to the aforementioned effects (1), (2) and (6), it is possible to improve the performance, reliability and production yield of the semiconductor integrated circuit device. [0129]
  • (Embodiment 2) [0130]
  • FIG. 9 is a section showing an essential portion of a semiconductor integrated circuit device according to another embodiment of the present invention, and FIGS. 10 and 11 are sections showing an essential portion at steps of manufacturing the semiconductor integrated circuit device of FIG. 9. [0131]
  • The [0132] present embodiment 2 is different from the embodiment 1 in that the semiconductor substrate body 2S is formed over its principal surface with a non-defective layer 2A, which is formed thereover with the epitaxial layer 2E.
  • The [0133] non-defective layer 2A is in the state having substantially neither any structural defect (e.g., the stacking fault or the dislocation loop) nor any precipitation of oxygen, of which the former is substantially zero whereas the latter is at about 0.1 cm−2, when observed by the light scattering method. For example, the non-defective layer 2A is made of a p-type Si single crystal which have an impurity content and a concentration equal to those of the semiconductor substrate body 2S.
  • With reference to FIGS. [0134] 9 to 11, here will be described the process for manufacturing the semiconductor integrated circuit device 1 of the present embodiment 2.
  • First of all, as shown in FIG. 10, the [0135] mirror wafer 2W is prepared as in the foregoing embodiment 1. After this, the mirror wafer 2W is heated at a temperature (e.g., at about 1,100° C. to 1,200° C. for 10 to 60 minutes) in the H2 gas atmosphere, for example, to form the non-defective layer 2A over the principal surface of the mirror wafer 2W.
  • Subsequently, as shown in FIG. 11, poly-silicon, for example, is deposited on the back of the [0136] mirror wafer 2W by the CVD method or the like to form the gettering layer 2G. This gettering layer 2G is a functional layer for trapping a heavy metal element.
  • After this, the [0137] epitaxial layer 2E made of a p-type Si single crystal having a relatively small thickness of about 1 μm, for example, is formed over the non-defective layer 2A by the CVD method (e.g., the epitaxial growth method) using SiH 4 gas and H2 gas, for example. At this time, the impurity and its concentration in the epitaxial layer 2E are similar to those of the foregoing embodiment 1. Moreover, the subsequent steps are similar to those of the aforementioned embodiment 1, and their description will be omitted.
  • Thus, according to the [0138] present embodiment 2, the following effects can be achieved in addition to those obtained in the foregoing embodiment 1.
  • Specifically, since the [0139] non-detective layer 2A is formed over the principal surface of the mirror wafer 2W prior to the formation of the epitaxial layer 2E, the epitaxial layer 2E can be improved in its crystal growth to reduce the defects and dislocations drastically. As a result, it is possible to further improve the production yield, performance and reliability of the semiconductor integrated circuit device.
  • (Embodiment 3) [0140]
  • FIG. 12 is a section showing an essential portion of a semiconductor integrated circuit device according to another embodiment of the present invention, and FIGS. [0141] 13 to 15 are sections showing an essential portion in the steps of manufacturing the semiconductor integrated circuit device of FIG. 12.
  • In the [0142] present embodiment 3, as will be described later in connection with the forming method with reference to FIG. 13, a p+-type semiconductor region (i.e., a heavily doped semiconductor region) 2B is formed in a predetermined depth (of about 1 μm) of the entire principal surface of the semiconductor substrate body 2S. The p+-type semiconductor region 2B is doped with a p-type impurity such as boron in a higher concentration of about 1×1018 atoms/cm3 than that of the epitaxial layer 2E or the semiconductor substrate body 2S.
  • The p[0143] +-type semiconductor region 2B is a functional layer for suppressing the latchup of the CMOS circuit. Specifically, in the present embodiment 3, the p+-type semiconductor region 2B is formed so that the resistance of the surface layer side of the substrate can be drastically lowered to improve the resistance of the CMOS circuit to the latchup.
  • Moreover, the [0144] epitaxial layer 2E is thicker at about 5 μm than those of the foregoing embodiments 1 and 2. The lower limit of the thickness of the epitaxial layer 2E is set to a deeper value than that of the n-well 6 in the pMOS forming region.
  • This is because the p[0145] +-type semiconductor region 2B is formed in the n-well 6 to make it difficult to set the impurity concentration in the n-well 6 if the thickness of the epitaxial layer 2E is made smaller than the depth of the n-well 6. On the other hand, the upper limit of the thickness of the epitaxial-layer 2E may desirably be less than 5 μm. This is reasoned as in the foregoing embodiment 1. However, the thickness may exceed that value so long as an increase in the cost is allowed.
  • With reference to FIGS. [0146] 13 to 15, here will be described the process for manufacturing such semiconductor integrated circuit device 1.
  • First of all, as shown in FIG. 13, the [0147] mirror wafer 2W is prepared as in the foregoing embodiment 1. After this, the mirror wafer 2W (or the semiconductor substrate body 2S) is highly accurately doped with a p-type impurity such as boron to a predetermined depth (e.g., about 1 μm) from its principal surface. The impurity concentration at this time is about 1×1018 atoms/cm3.
  • Subsequently, the [0148] mirror wafer 2W is thermally treated to form the p+-type semiconductor region 2B. After this, a poly-silicon, for example, is deposited on the back of the mirror wafer 2W by the CVD method or the like to form the gettering layer 2G. This gettering layer 2G is a functional layer for trapping a heavy metal element.
  • After this, the [0149] epitaxial layer 2E (or the semiconductor single crystal layer) made of a p-type Si single crystal having a thickness of about 5 μm, for example, is formed over the principal surface (as located at the mirror surface side) of the mirror wafer 2W, as shown in FIG. 14, by the CVD method (i.e., the epitaxial growth method) using SiH4 and H2 gas, for example, to form the epitaxial wafer 2WE.
  • At this time, the impurity concentration in the [0150] epitaxial layer 2E is set to be equal to the designed one of the mirror wafer 2W. The epitaxial layer 2E is doped with a p-type impurity such as boron, for example, in a concentration of about 1.5×1015 atoms/cm3.
  • After this, the not-shown ion implantation mask is formed over the epitaxial wafer [0151] 2WE and is then used as a mask to dope a predetermined position of the epitaxial wafer 2WE, as shown in FIG. 15, with an n-type impurity such as phosphor or boron by the ion implantation method. After this, the epitaxial wafer 2WE is subjected to a heat treatment to form the n-well 6.
  • In the [0152] present embodiment 3, the n-well 6 has a depth of about 3 μm and is formed in the epitaxial layer 2E. The ion implantation impurity concentration (dose) for forming that n-well 6 is at about 1×1013 atoms/cm2. The subsequent steps are similar to those of the aforementioned present embodiment 1 so that their description will be omitted.
  • Thus, in the [0153] present embodiment 3, the following effects can be achieved in addition to those of the aforementioned embodiment 1.
  • Specifically, since the p[0154] +-type semiconductor region 2B is formed in the p-type semiconductor substrate body 2S, the resistance at the side of the substrate surface can be drastically lowered to improve the resistance of the CMOS circuit to the latchup. As a result, it is possible to further improve the performance, reliability and production yield of the semiconductor integrated circuit device.
  • (Embodiment 4) [0155]
  • FIG. 16 is a section showing an essential portion of a semiconductor integrated circuit device according to another embodiment of the present invention; FIG. 17 is an impurity distribution diagram in the semiconductor integrated circuit device of FIG. 16; FIGS. 18 and 19 are impurity distribution diagrams in the semiconductor integrated circuit device having been described in the prior art; FIGS. [0156] 20 to 24 are sections showing an essential portion in the steps of manufacturing the semiconductor integrated circuit device; and FIG. 25 is a graph for explaining the effects of the semiconductor integrated circuit. device of the present embodiment. Incidentally, the portions identical to those of the foregoing embodiment 1 are designated at the common reference characters.
  • As shown in FIG. 16, the relatively lightly doped [0157] semiconductor substrate body 2S constituting the semiconductor integrated circuit device 1 of the present embodiment 4 is made of a p-type Si single crystal or the like, for example. The semiconductor substrate body 2S is doped with a p-type impurity such as boron in a concentration of about 1.5×1015 atoms/cm3.
  • The [0158] semiconductor substrate body 2S is formed over its principal surface with the epitaxial layer 2E made of a p-type Si single crystal or the like. The epitaxial layer 2E is doped with a p-type impurity such as boron in a concentration lower than the designed one of the semiconductor substrate body 2S.
  • Thus, in the [0159] present embodiment 4, the p-type epitaxial layer 2E is formed over the p-type semiconductor substrate body 2S as in the foregoing embodiment 1 so that the expensive p+-type semiconductor substrate body need not be used to lower the cost for the semiconductor substrate 2 to about one half.
  • Since, moreover, the impurity concentration of the [0160] semiconductor substrate body 2S is made higher than that of the epitaxial layer 2E, the resistance of the semiconductor substrate body 2S can be made lower than that of the epitaxial layer 2E to improve the resistance to the latchup.
  • As will be later shown in FIG. 17, the [0161] epitaxial layer 2E has a thickness WE (from the surface of the epitaxial layer 2E) similar to that of the foregoing embodiment 1, as exemplified by about 1 μm. As a result, it is possible to achieve the same effects as those described in connection with the foregoing embodiment 1. The upper and lower limits of the thickness of the epitaxial layer 2E are similar to those of the foregoing embodiment 1.
  • The [0162] semiconductor substrate 2 is formed in its upper portion with a p-well (i.e., the first semiconductor region) 6 p and an n-well (i.e., the first semiconductor region) 6 n. The p-well 6 p is doped with a p-type impurity such as boron. The p-well 6 p is formed with the nMOS 4N. On the other hand, the n-well 6 n is doped with an n-type impurity such as phosphor. The n-well 6 n is formed with the pMOS 4P. As will be later shown in FIG. 17, the depth WW (i.e., the depth from the surface of the epitaxial layer 2E) of the n-well 6 n and the p-well 6 p is larger than the thickness WE of the epitaxial layer 2E.
  • Incidentally, the CMOS circuit is constructed of the [0163] NMOS 4N and the pMOS 4P, which have their structures, materials and effects similar to those of the foregoing embodiment 1. On the other hand, the structures of the nMOS 4N and the pMOS 4P may be changed to the double drain (or double diffused drain) structure and the LDD (i.e., Lightly Doped Drain) structure.
  • On the insulating [0164] film 7, there is deposited an insulating film 7 a of SiO2, for example, on which is deposited a flattening insulating film 7 b. The insulating films 7, 7 a and 7 b are formed with connection holes 8 a extending to reach the electrodes 9Nb and 9Pb, through which a second-layer wiring line 10 a is electrically connected with the electrodes 9Na and 9Pa.
  • The second-[0165] layer wiring line 10 a is formed by depositing a barrier layer 10 a 1 of titanium nitride (TiN), a conductor layer 10 a 2 of an Al—Si—Cu alloy and a barrier layer 10 a 3 of titanium nitride sequentially from the lower layer.
  • An insulating film [0166] 7 c of SiO2, for example, is deposited on the insulating film 7 b to cover the second-layer wiring line 10 a. On the insulating film 7 c, there is deposited the surface protecting film 11. This surface protecting film 11 is formed by depositing an insulating film 11 a of SiO2 and an insulating film 11 b of Si3N4, for example, sequentially from the lower layer.
  • Incidentally, in the [0167] present embodiment 4, the aforementioned p-well 6 p and n-well 6 n are formed to extend from the surface of the epitaxial layer 2E to the upper portion of the semiconductor substrate body 2S, as shown in FIGS. 16 and 17, and the p-well 6 p and n-well 6 n have their impurity concentrations gradually lowered in the depthwise direction from the principal surface (having an impurity concentration NW) of the epitaxial layer 2E. Thus, the impurity concentration of the p-well 6 p is given such a gradient that it is gradually lowered in the depthwise direction from the surface of the epitaxial layer 2E, so that the influence to be caused by the carriers (or electrons) due to the α-ray is lowered. Specifically, the electrons produced by the α-ray are attracted to the substrate body 2S by that concentration gradient and prevented from entering the p-well 6 p so that the soft errors can be reduced in case the MIS memory of the DRAM or the like is formed in the p-well 6 p. The impurity concentration NW in the principal surface of the epitaxial layer 2E of the p-well 6 p and the n-well 6 n is at about 6×1016 atoms/cm3, so that the impurity concentration of the p-well 6 p and the n-well 6 n is at 5×1015 to 6×1016 atoms/cm3.
  • In FIG. 17, letter A plots the impurity concentration distributions of the [0168] epitaxial layer 2E and semiconductor substrate body 2S in the epitaxial wafer state, and indicates that the impurity concentration (NE) of the epitaxial layer 2E is lower than that (NS) of the semiconductor substrate body 2S, as described above. Thus, the p-well 6 p is formed after the p-type epitaxial layer 2E is formed over the p-type semiconductor substrate body 2S, the well concentration (i.e., the concentration NW of the well surface) of the p-well 6 p is not influenced by the p-type impurity concentration of the semiconductor substrate body 2S. Specifically, since the p-type epitaxial layer 2E is formed over the semiconductor substrate body 2S, the well concentration NW of the p-well 6 p is not influenced by the dispersion of the p-type impurity concentration of the semiconductor substrate body 2S so that the fluctuation of the Vth of the MIS•FET is not caused by that dispersion. As a result, the allowable concentration range can be widened more than the prior art with respect to the dispersion of the p-type impurity concentration of the semiconductor substrate body 2S so that the cost for the semiconductor integrated circuit device can be lowered. In other words, in the prior art, only a narrow range can be used as the p-type impurity concentration of the semiconductor substrate body 2S to raise the cost for the semiconductor integrated circuit device.
  • For comparisons, the impurity concentration distributions of the aforementioned two cases of the prior art are plotted in FIGS. 18 and 19. Incidentally, FIG. 18 corresponds to the case of the aforementioned technique, as described on pp. 761 to 763 of “Applied Physics, Vol. 60, No. 8”, issued on Aug. 10, 1991, by Japanese Association of Applied Physics, and FIG. 19 corresponds to the case of the aforementioned technique, as described in the Japanese Patent Laid-Open No. 260832/1989. [0169]
  • In the technique shown in FIG. 18, the impurity concentration NS[0170] 1 of the semiconductor substrate body SB1 is higher than that of the epitaxial layer EP1. Moreover, the well WLL1 is formed in the epitaxial layer from the standpoint of setting the impurity concentration. This makes it necessary to make the epitaxial layer deeper, as at Wep1, than the well WLL1. In short, the thickness Wep1 of the epitaxial layer has to be larger than the depth of the well WLL1. Moreover, the well WLL1 of this case is formed by implanting the epitaxial layer EP1 with the impurity from the surface thereof, so that the impurity concentration is higher in the substrate surface than in the inside.
  • In the technique shown in FIG. 19, the impurity concentrations of both the semiconductor substrate body SB[0171] 2 and the epitaxial layer EP2 are set to be low, as at NS2. The well WLL2 is formed to extend deeper, as at WW2, than the depth Wep2 of the epitaxial layer EP2. The well WLL2 of this case is formed by the diffusion (i.e., the diffusion of the impurity of the semiconductor substrate body SB2 from the semiconductor substrate body to the epitaxial layer EP2) at the time when the epitaxial layer EP2 is formed over the semiconductor substrate body SB2 which has been doped in its upper portion with a well forming impurity. As a result, the impurity concentration is low, as at NS3, in the substrate surface but high, as at NS4, in the boundary region between the epitaxial layer EP2 and the semiconductor substrate body SB2 and gets lower internally of the semiconductor substrate body.
  • With reference to FIGS. [0172] 20 to 24, here will be described the process for manufacturing the semiconductor integrated circuit device of the present embodiment 4.
  • First of all, as shown in FIG. 20, the [0173] mirror wafer 2W or the mother material of the semiconductor substrate body 2S made of a p-type Si single crystal is formed over its mirror surface with the epitaxial layer 2E, which is made of an Si single crystal having the same conduction type as the mirror wafer 2W and containing an impurity of a lower concentration than that of the mirror wafer 2W, by the CVD method using SiH4 gas and H2 gas similar to those of the foregoing embodiment 1.
  • Here, the [0174] mirror wafer 2W has an impurity concentration of about 1.5×1015 atoms/cm3. Moreover, the epitaxial layer 2E has a thickness WE of about 1 μm, for example.
  • Subsequently, the [0175] mirror wafer 2W is formed in its predetermined region with an insulating film 12 a made of SiO2. having a thickness of about 40 nm. After this, a (not-shown) insulating film made of Si3N4 having a thickness of about 50 nm, for example, is deposited on a predetermined region of the mirror wafer 2W by the CVD method or the like.
  • After this, the film portion in the n-well forming region is removed from the insulating film of Si[0176] 3N4 by the dry etching method or the like. After this, the film portion and the resist film of the p-well forming region in the insulating film of Si3N4 is used as a mask to dope the exposed portion of the epitaxial layer 2E with the ions of an n-type impurity such as phosphor for forming the n-well. The ion implanting energy at this time is at about 125 KeV, and the dose is about 2×1013 atoms/cm2.
  • After this, the film portion, as in the p-well forming region, of the insulating film of Si[0177] 3N4 is used as a mask to form an insulating film 12 b having a thickness of about 120 nm over the epitaxial layer 2E at the n-well side. After this, the insulating film over the n-well forming region is used as an ion implantation mask to dope the exposed portion of the epitaxial layer 2E with a p-type impurity such as boron for forming the p-well, for example. The ion implantation energy at this time is about 60 KeV, and the dose is about 8×1012 atoms/cm2, for example.
  • Next, the [0178] mirror wafer 2W is subjected to an annealing treatment for extended diffusion for 3 hours, for example, to form the p-well 6 p and the n-well 6 n having a depth of about 3 μm, for example. The treatment temperature at this time is about 1,200° C., for example.
  • In the [0179] present embodiment 4, at this annealing treatment, the p-well 6 p and the n-well 6 n are extended from the surface of the epitaxial layer 2E to the upper portion of the mirror wafer 2W and made to have their impurity concentrations gradually lowered depthwise from the surface of the epitaxial layer 2E. The impurity concentration of the p-well 6 p and the n-well 6 n is at 5×1015 to 6×1016 atoms/cm3.
  • Subsequently, as shown in FIG. 22, a [0180] pad oxide film 12 c and the (not-shown) non-oxidizable insulating film of Si3N4 are deposited sequentially from the lower layer. After this, the non-oxidizable insulating film is removed from the element separating region but left at the element forming region.
  • After this, the non-oxidizable insulating film left unremoved is used as a mask to form the [0181] field insulating film 3 selectively in the element separating region. After this, as shown in FIG. 23, the element forming region, as enclosed by the field insulating film 3, is formed by the thermal oxidation method with the gate insulating films 4Nc and 4Pc made of SiO2 having a thickness of about 180 angstroms, for example.
  • Thus in the [0182] present embodiment 4, too, the gate insulating films 4Nc and 4Pc are given an excellent film quality by forming them over the epitaxial layer 2E so that their breakdown voltages can be improved. Moreover, the gate insulating films 4Nc and 4Pc can have their defect densities improved by one figure or more.
  • Subsequently, the gate insulating films [0183] 4Nc and 4Pc are simultaneously formed thereover with the gate electrodes 4Nd and 4Pd made of an n-type poly-silicon of low resistance, for example. After this, these gate electrodes 4Nd and Pd are used as masks to form the paired semiconductor regions 4Na and 4Nb and the paired semiconductor regions 4Pa and 4Pb by the separate ion implantation steps thereby to form the NMOS 4N and pMOS 4P over the epitaxial wafer 2WE.
  • Here, the gate electrodes [0184] 4Nd and 4Pd should not be limited to those made of elemental poly-silicon but can be modified in various manners. For example, the gate electrodes 4Nd and 4Pd may be given the so-called “poly-cide structure”, in which a refractory metal silicide film is deposited on poly-silicon of low resistance.
  • Moreover, the semiconductor region [0185] 4Na of the NMOS 4N is formed by doping it with ions of As in a dose of about 1×1015 atoms/cm2, for example. On the other hand, the semiconductor region 4Pa of the pMOS 4P is formed by doping it with ions of BF2 in a dose of about 1×1015 atoms/cm2, for example.
  • Incidentally, the semiconductor regions [0186] 4Na, 4Nb, 4Pa and 4Pb may be exemplified by the double diffused drain structure or the LDD structure, as described above.
  • After this, as shown in FIG. 24, the insulating [0187] film 7 of SiO2 is deposited on the epitaxial wafer 2WE by the CVD method or the like. This insulating film 7 is mainly composed of the BPSG (i.e., Boro Phospho Silicate Glass) containing B2O3 and P2O5.
  • Next, the insulating [0188] film 7 is formed with the connection holes 8 for exposing the semiconductor regions 4Na and 4Nb of the NMOS 4N and the semiconductor regions 4Pa and 4Pb of the pMOS 4P to the outside. After this, the conductor film 9 of the Al—Si—Cu alloy, for example, is deposited on the epitaxial wafer 2WE by the sputtering method or the evaporation method.
  • Subsequently, the [0189] conductor film 9 is patterned by the dry etching method or the like to form the electrodes 9Na, 9Nb, 9Pa, 9Pb, 9Sa and 9Sb. After this, the insulating film 7 a of SiO2, for example, is deposited on the epitaxial wafer 2WE by the CVD method of the like. After this, the flattening insulating film 7 b of SiO2 is deposited on the insulating film 7 a by the CVD method or the like.
  • Next, the flattening insulating [0190] film 7 b is flattened by the CMP (i.e., Chemical Mechanical Polishing) method or the like. After this, the insulating films 7, 7 a and 7 b are formed with the connection holes 8 a by the dry etching method, as shown in FIG. 16.
  • Subsequently, the [0191] barrier layer 10 a 1 of TiN, the conductor layer 10 a 2 of the Al—Si—Cu alloy and the barrier layer 10 a 3 of TiN, for example, are deposited on the epitaxial wafer 2WE sequentially from the lower layer by the sputtering method or the evaporation method.
  • Subsequently, those barrier layers [0192] 10 a 1 and 10 a 3 and conductor layer 10 a 2 are patterned by the dry etching method or the like to form the second-layer wiring line 10 a. After this, the insulating film 7 c of SiO2, for example, is deposited on the epitaxial wafer 2WE by the CVD method or the like.
  • After this, the insulating [0193] film 11 a of SiO2 is deposited on the insulating film 7 c by the CVD method or the like. The insulating film 11 b of Si3N4 is then deposited on the insulating film 11 a by the CVD method or the like to from the surface protecting film 11.
  • After this, the individual semiconductor chips are divided from the epitaxial wafer [0194] 2WE to manufacture the semiconductor integrated circuit device 1, as shown in FIG. 16.
  • Here, in case the structure of the [0195] present embodiment 4 is applied to a 4M•DRAM (i e., 4 Megabit Dynamic RAM), the results of the performances (e.g., the gate breakdown voltage) of the gate insulating film are plotted in FIG. 25.
  • FIG. 25 plots the performances of the gate insulating film in case the MOS capacitor to have its gate breakdown voltage evaluated is prepared after the process for manufacturing the [0196] 4M•DRAM is executed to the step of forming the gate insulating film.
  • It is assumed here that: the gate insulating film has a thickness of about 18 nm; the gate electrode has an area of about 4.8 mm[0197] 2; and the gate electrode is made of phosphor-doped poly-silicon.
  • The abscissa indicates the thickness W[0198] E of the epitaxial layer. On the other hand, the ordinate indicates the defect density which is calculated from the following equation by measuring the breakdown characteristics of about two hundreds of MOS capacitors on the semiconductor wafer (or the epitaxial wafer) and then by deciding the non-defective and defective produces according to the following standards. However, the densities are generally indicated in relative values with reference to the mirror wafer for the MOS•LSI having no epitaxial layer.
  • Standards for Deciding Products Non-Defective in Breakdown Voltage: Electric Field>10 MV/cm. Here, the electric current is at about 1 mA. For a gate defect density D, the number P of the capacitors measured, and the number N of the defective capacitors, D=(100/4.8)ln((P−N)/P). [0199]
  • Thanks to the structure of the [0200] present embodiment 4, as seen from FIG. 25, it can be confirmed that the defect density can be reduced more by one figure or more than the case, in which the gate insulating film is formed over the mirror wafer, to provide an excellent gate breakdown performance.
  • As has been described hereinbefore, according to the [0201] present embodiment 4, the following effects can be achieved in addition to those of the foregoing embodiment 1.
  • (1) For manufacturing the semiconductor integrated circuit device, there can be used absolutely the same process as that of the case in which the CMOS circuit is to be formed over the mirror wafer. As a result, the semiconductor integrated circuit device having the CMOS circuit over the epitaxial wafer [0202] 2WE can be formed without any change in the design or in the manufacture process.
  • (2) Since the impurity concentration of the [0203] epitaxial layer 2E is made lower than that of the semiconductor substrate body 2S, the resistance of the semiconductor substrate body 2S can be made lower than that of the epitaxial layer 2E to improve the resistance to the latchup.
  • (Embodiment 5) [0204]
  • FIG. 26(A) is a section showing an essential portion of a semiconductor integrated circuit device according to another embodiment of the present invention. [0205]
  • The semiconductor integrated [0206] circuit device 1 of the present embodiment 5, as shown in FIG. 26(A), is exemplified by a 16M•DRAM. FIG. 16(B) is a circuit diagram showing a memory cell of the DRAM. In FIG. 26(A), the lefthand side shows a memory cell region, and the righthand side shows a peripheral circuit region. Incidentally, this peripheral circuit region has the same structure as that of the foregoing embodiment 4, and its description will be omitted.
  • In the present embodiment 5, too, the impurity concentration of the [0207] epitaxial layer 2E is made lower than that of the semiconductor substrate body 2S, as in the foregoing embodiment 4.
  • As shown in FIGS. [0208] 26(A) and 26(B), one memory cell MC is constructed one transfer MOS•FET 13 and one capacitor 14.
  • The transfer MOS•[0209] FET 13 is composed of a pair of semiconductor regions 13 a and 13 b formed in a p-well 6 p 1, a gate insulating film 13 c formed over the epitaxial layer 2E, and a gate electrode 13 d formed over the gate insulating film 13 c.
  • Here in the memory cell region, too, the p-well [0210] 6 p 1 is formed to extend from the surface of the epitaxial layer 2E to the upper portion of the semiconductor substrate body 2S, as located deeper than the epitaxial layer 2E. Moreover, the impurity concentration of the p-well 6 p 1 is made gradually lower, as in the foregoing embodiment 4, depthwise of the semiconductor substrate 2.
  • The paired [0211] semiconductor regions 13 a and 13 b are doped with an n-type impurity such as As. In the present embodiment 5, these semiconductor regions 13 a and 13 b are formed in the epitaxial layer 2E having less defects due to the precipitation of oxygen, so that the junction leakage current can be reduced to improve the performance, reliability and production yield of the DRAM.
  • With one semiconductor region [0212] 13 a, there is electrically connected a bit line (BL) 15. This bit line 15 is composed, for example, of a conductor layer 15 a made of polycrystalline silicon of low resistance and a conductor layer 15 b formed over the former and made of tungsten silicide or the like.
  • With the [0213] other semiconductor region 13 b, on the other hand, there is electrically connected a lower electrode 14 a of the capacitor 14. In the present embodiment 5, the semiconductor region 13 b is formed in the epitaxial layer 2E having less defects due to the precipitation of oxygen, so that the leakage of the charge accumulated in the capacitor 14 can be suppressed to elongate the charge storage time period thereby to improve the refresh characteristics.
  • The [0214] capacitor 14 is formed into a fin shape and constructed of the lower electrode 14 a, an upper electrode 14 b, and a (not-shown) insulating film interposed between those electrodes. However, the shape of the capacitor should not be limited to the fin but can be modified in various manners such as a cylindrical shape.
  • Incidentally, the [0215] gate electrode 13 d of the transfer MOS FET 13 also acts as the word line (WL). Moreover, reference numerals 16 a and 16 b appearing in FIG. 26(A) designate channel stopper regions.
  • Thus in the present embodiment 5, the following effects can be achieved in addition to those of the foregoing [0216] embodiment 1.
  • Specifically, since the [0217] semiconductor region 13 b to be electrically connected with the lower electrode 14 a of the capacitor 14 is formed in the epitaxial layer 2E, the leakage of the charge accumulated in the capacitor 14 can be suppressed to elongate the charge storage time period thereby to improve the refresh level. As a result, it is possible to improve the performance, reliability and production yield of the DRAM.
  • (Embodiment 6) [0218]
  • FIG. 27(A) is a section showing an essential portion of a semiconductor integrated circuit device according to another embodiment of the present invention. [0219]
  • The semiconductor integrated [0220] circuit device 1 of the present embodiment 6, as shown in FIG. 27(A), is exemplified by a 4M•SRAM (i.e., 4 Megabit Static RAM.). In the present embodiment 6, too, the impurity concentration of the epitaxial layer 2E is made lower than that of the semiconductor substrate body 2S, as in the foregoing embodiment 4. FIG. 27(B) is a circuit diagram showing a memory cell of the SRAM.
  • In the [0221] present embodiment 6, as shown in FIGS. 27(A) and 27(B), in the semiconductor substrate 2, the memory cell region is formed with a p-well 6 p 2, and the peripheral circuit region is formed with an n-well 6 n 1.
  • These p-well [0222] 6 p 2 and n-well 6 n 1 are formed, as in the foregoing embodiments 4 and 5, to extend from the surface of the epitaxial layer 2E to the upper portion of the semiconductor substrate body 2S. Moreover, their impurity concentrations are made gradually lower depthwise of the semiconductor substrate 2 as in the foregoing embodiment 4.
  • The memory cell region is formed with a transfer MOS•[0223] FET 17, a drive MOS•FET 18 and a load MOS FET 19.
  • The transfer MOS•[0224] FET 17 is composed of: a pair of semiconductor regions 17 a and 17 b formed in the upper portion of the p-well 6 p 2; a gate insulating film 17 c formed over the epitaxial layer 2E; and a gate electrode 17 d formed over the gate insulating film 17 c.
  • These [0225] semiconductor regions 17 a and 17 b are doped with an n-type impurity such as As. One semiconductor region 17 a is electrically connected through the first-layer layer wiring line 10 with the bit line 15 (BL and {overscore (BL)}). The other semiconductor region 17 b is electrically connected with a gate electrode 18 d of the drive MOS•FET 18.
  • Incidentally, the transfer MOS•[0226] FET 17 and the drive MOS•FET 18 have their gate electrodes 17 d and 18 d formed by depositing a refractory metal silicide on the conductor film made of poly-silicon of low resistance, and the transfer MOS•FET 17 has its gate electrode 17 d connected with the word line WL.
  • Moreover, the [0227] gate insulating films 17 c and 18 c are made of SiO2, for example. Still moreover, the paired semiconductor regions of the drive MOS•FET 18 are positioned in the direction of the channel length of the gate electrode 18 d, although not shown.
  • The load MOS•[0228] FET 19 is composed of a gate electrode 19 a made of poly-silicon of low resistance, and a pair of semiconductor regions 19 c and 19 d formed over the gate electrode 19 a through a gate insulating film 19 b and made of poly-silicon of low resistance. The semiconductor regions 19 c and 19 d are doped with an n-type impurity such as As.
  • The peripheral circuit region is formed with the [0229] pMOS 4P, for example. This PMOS 4P is composed of: the paired semiconductor regions 4Pa and 4Pb formed in the upper portion of the n-well 6 n 1; the gate insulating film 4Pc formed over the epitaxial layer 2E; and the gate electrode 4Pd formed over the gate insulating film 4Pc. These semiconductor region 4Pa and 4Pb are doped with a p-type impurity such as boron.
  • In the [0230] present embodiment 6, the following effects can be achieved in addition to those of the foregoing embodiment 1.
  • Specifically, according to the structure of the [0231] present embodiment 6, the memory cell (MC) of the SRAM is formed over the epitaxial layer 2E having less defects due to the precipitation of oxygen so that the junction leakage current can be reduced in the paired semiconductor regions 17 a and 17 b of the transfer MOS•FET 17 and the (not-shown) paired semiconductor regions of the drive MOS•FET 18, as composing the memory cell (MC). As a result, the data storage retaining characteristics (e.g., the data retention level) can be improved to reduce the data retention fault percentage. As a result, it is possible to improve the performance, reliability and production yield of the SRAM.
  • (Embodiment 7) [0232]
  • FIG. 28 is a section showing an essential portion of a semiconductor integrated circuit device according to another embodiment of the present invention. [0233]
  • The semiconductor integrated [0234] circuit device 1 of the present embodiment 7, as shown in FIG. 28, is exemplified by a flash memory (i.e., flash EEPROM (Electrically Erasable Programmable ROM)) capable of electrically erasing/programming data. In the present embodiment 7, too, as in the foregoing embodiment 4, the impurity concentration of the epitaxial layer 2E is made lower than that of the semiconductor substrate body 2S.
  • In the [0235] present embodiment 7, too, the semiconductor substrate 2 is formed thereover with a p-well 6 p 3 and an n-well 6 n 2. These p-well 6 p 3 and n-well 6 n 2 are formed, as in the foregoing embodiments 4 to 6, to extend from the surface of the epitaxial layer 2E to the upper portion of the semiconductor substrate body 2S. Moreover, their impurity concentrations are made gradually deeper depthwise of the semiconductor region 2, as in the foregoing embodiment 4.
  • The memory cell region is formed with a memory cell MC[0236] 1. This memory cell MC1 is constructed of a single MOS•FET. The memory cell MC1 is composed of: a pair of semiconductor regions 20 a and 20 b formed in the upper portion of the p-well 6 p 3; a gate insulating film 20 c formed over the epitaxial layer 2E; a floating gate electrode 20 d formed over the gate insulating film 20 c; a control gate electrode 20 e formed over the floating gate electrode 20 d through the (not-shown) insulating film.
  • One [0237] semiconductor region 20 a is composed of a semiconductor region 20 a 1 and a semiconductor region 20 a 2 formed in the former. The semiconductor region 20 a 1 is doped with an n-type impurity such as phosphor, and the semiconductor region 20 a 2 is doped with an n+-type impurity such as As.
  • Moreover, the [0238] other semiconductor region 20 b is composed of a semiconductor region 20 b 1 and a semiconductor region 20 b 2 formed in the former. The semiconductor region 20 b 1 is doped with a p+-type impurity such as boron, and the semiconductor region 20 b 2 is doped with an n+-type impurity such as As.
  • On the other hand, the peripheral circuit region is formed with the [0239] NMOS 4N and the pMOS 4P, for example. The NMOS 4N is composed of: the paired semiconductor regions 4Na and 4Nb formed in the upper portion of the p-well 6 p 3; the gate insulating film 4Nc formed over the epitaxial layer 2E; and the gate electrode 4Nd formed over the gate insulating film 4Nc. These semiconductor regions 4Na and 4Nb are doped with an n-type impurity such as phosphor.
  • The [0240] pMOS 4P is composed of: the paired semiconductor regions 4Pa and 4Pb formed in the upper portion of the n-well 6 n 2; the gate insulating film 4Pc formed over the epitaxial layer 2E; and the gate electrode 4Pd formed over the gate insulating film 4Pc. These semiconductor regions 4Pa and 4Pb are doped with a p- type impurity such as boron.
  • The semiconductor region [0241] 4Na of the nMOS 4N and the semiconductor region 4Pa of the pMOS 4P are electrically connected through the first-layer wiring line 10 to construct the CMOS circuit.
  • Thus in the [0242] present embodiment 7, the following effects can be achieved in addition to those of the foregoing embodiment 1.
  • Specifically, in the structure of the [0243] present embodiment 7, the memory cell of the flash memory (i.e., EEPROM) is formed over the epitaxial layer 2E having less defects such as the precipitation of oxygen, so that the breakdown voltage of the gate insulating film 20 c can be raised to improve the data programming resistance. Moreover, the erasure dispersion at the time of erasing the data can be reduced. As a result, it is possible to improve the performance, reliability and production yield of the flash memory (i.e., EEPROM).
  • Although our invention has been specifically described in connection with its embodiments, it should not be limited to its foregoing [0244] embodiments 1 to 7 but can naturally be modified in various manners without departing the gist thereof.
  • For example, the foregoing [0245] embodiments 1 to 3 have been described in case the gettering layer is made of poly-silicon. However, the present invention should not be limited thereto but can be modified in various manners. For example, the gettering layer may be formed by the method of mechanically forming a working strain on the back of the semiconductor substrate body, the method of properly adjusting or precipitating the oxygen element which is present in the semiconductor substrate body, or the method of doping the semiconductor substrate with carbon ions. Alternatively, the structure may be dispensed with the gettering layer. In the method of properly adjusting or precipitating the oxygen element in the aforementioned semiconductor substrate body, the substrate gettering effect can be enhanced by setting the oxygen concentration to about or more than 9×1011 atoms/cm3. At the same time, the gate insulating film can be formed over the epitaxial layer formed over the semiconductor substrate body and containing no oxygen element, thereby to improve the breakdown characteristics of the gate insulating film. Specifically in the prior art for forming the gate insulating film directly over the principal surface of the semiconductor substrate body, if the oxygen concentration present in the semiconductor substrate body is made as high as 9×1017 atoms/cm3, the oxygen is precipitated in the aforementioned principal surface so that any clean gate insulating film is not formed to deteriorate the breakdown characteristics of the gate insulating film. In the prior art, therefore, the oxygen concentration has to be lowered to make the gettering effect insufficient.
  • Moreover, the foregoing [0246] embodiments 1 to 7 have been described in case the epitaxial layer is formed by the epitaxial growth method using the SiH4 gas. However, the present invention should not be limited thereto but can be modified in various manners. For example, the epitaxial layer may be formed by the epitaxial growth method using silicon tetrachloride (SiCl4) gas.
  • Moreover, the foregoing [0247] embodiments 1, 2 and 4 to 7 have been described in case the semiconductor substrate body and the epitaxial layer are made of p-type Si. However, the present invention should not be limited thereto but can be modified such that the semiconductor substrate body and the epitaxial layer are made of n-type Si In the foregoing embodiment 3, moreover, the semiconductor substrate body and the epitaxial layer may be made of n-type Si, and the p+-type semiconductor region may be made of n+-type Si.
  • Moreover, the foregoing [0248] embodiment 3 has been described in case the p+-type semiconductor region for suppressing the latchup is formed all over the semiconductor substrate body. However, the present invention should not be limited thereto but can be modified in various manners. For example, a p+-type semiconductor region may be formed below the CMOS circuit forming region.
  • Moreover, the foregoing [0249] embodiment 3 has been described in case the p+-type semiconductor region is formed at a predetermined depth from the principal surface of the semiconductor substrate body. However, the present invention should not be limited thereto but may be modified such that the p+-type semiconductor region 2B is formed over the principal surface of the semiconductor substrate body 2S, as shown in FIG. 29. Incidentally, FIG. 30 shows the case in which the epitaxial layer 2E is formed over the semiconductor substrate body 2S of FIG. 29.
  • In the semiconductor integrated circuit device having the structure described in the foregoing [0250] embodiment 3, moreover, the non-defective layer of the semiconductor integrated circuit device of the foregoing embodiment 2 may be formed below the epitaxial layer.
  • Moreover, the techniques having been described in connection with the foregoing [0251] embodiments 1 to 3 can also be applied to another semiconductor integrated circuit device such as the semiconductor integrated circuit device which has a semiconductor memory circuit such as the flash memory represented by the DRAM, the SRAM or the ROM (Read Only Memory).
  • Moreover, the techniques of the foregoing [0252] embodiments 1 to 7 can also be applied to the semiconductor integrated circuit device which has a logic circuit such as the so-called “microcomputer”.
  • Moreover, the [0253] semiconductor substrate body 2S having a size as large as 12 inches may be useful.
  • In the description thus far made, our invention has been described in case it is applied to the semiconductor integrated circuit device having the CMOS circuit having the field of application of its background. However, the present invention should not be limited thereto but can be modified in various manners. For example, the present invention can be applied to another semiconductor integrated circuit device such as the semiconductor integrated circuit device having the bipolar transistors or the semiconductor integrated circuit device having a BiCMOS circuit composed of the bipolar transistors and the CMOS circuit. In the description thus far made, moreover, the MOS•FET is used, but the present invention should not be limited thereto. For example, the MIS•FET (i.e., Metal-Insulator-Semiconductor•FET), which has its cate insulating film formed of the semiconductor single crystal layer (or epitaxial layer) [0254] 2E of thermally oxidized SiO2 and the silicon nitride film (SiN) formed over the SiO2.
  • The effects to be obtained by the representative of the invention disclosed herein will be briefly described in the following. [0255]
  • (1) According to the semiconductor wafer manufacturing process of the present invention, any semiconductor substrate body of high price and density need not be used so that the cost for the semiconductor wafer capable of realizing high element characteristics and reliability can be lowered. [0256]
  • (2) According to the semiconductor integrated circuit device manufacturing process of the present invention, a gate insulating film having an excellent film quality can be formed by forming the gate insulating film of a MOS•FET over a semiconductor single crystal layer so that the gate insulating film can have its breakdown voltage raised to reduce the defect density of the gate insulating film. Moreover, the semiconductor substrate body of high price and density need not be used, but the semiconductor single crystal layer can be thinned to reduce the cost for the semiconductor integrated circuit device having high element characteristics and reliability. As a result it is possible to improve the performance, production yield and reliability of the semiconductor integrated circuit device and to lower the cost for the semiconductor integrated circuit device. [0257]
  • (3) According to the semiconductor integrated circuit device manufacturing process of the present invention, the degree of freedom for setting the impurity concentration and depth is so high when a semiconductor region such as a well is formed in the semiconductor substrate, as to facilitate the control of the formation. As a result, it is possible to reduce the defective products thereby to improve the production yield. Moreover, the cost for the semiconductor integrated circuit device can be lowered. [0258]
  • (4) According to the semiconductor integrated circuit device manufacturing process of the present invention, the impurity concentration of the semiconductor substrate body is made higher than that of the semiconductor single crystal layer, so that the resistance of the semiconductor substrate body can be relatively lowered to improve the resistance to the latchup. As a result, it is possible to further improve the performance, production yield and reliability of the semiconductor integrated circuit device. [0259]
  • (5) According to the semiconductor integrated circuit device manufacturing process of the present invention, since the first semiconductor region is formed by the ion implantation method and the thermal diffusion method, the semiconductor integrated circuit device can be manufactured without being accompanied by any change in the design or manufacture process but by using the same method as that of the semiconductor integrated circuit device having the so-called “mirror wafer”, when it is to be manufactured by using the semiconductor wafer having the semiconductor single crystal layer over the semiconductor substrate body. [0260]
  • (6) According to the semiconductor integrated circuit device manufacturing process of the present invention, since the memory cell of the dynamic type random access memory is formed over the semiconductor single crystal layer having less defects such as the precipitation of oxygen, it is possible to reduce the junction leakage current in the source region and the drain region of the transfer MOS•FET of the memory cell. Since, moreover, the charge leakage in the capacitor of the memory cell can be suppressed to elongate the charge storage time period, it is possible to improve the refresh characteristics. As a result, it is possible to improve the performance, reliability and production yield of the dynamic type random access memory. [0261]
  • (7) According to the semiconductor integrated circuit device manufacturing process of the present invention, since the memory cell of the static type random access memory is formed over the semiconductor single crystal layer having less defects such as the precipitation of oxygen, the junction leakage current of the source region and drain region of the MOS•FET composing the memory cell can be reduced to improve the data storage retaining characteristics (e.g., the data retention level) thereby to reduce the data retention fault percentage. As a result, it is possible to improve the performance, reliability and production yield of the static type random access memory. [0262]
  • (8) According to the semiconductor integrated circuit device manufacturing process of the present invention, the memory cell of a read only memory capable of electrically erasing and programming data is formed over the semiconductor single crystal layer having less defects such as the precipitation of oxygen, so that the resistance to the data programming can be improved. Moreover, the dispersion of the data erasure can be reduced. As a result, it is possible to improve the performance, reliability and production yield of the read only memory capable of electrically erasing and programming the data. [0263]

Claims (12)

What is claimed is:
1. A method of manufacturing a semiconductor integrated circuit device, comprising steps of:
providing a semiconductor substrate having a first conductivity type and having a predetermined impurity concentration at a whole of a principal surface of said substrate, wherein said semiconductor substrate has a size as large as 300 mm;
forming an epitaxial layer of said first conductivity type on said principal surface, such that said epitaxial layer contacts said principal surface of said predetermined impurity concentration and has a same impurity concentration as a designed impurity concentration of said predetermined impurity concentration, wherein said epitaxial layer is formed to have a thickness within a range of 0.3μ to 5μ;
forming a well region of said first conductivity type in said epitaxial layer by introducing an impurity in said epitaxial layer through a surface of said epitaxial layer such that an impurity concentration of said well region is greater than both an impurity concentration of said epitaxial layer and said predetermined impurity concentration;
forming a gate insulating film of an MISFET on a surface of said epitaxial layer by oxidation of said surface of said epitaxial layer; and
forming a gate electrode of said MISFET on said gate insulating film on said well region.
2. A method of manufacturing a semiconductor integrated circuit device, comprising steps of:
providing a semiconductor substrate having a first conductivity type and having a first impurity concentration at a whole of a principal surface of said substrate, wherein said semiconductor substrate has a size as large as 300 mm;
forming a gettering layer on a back surface of said substrate;
after said gettering layer forming step, forming an epitaxial layer of said first conductivity type on said principal surface such that said epitaxial layer has a thickness within a range of 0.3μ to 5μ;
forming a well region of said first conductivity type in said epitaxial layer by introducing an impurity in said epitaxial layer through a surface of said epitaxial layer such that an impurity concentration of said well region is greater than both an impurity concentration of said epitaxial layer and said first impurity concentration;
forming a gate oxide film of an MISFET on a surface of said epitaxial layer by oxidation of said surface of said epitaxial layer; and
forming a gate electrode of said MISFET on said gate oxide film on said well region.
3. A method of manufacturing a semiconductor integrated circuit device according to claim 2, wherein said gettering layer is comprised of a silicon film formed by a deposition method.
4. A method of manufacturing a semiconductor integrated circuit device according to claim 2, wherein said first conductivity type is p-type conductivity.
5. A method of manufacturing a semiconductor integrated circuit device, comprising steps of:
providing a semiconductor substrate having a first conductivity type, having a first impurity concentration at a whole of a principal surface of said substrate and having a gettering layer on a back surface of said substrate, wherein said semiconductor substrate has a size as large as 300 mm;
forming an epitaxial layer of said first conductivity type on said principal surface, such that said epitaxial layer has a thickness within a range of 0.3μ to 5μ;
forming a well region of said first conductivity type in said epitaxial layer by introducing an impurity in said epitaxial layer through a surface of said epitaxial layer such that an impurity concentration of said well region is greater than both an impurity concentration of said epitaxial layer and said first impurity concentration;
forming a gate oxide film of an MISFET on a surface of said epitaxial layer by oxidation of said surface of said epitaxial layer; and
forming a gate electrode of said MISFET on said gate oxide film on said well region.
6. A method of manufacturing a semiconductor integrated circuit device according to claim 5, wherein said gettering layer is comprised of a silicon film formed by a deposition method.
7. A method of manufacturing a semiconductor integrated circuit device according to claim 5, wherein said first conductivity type is p-type conductivity.
8. A method of manufacturing a semiconductor integrated circuit device, comprising steps of:
providing a semiconductor substrate having a first conductivity type, having a first impurity concentration at a whole of a principal surface of said substrate and having a gettering layer on a back surface of said substrate, wherein said semiconductor substrate has a size as large as 300 mm;
forming an epitaxial layer of said first conductivity type on said principal surface such that said epitaxial layer has a thickness within a range of 0.3μ to 5μ;
forming a well region of said first conductivity type in said epitaxial layer by introducing an impurity in said epitaxial layer through a surface of said epitaxial layer such that an impurity concentration of said well region is greater than an impurity concentration of said epitaxial layer;
forming a gate oxide film of an MISFET on a surface of said epitaxial layer by oxidation of said surface of said epitaxial layer; and
forming a gate electrode of said MISFET on said gate oxide film on said well region.
9. A method of manufacturing a semiconductor integrated circuit device according to claim 8, wherein said gettering layer is comprised of a silicon film formed by a deposition method.
10. A method of manufacturing a semiconductor integrated circuit device according to claim 8, wherein said first conductivity type is p-type conductivity.
11. A method of manufacturing a semiconductor integrated circuit device according to claim 8, wherein said MISFET is included in a logic circuit.
12. A method of manufacturing a semiconductor integrated circuit device according to claim 8, wherein said MISFET is included in a memory cell.
US10/861,450 1994-07-28 2004-06-07 Process for manufacturing a semiconductor wafer, a semiconductor wafer, process for manufacturing a semiconductor integrated circuit device, and semiconductor integrated circuit device Abandoned US20040219727A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/861,450 US20040219727A1 (en) 1994-07-28 2004-06-07 Process for manufacturing a semiconductor wafer, a semiconductor wafer, process for manufacturing a semiconductor integrated circuit device, and semiconductor integrated circuit device

Applications Claiming Priority (10)

Application Number Priority Date Filing Date Title
JP6-176872 1994-07-28
JP17687294 1994-07-28
JP6-265529 1994-10-28
JP6265529A JPH0897163A (en) 1994-07-28 1994-10-28 Semiconductor wafer, manufacture thereof, semiconductor integrated circuit device, and manufacture thereof
US50848395A 1995-07-28 1995-07-28
US08/934,774 US6043114A (en) 1994-07-28 1997-09-22 Process for manufacturing a semiconductor wafer, a semiconductor wafer, process for manufacturing a semiconductor integrated circuit device, and semiconductor integrated circuit device
US09/513,349 US6368905B1 (en) 1994-07-28 2000-02-25 Process for manufacturing a semiconductor wafer, a semiconductor wafer, process for manufacturing a semiconductor integrated circuit device, and semiconductor integrated circuit device
US10/002,147 US6630375B2 (en) 1994-07-28 2001-12-05 Process for manufacturing a semiconductor wafer, a semiconductor wafer, process for manufacturing a semiconductor integrated circuit device, and semiconductor integrated circuit device
US10/014,405 US6806130B2 (en) 1994-07-28 2001-12-14 Process for manufacturing a semiconductor wafer, a semiconductor wafer, process for manufacturing a semiconductor integrated circuit device, and semiconductor integrated circuit device
US10/861,450 US20040219727A1 (en) 1994-07-28 2004-06-07 Process for manufacturing a semiconductor wafer, a semiconductor wafer, process for manufacturing a semiconductor integrated circuit device, and semiconductor integrated circuit device

Related Parent Applications (2)

Application Number Title Priority Date Filing Date
US10/002,147 Continuation US6630375B2 (en) 1994-07-28 2001-12-05 Process for manufacturing a semiconductor wafer, a semiconductor wafer, process for manufacturing a semiconductor integrated circuit device, and semiconductor integrated circuit device
US10/014,405 Continuation US6806130B2 (en) 1994-07-28 2001-12-14 Process for manufacturing a semiconductor wafer, a semiconductor wafer, process for manufacturing a semiconductor integrated circuit device, and semiconductor integrated circuit device

Publications (1)

Publication Number Publication Date
US20040219727A1 true US20040219727A1 (en) 2004-11-04

Family

ID=26497627

Family Applications (5)

Application Number Title Priority Date Filing Date
US08/934,774 Expired - Lifetime US6043114A (en) 1994-07-28 1997-09-22 Process for manufacturing a semiconductor wafer, a semiconductor wafer, process for manufacturing a semiconductor integrated circuit device, and semiconductor integrated circuit device
US09/513,349 Expired - Lifetime US6368905B1 (en) 1994-07-28 2000-02-25 Process for manufacturing a semiconductor wafer, a semiconductor wafer, process for manufacturing a semiconductor integrated circuit device, and semiconductor integrated circuit device
US10/002,147 Expired - Lifetime US6630375B2 (en) 1994-07-28 2001-12-05 Process for manufacturing a semiconductor wafer, a semiconductor wafer, process for manufacturing a semiconductor integrated circuit device, and semiconductor integrated circuit device
US10/014,405 Expired - Fee Related US6806130B2 (en) 1994-07-28 2001-12-14 Process for manufacturing a semiconductor wafer, a semiconductor wafer, process for manufacturing a semiconductor integrated circuit device, and semiconductor integrated circuit device
US10/861,450 Abandoned US20040219727A1 (en) 1994-07-28 2004-06-07 Process for manufacturing a semiconductor wafer, a semiconductor wafer, process for manufacturing a semiconductor integrated circuit device, and semiconductor integrated circuit device

Family Applications Before (4)

Application Number Title Priority Date Filing Date
US08/934,774 Expired - Lifetime US6043114A (en) 1994-07-28 1997-09-22 Process for manufacturing a semiconductor wafer, a semiconductor wafer, process for manufacturing a semiconductor integrated circuit device, and semiconductor integrated circuit device
US09/513,349 Expired - Lifetime US6368905B1 (en) 1994-07-28 2000-02-25 Process for manufacturing a semiconductor wafer, a semiconductor wafer, process for manufacturing a semiconductor integrated circuit device, and semiconductor integrated circuit device
US10/002,147 Expired - Lifetime US6630375B2 (en) 1994-07-28 2001-12-05 Process for manufacturing a semiconductor wafer, a semiconductor wafer, process for manufacturing a semiconductor integrated circuit device, and semiconductor integrated circuit device
US10/014,405 Expired - Fee Related US6806130B2 (en) 1994-07-28 2001-12-14 Process for manufacturing a semiconductor wafer, a semiconductor wafer, process for manufacturing a semiconductor integrated circuit device, and semiconductor integrated circuit device

Country Status (8)

Country Link
US (5) US6043114A (en)
EP (1) EP0696062B1 (en)
JP (1) JPH0897163A (en)
KR (1) KR100377649B1 (en)
CN (1) CN1110073C (en)
DE (1) DE69528798T2 (en)
HK (1) HK1010768A1 (en)
TW (1) TW269052B (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070090549A1 (en) * 2005-10-24 2007-04-26 Tomoyasu Kudo Semiconductor device and method of fabricating the same
US10566460B2 (en) 2014-03-28 2020-02-18 Semiconductor Energy Laboratory Co., Ltd. Transistor and semiconductor device

Families Citing this family (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0897163A (en) * 1994-07-28 1996-04-12 Hitachi Ltd Semiconductor wafer, manufacture thereof, semiconductor integrated circuit device, and manufacture thereof
JPH11214533A (en) * 1998-01-29 1999-08-06 Nec Corp Manufacture of semiconductor device
US6423615B1 (en) * 1999-09-22 2002-07-23 Intel Corporation Silicon wafers for CMOS and other integrated circuits
US6358821B1 (en) * 2000-07-19 2002-03-19 Chartered Semiconductor Manufacturing Inc. Method of copper transport prevention by a sputtered gettering layer on backside of wafer
US6878595B2 (en) * 2003-01-27 2005-04-12 Full Circle Research, Inc. Technique for suppression of latchup in integrated circuits (ICS)
US7247534B2 (en) 2003-11-19 2007-07-24 International Business Machines Corporation Silicon device on Si:C-OI and SGOI and method of manufacture
KR100514172B1 (en) * 2004-01-19 2005-09-09 삼성전자주식회사 Method of forming semiconductor device
US20060049464A1 (en) * 2004-09-03 2006-03-09 Rao G R Mohan Semiconductor devices with graded dopant regions
JP4387291B2 (en) * 2004-12-06 2009-12-16 パナソニック株式会社 Horizontal semiconductor device and manufacturing method thereof
CN101777498A (en) * 2010-01-12 2010-07-14 上海宏力半导体制造有限公司 Method for forming epitaxial wafer with superficial epitaxial layer and epitaxial wafer thereof
CN106653599B (en) * 2015-11-02 2021-03-16 中芯国际集成电路制造(上海)有限公司 Semiconductor device and method for manufacturing the same
CN113381286B (en) * 2021-06-02 2023-03-03 山东大学 Method for preparing crystal film by ion beam reinforced corrosion

Citations (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4005453A (en) * 1971-04-14 1977-01-25 U.S. Philips Corporation Semiconductor device with isolated circuit elements and method of making
US4477310A (en) * 1983-08-12 1984-10-16 Tektronix, Inc. Process for manufacturing MOS integrated circuit with improved method of forming refractory metal silicide areas
US4525920A (en) * 1983-04-21 1985-07-02 Siemens Aktiengesellschaft Method of making CMOS circuits by twin tub process and multiple implantations
US4578128A (en) * 1984-12-03 1986-03-25 Ncr Corporation Process for forming retrograde dopant distributions utilizing simultaneous outdiffusion of dopants
US4662082A (en) * 1985-04-22 1987-05-05 Shabazz Rasheed A Shoe saver
US4717686A (en) * 1985-06-03 1988-01-05 Siemens Aktiengesellschaft Method for the simultaneous manufacture of bipolar and complementary MOS transistors on a common silicon substrate
US4766090A (en) * 1986-04-21 1988-08-23 American Telephone And Telegraph Company, At&T Bell Laboratories Methods for fabricating latchup-preventing CMOS device
US4803179A (en) * 1986-07-04 1989-02-07 Siemens Aktiengesellschaft Methods for making neighboring wells for VLS1 CMOS components
US4943536A (en) * 1988-05-31 1990-07-24 Texas Instruments, Incorporated Transistor isolation
US5154946A (en) * 1990-09-27 1992-10-13 Motorola, Inc. CMOS structure fabrication
US5182219A (en) * 1989-07-21 1993-01-26 Linear Technology Corporation Push-back junction isolation semiconductor structure and method
US5216269A (en) * 1989-03-31 1993-06-01 U.S. Philips Corp. Electrically-programmable semiconductor memories with buried injector region
US5219768A (en) * 1989-05-10 1993-06-15 Oki Electric Industry Co., Ltd. Method for fabricating a semiconductor device
US5248624A (en) * 1991-08-23 1993-09-28 Exar Corporation Method of making isolated vertical pnp transistor in a complementary bicmos process with eeprom memory
US5296047A (en) * 1992-01-28 1994-03-22 Hewlett-Packard Co. Epitaxial silicon starting material
US5362981A (en) * 1992-01-07 1994-11-08 Fujitsu Limited Integrated semiconductor device having a buried semiconductor layer and fabrication method thereof
US5374567A (en) * 1993-05-20 1994-12-20 The United States Of America As Represented By The Secretary Of The Navy Operational amplifier using bipolar junction transistors in silicon-on-sapphire
US5642858A (en) * 1995-03-22 1997-07-01 Nippondenso Co., Ltd. Thermal expansion valve

Family Cites Families (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3974003A (en) * 1975-08-25 1976-08-10 Ibm Chemical vapor deposition of dielectric films containing Al, N, and Si
JPS5617011A (en) * 1979-07-23 1981-02-18 Toshiba Corp Semiconductor device and manufacture thereof
US4684971A (en) * 1981-03-13 1987-08-04 American Telephone And Telegraph Company, At&T Bell Laboratories Ion implanted CMOS devices
JPS58218159A (en) * 1982-06-11 1983-12-19 Toshiba Corp Complementary type metal oxide semiconductor device
JPS5994861A (en) * 1982-11-24 1984-05-31 Hitachi Ltd Semiconductor integrated circuit device
JPS60132358A (en) * 1983-12-20 1985-07-15 Nec Corp Complementary mos integrated circuit device
JPS612356A (en) * 1984-06-14 1986-01-08 Toshiba Corp Cmos type semiconductor device
US4622082A (en) * 1984-06-25 1986-11-11 Monsanto Company Conditioned semiconductor substrates
US4740827A (en) * 1985-09-30 1988-04-26 Kabushiki Kaisha Toshiba CMOS semiconductor device
ATE58030T1 (en) * 1986-06-10 1990-11-15 Siemens Ag METHOD OF MAKING HIGHLY INTEGRATED COMPLEMENTARY MOS FIELD EFFECT TRANSISTOR CIRCUITS.
US5156990A (en) * 1986-07-23 1992-10-20 Texas Instruments Incorporated Floating-gate memory cell with tailored doping profile
JPH07114241B2 (en) 1986-10-20 1995-12-06 松下電子工業株式会社 Semiconductor device
JP2751926B2 (en) * 1986-12-22 1998-05-18 日産自動車株式会社 Conductivity modulation type MOSFET
US4835740A (en) * 1986-12-26 1989-05-30 Kabushiki Kaisha Toshiba Floating gate type semiconductor memory device
JPS6465865A (en) 1987-09-05 1989-03-13 Fujitsu Ltd Manufacture of complementary semiconductor device
JPH01260832A (en) 1988-04-12 1989-10-18 Oki Electric Ind Co Ltd Manufacture of semiconductor device
IT1230028B (en) * 1988-12-16 1991-09-24 Sgs Thomson Microelectronics MOS SEMICONDUCTIVE DEVICES MANUFACTURING PROCESS WITH A "GETTERING" TREATMENT TO IMPROVE CHARACTERISTICS, AND MOS SEMICONDUCTIVE DEVICES WITH IT OBTAINED
US5290714A (en) * 1990-01-12 1994-03-01 Hitachi, Ltd. Method of forming semiconductor device including a CMOS structure having double-doped channel regions
US5237188A (en) * 1990-11-28 1993-08-17 Kabushiki Kaisha Toshiba Semiconductor device with nitrided gate insulating film
US5252501A (en) * 1991-12-30 1993-10-12 Texas Instruments Incorporated Self-aligned single-mask CMOS/BiCMOS twin-well formation with flat surface topography
US5508540A (en) * 1993-02-19 1996-04-16 Hitachi, Ltd. Semiconductor integrated circuit device and process of manufacturing the same
US5362665A (en) * 1994-02-14 1994-11-08 Industrial Technology Research Institute Method of making vertical DRAM cross point memory cell
JPH0897163A (en) * 1994-07-28 1996-04-12 Hitachi Ltd Semiconductor wafer, manufacture thereof, semiconductor integrated circuit device, and manufacture thereof

Patent Citations (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4005453A (en) * 1971-04-14 1977-01-25 U.S. Philips Corporation Semiconductor device with isolated circuit elements and method of making
US4525920A (en) * 1983-04-21 1985-07-02 Siemens Aktiengesellschaft Method of making CMOS circuits by twin tub process and multiple implantations
US4477310A (en) * 1983-08-12 1984-10-16 Tektronix, Inc. Process for manufacturing MOS integrated circuit with improved method of forming refractory metal silicide areas
US4578128A (en) * 1984-12-03 1986-03-25 Ncr Corporation Process for forming retrograde dopant distributions utilizing simultaneous outdiffusion of dopants
US4662082A (en) * 1985-04-22 1987-05-05 Shabazz Rasheed A Shoe saver
US4717686A (en) * 1985-06-03 1988-01-05 Siemens Aktiengesellschaft Method for the simultaneous manufacture of bipolar and complementary MOS transistors on a common silicon substrate
US4766090A (en) * 1986-04-21 1988-08-23 American Telephone And Telegraph Company, At&T Bell Laboratories Methods for fabricating latchup-preventing CMOS device
US4803179A (en) * 1986-07-04 1989-02-07 Siemens Aktiengesellschaft Methods for making neighboring wells for VLS1 CMOS components
US4943536A (en) * 1988-05-31 1990-07-24 Texas Instruments, Incorporated Transistor isolation
US5216269A (en) * 1989-03-31 1993-06-01 U.S. Philips Corp. Electrically-programmable semiconductor memories with buried injector region
US5219768A (en) * 1989-05-10 1993-06-15 Oki Electric Industry Co., Ltd. Method for fabricating a semiconductor device
US5182219A (en) * 1989-07-21 1993-01-26 Linear Technology Corporation Push-back junction isolation semiconductor structure and method
US5154946A (en) * 1990-09-27 1992-10-13 Motorola, Inc. CMOS structure fabrication
US5248624A (en) * 1991-08-23 1993-09-28 Exar Corporation Method of making isolated vertical pnp transistor in a complementary bicmos process with eeprom memory
US5362981A (en) * 1992-01-07 1994-11-08 Fujitsu Limited Integrated semiconductor device having a buried semiconductor layer and fabrication method thereof
US5296047A (en) * 1992-01-28 1994-03-22 Hewlett-Packard Co. Epitaxial silicon starting material
US5374567A (en) * 1993-05-20 1994-12-20 The United States Of America As Represented By The Secretary Of The Navy Operational amplifier using bipolar junction transistors in silicon-on-sapphire
US5642858A (en) * 1995-03-22 1997-07-01 Nippondenso Co., Ltd. Thermal expansion valve

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070090549A1 (en) * 2005-10-24 2007-04-26 Tomoyasu Kudo Semiconductor device and method of fabricating the same
US7973419B2 (en) * 2005-10-24 2011-07-05 Kabushiki Kaisha Toshiba Semiconductor device and method of fabricating the same
US10566460B2 (en) 2014-03-28 2020-02-18 Semiconductor Energy Laboratory Co., Ltd. Transistor and semiconductor device
US10833203B2 (en) 2014-03-28 2020-11-10 Semiconductor Energy Laboratory Co., Ltd. Transistor and semiconductor device
US11177392B2 (en) 2014-03-28 2021-11-16 Semiconductor Energy Laboratory Co., Ltd. Transistor and semiconductor device
US11581440B2 (en) 2014-03-28 2023-02-14 Semiconductor Energy Laboratory Co., Ltd. Transistor and semiconductor device
US11888073B2 (en) 2014-03-28 2024-01-30 Semiconductor Energy Laboratory Co., Ltd. Transistor and semiconductor device

Also Published As

Publication number Publication date
JPH0897163A (en) 1996-04-12
US6630375B2 (en) 2003-10-07
US6806130B2 (en) 2004-10-19
US20020061615A1 (en) 2002-05-23
KR960005769A (en) 1996-02-23
HK1010768A1 (en) 1999-06-25
US20020055204A1 (en) 2002-05-09
US6043114A (en) 2000-03-28
EP0696062B1 (en) 2002-11-13
DE69528798D1 (en) 2002-12-19
EP0696062A3 (en) 1996-12-11
EP0696062A2 (en) 1996-02-07
KR100377649B1 (en) 2003-06-02
DE69528798T2 (en) 2003-08-14
CN1110073C (en) 2003-05-28
CN1121643A (en) 1996-05-01
TW269052B (en) 1996-01-21
US6368905B1 (en) 2002-04-09

Similar Documents

Publication Publication Date Title
US7691713B2 (en) Method of manufacturing semiconductor device capable of suppressing impurity concentration reduction in doped channel region arising from formation of gate insulating film
US6635950B1 (en) Semiconductor device having buried boron and carbon regions, and method of manufacture thereof
US7867851B2 (en) Methods of forming field effect transistors on substrates
US8158483B2 (en) Semiconductor device and its manufacturing method
US5459101A (en) Method for fabricating a semiconductor device comprising a polycide structure
US7314805B2 (en) Method for fabricating semiconductor device
US6630375B2 (en) Process for manufacturing a semiconductor wafer, a semiconductor wafer, process for manufacturing a semiconductor integrated circuit device, and semiconductor integrated circuit device
US6326254B1 (en) Method of manufacturing semiconductor device
US6274439B1 (en) Process for fabricating semiconductor device with field effect transistor changeable in threshold voltage with hydrogen ion after formation of wirings
US6815281B1 (en) Method of manufacturing a semiconductor device having a memory cell section and an adjacent circuit section
JPH05259407A (en) Cmos process for decreasing number of masks and dividing polysilicon including multi-layer capacitor cell being employed in fabrication of several mega bit class dynamic random access memory
US6440805B1 (en) Method of forming a semiconductor device with isolation and well regions
US6300206B1 (en) Method for manufacturing semiconductor device
KR100561552B1 (en) Method of Fabricating Semiconductor Device
KR19980033199A (en) Semiconductor integrated circuit device and manufacturing method thereof and semiconductor wafer and manufacturing method thereof
US6566719B1 (en) Semiconductor integrated circuit
US5893737A (en) Method for manufacturing semiconductor memory device
US5093707A (en) Semiconductor device with bipolar and cmos transistors
US5593922A (en) Method for buried contact isolation in SRAM devices
US8716759B2 (en) Method to tailor location of peak electric field directly underneath an extension spacer for enhanced programmability of a prompt-shift device
JPS61218165A (en) Semiconductor memory and manufacture thereof
JP2637186B2 (en) Semiconductor device
JP2621824B2 (en) Method for manufacturing semiconductor device
JPH04283964A (en) Semiconductor device
WO1997002604A1 (en) Semiconductor device and its manufacture

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION