US20040196089A1 - Switching device - Google Patents

Switching device Download PDF

Info

Publication number
US20040196089A1
US20040196089A1 US10/405,384 US40538403A US2004196089A1 US 20040196089 A1 US20040196089 A1 US 20040196089A1 US 40538403 A US40538403 A US 40538403A US 2004196089 A1 US2004196089 A1 US 2004196089A1
Authority
US
United States
Prior art keywords
transistor
input
node
switching device
control node
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/405,384
Inventor
John O'Donnell
Martin Cotter
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Analog Devices Inc
Original Assignee
Analog Devices Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Analog Devices Inc filed Critical Analog Devices Inc
Priority to US10/405,384 priority Critical patent/US20040196089A1/en
Assigned to ANALOG DEVICES, INC. reassignment ANALOG DEVICES, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: COTTER, MARTIN G., O'DONNELL, JOHN J.
Priority to CNB2004100323771A priority patent/CN100553134C/en
Publication of US20040196089A1 publication Critical patent/US20040196089A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K17/00Electronic switching or gating, i.e. not by contact-making and –breaking
    • H03K17/51Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used
    • H03K17/56Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices
    • H03K17/687Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being field-effect transistors
    • H03K17/6871Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being field-effect transistors the output circuit comprising more than one controlled field-effect transistor
    • H03K17/6874Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being field-effect transistors the output circuit comprising more than one controlled field-effect transistor in a symmetrical configuration
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K17/00Electronic switching or gating, i.e. not by contact-making and –breaking
    • H03K17/16Modifications for eliminating interference voltages or currents
    • H03K17/161Modifications for eliminating interference voltages or currents in field-effect transistor switches
    • H03K17/165Modifications for eliminating interference voltages or currents in field-effect transistor switches by feedback from the output circuit to the control circuit
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K17/00Electronic switching or gating, i.e. not by contact-making and –breaking
    • H03K17/51Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used
    • H03K17/56Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices
    • H03K17/687Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being field-effect transistors
    • H03K17/6871Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being field-effect transistors the output circuit comprising more than one controlled field-effect transistor
    • H03K17/6872Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being field-effect transistors the output circuit comprising more than one controlled field-effect transistor using complementary field-effect transistors

Definitions

  • the invention relates to an electronic switching device and in particular to an analog switch adapted to compensate for the distortion that typically occurs when operating at high input signal frequencies.
  • Analog switches are well known in the art and are typically implemented using MOS or bipolar technologies. Ideally, an analog switch when switched on should provide unity voltage gain for a range of input voltages operating at a range of frequencies.
  • FIGS. 1 a to 1 c show schematic diagrams of current implementations of such a switch as provided by a purely n-type transistor 100 , a p-type transistor 105 and a combination of both n- and p-type transistors 110 connected in parallel respectively.
  • FIGS. 2 a - 2 c show typical graphs of a plot of the switch resistance as a function of input voltage Vin, for the switch implementations of FIGS. 1 a to 1 c.
  • the resistance value is low until the input voltage approaches the operating voltage (3.3V typically) of the switch, i.e. one threshold voltage (V T ) below the gate, at which stage it gradually increases to a high resistance value.
  • FIG. 2 b shows that for p-type transistor switches the resistance is high until the input voltage approaches the operating voltage of the switch, i.e. one threshold voltage (V T ) above the gate, and decreases as the value of the input voltage exceeds the operating voltage.
  • the switch is barely on for input voltages that differ from the gate voltage by the threshold voltage of the transistor device that realises the switch, and is off for input voltages that differ from the gate voltage by less than the threshold voltage. This is due to the high “on-resistance” present at this region of operation.
  • a transfer characteristic for the implementation of a switch as shown in FIGS. 1 a to 1 c may be plotted by calculating the gain of the switch over a range of input signal frequencies for a constant value of signal voltage.
  • FIG. 3 demonstrates the variation of the transfer characteristic of such switches for different applied signal voltages. It can be seen that the transfer characteristic is an RC transfer characteristic, caused by the switch resistance and the inherent or parasitic capacitance on the capacitor output. It will be appreciated that at low signal frequencies, the gain is relatively constant and independent of the applied input voltage but, as the signal frequency increases the gain drops for the same applied input voltage, and as the applied input voltage is varied at high frequencies, the difference in gain for different values of applied input voltage is considerable. As ideally the gain of the switch should be the same regardless of the applied input voltage and its frequency of operation, this distortion is unsuitable for applications that require high frequencies of operation, for example in applications operating in Mega or Gigahertz frequency ranges.
  • FIGS. 4 a to 4 c show a graph of resistance versus input voltage for switch operating voltages of 5V, 3.3V and 1V. It will be appreciated that the performance deteriorates as one reduces the operating voltage, to a worst case scenario (FIG. 4 c ) where the switch will not operate. This failure can be traced to the fact that at the lower values of operating voltage, the value of the gate source voltage of the transistor device will in turn be reduced. As the electronics industry moves towards lower operating voltages, it is paramount that this problem should be addressed.
  • a further problem may arise from a fourth node called the backgate or body that is present in the transistors typically used to implement analog switches.
  • the presence of this node gives rise to what is known as the backgate effect.
  • the backgate effect is a phenomenon where the threshold voltage becomes a function of the body to source voltage, Vbs. This is an undesirable feature, as it results in the reduction of the effective gate voltage of such a switch and the increase in the on-resistance.
  • One approach is the use of a larger switch, thereby effecting a reduction of the on-resistance.
  • the increase in the switch size lowers the switch on-resistance, but when a switch is operating as part of a multiplexor the increased size has the effect of increasing the load capacitance, due to all the off switches connected at the multiplexor output, which is not desirable.
  • Another approach is to implement a switch using depletion mode MOSFET devices, rather than the conventionally used enhancement mode MOSFET devices.
  • the switch In a depletion device, the switch is turned on when the voltage between the gate and the source is 0V, which therefore overcomes the previously identified problems.
  • the drawback of such a circuit is that the cost of implementing a depletion mode MOSFET in silicon is far greater than the cost associated with implementing an enhancement mode device in silicon.
  • No. 5,945,872 describes the gate drive voltage being bootstrapped to a boosted level of the input voltage below the breakdown voltage of the device to maintain a relatively constant on-resistance of the device.
  • this second patent seeks to maintain a constant gate to source voltage over all frequencies, and works better at lower frequencies with performance falling away at higher frequencies.
  • the circuits described in these two patents also require additional voltages in order to bootstrap the gate drive of the switch, and as the generation of a voltage on a circuit is not easily achieved when a circuit is not switching frequently, these are difficult to implement.
  • this circuit requires a plurality of components for operation (3 transistors and a level shifter).
  • the circuit also requires a separate supply voltage for the level shifter which is higher than the chip supply. This is expensive to generate and consumes power.
  • this circuit is designed to operate at low frequencies and will not operate above a certain frequency, which is determined by the bandwidth of the level shifter. This is a major disadvantage in a field where the move is towards higher frequencies of operation.
  • a switching device having a transistor with an input node, an output node and a control node, the device being adapted to couple a signal between the input and output nodes upon application of an activating voltage to the control node and wherein the device further includes a high pass filter provided between the control node and one of the input or output nodes to compensate for device on-resistance variations at high frequencies.
  • the high pass filter may be provided or effected by a connection of a resistor between the activating voltage and the control node.
  • the high pass filter may also be provided or effected by a driving of the control node with a voltage source with a high output impedance.
  • the output impedance of the voltage source typically should be greater than about 50 k Ohms.
  • the high pass filter is effected by a connection of a resistor between the activating voltage and the control node and a capacitor between the input and control nodes.
  • the high pass filter is effected by a connection of a resistor between the activating voltage and the control node and a capacitor between the output and control nodes.
  • the switching device further comprises a capacitor connected between the input and control nodes.
  • the switching device further comprises a capacitor connected between the output and control nodes.
  • the transistor is a CMOS transistor.
  • the transistor is typically a MOS transistor and the input node, the output node and the control node are the drain, source and gate of the MOS transistor.
  • the MOS transistor may be a PMOS type device.
  • the MOS transistor may be a NMOS type device.
  • the input signal may additionally be coupled to the backgate of the MOS transistor when the transistor is on.
  • the switching device may further including a second transistor, the second transistor having an input node, an output node and a control node and adapted to couple a signal between the input and output nodes upon application of an activating voltage to the control node, the second transistor including a second high pass filter provided between the control node and one of the input or output nodes, wherein the first transistor is provided in an NMOS configuration and the second transistor is provided in a PMOS configuration, and wherein the high pass filters coupled to the first and second transistors provide for a compensation for the device on-resistance variations at high frequencies.
  • the value of the activating voltage applied to the control node of the PMOS transistor is the complement of the value of the activating voltage applied to the control node of the NMOS transistor.
  • the input signal may further be coupled to the backgate of the PMOS and NMOS transistors, the input signal being coupled to the backgate of the PMOS and the backgate of the NMOS transistor when the transistors are on.
  • the transistors may also be formed from bipolar devices.
  • the present invention also provides a switching device having a transistor and adapted to compensate for the effect of high frequency distortion, the device providing for the controlled coupling of an input signal applied to an input node to an output node upon application of a desired control signal to a control node, the device further providing filter components provided between one of the input and output nodes and the control node, the filter components effecting the formation of a high pass filter, the filter adapted to effect a coupling of a portion of a signal at one of the input or output nodes respectively to the control node thereby maintaining the voltage difference between the control node and one of the input or output nodes respectively substantially constant during high frequencies of operation of the device.
  • the filter components typically include resistive and capacitive components.
  • the capacitive component may be provided by an inherent capacitance associated with the transistor.
  • the capacitive component is provided by a capacitor connected between the control node and the input node.
  • the capacitive component may be provided by a capacitor connected between the control node and the output node.
  • the resistive component is provided by a resistor connected between an activating voltage and the control node.
  • the present invention also provides a transistor provided in a switch configuration, the transistor having a source, a gate and a drain and adapted to couple a signal between the drain and source upon application of an activating voltage to the gate and wherein the transistor further includes a high pass filter provided between the gate and one of the source or drain such that it effects an increase in the signal at the gate at high frequencies.
  • the present invention also provides a switching device having a first transistor and a second transistor, each transistor having an input node, an output node and a control node and adapted to couple a signal between the input and output nodes upon application of an activating voltage to the control node and wherein the device further includes a high pass filter provided between each control node and one of each of the input or output nodes to compensate for device on-resistance variations at high frequencies, and wherein the first transistor is provided in an NMOS configuration and the second transistor is provided in a PMOS configuration.
  • the input signal may further be coupled to the backgate of the PMOS and NMOS transistors comprising the device, the input signal being coupled to the backgate of the PMOS transistor and to the backgate of the NMOS transistor when the transistors are on, thereby reducing backgate effects associated with the device.
  • the present invention also provides a method of compensating for the effect of high frequency signal distortion in a switching device having an input node, an output node and a control node, the method comprising the step of:
  • FIG. 1 a shows a schematic diagram of an n-type transistor implementation of an analog switch in accordance with the prior art configurations
  • FIG. 1 b shows a schematic diagram of a p-type transistor implementation of an analog switch in accordance with the prior art configurations
  • FIG. 1 c shows a schematic diagram of a combination of a p-type and n-type transistor implementation of an analog switch in accordance with the prior art configurations
  • FIG. 2 a show a graph of resistance versus input voltage for the transistor implementation of FIG. 1 a
  • FIG. 2 b shows a graph of resistance versus input voltage for the transistor implementation of FIG. 1 b
  • FIG. 2 c shows a graph of resistance versus input voltage for the transistor implementation of FIG. 1 c
  • FIG. 3 shows a plot of the gain versus input signal frequency for such switch implementations as shown FIGS. 1 a - 1 c for a range of applied input signal voltages;
  • FIG. 4 a shows a graph of resistance versus input voltage for a switch with a supply voltage of 5V
  • FIG. 4 b shows a graph of resistance versus input voltage for a switch with a supply voltage of 3.3V
  • FIG. 4 c shows a graph of resistance versus input voltage for a switch with a supply voltage of 1V
  • FIG. 5 shows a schematic diagram for a n-type analog switch in accordance with a first embodiment of the present invention
  • FIG. 6 shows an alternative schematic diagram for n-type analog switch in accordance with a second embodiment of the present invention
  • FIG. 7 shows a schematic diagram for a combination of a p-type and n-type transistor implementation of an analog switch in accordance with a third embodiment of the present invention
  • FIG. 8 shows a schematic diagram for a combination of a p-type and n-type transistor implementation of an analog switch in accordance with a fourth embodiment of the present invention
  • FIG. 9 show a typical plot of gain versus frequency for a high pass filter
  • FIGS. 10 a - c shows a graph of the measured input and gate voltages for a 100 kHz, 1 MHz and 10 MHz input signal for an analog switch according to the present invention
  • FIG. 11 shows a graph of on-resistance versus input voltage for a signal operating at less than 100 kHz, at 10 MHz and at 100 MHz for an analog switch of the present invention
  • FIG. 12 shows typical plots of the input switch distortion over frequency for the case when the backgate is driven by the input signal to the switch and when the backgate is not driven
  • FIG. 13 shows a schematic diagram for a n-type analog switch in accordance with a fifth embodiment of the present invention.
  • FIG. 14 shows a schematic diagram for a n-type analog switch in accordance with a sixth embodiment of the present invention.
  • FIG. 15 shows in schematic form an analog switch in accordance with a seventh embodiment of the present invention.
  • FIGS. 1 to 4 have been described with reference to the prior art.
  • FIGS. 5, 6, 13 and 14 show implementations of switches using a NMOS device in accordance with the present invention.
  • the same reference numerals have been used for the same components in all Figures. It will be understood that any and all component values detailed in the figures are typical values only, and it is not intended to limit the present invention to any one set of characteristics.
  • a switching device 500 of the present invention includes an input node 505 , an output node 510 and a control node 515 .
  • the input node 505 is the drain of a MOS transistor device
  • the output node 510 is the source of the MOS device
  • the control node 515 is the gate of the MOS device.
  • a signal applied to the input node will be coupled to the output node on application of a control signal to the control node.
  • the present invention provides for a modification to prior art switches so as to provide a high pass filter between the gate and source or gate and drain of the transistor device that realises the switch. It will be appreciated that there are many implementations to a high pass filter that may be employed but in the preferred embodiments as shown in the schematics of FIGS. 5, 13 and 14 , it is provided by tying the gate 515 to a supply high (VDD) via a resistor 520 and connecting a capacitor 525 between the gate 515 and the drain 505 .
  • An alternative embodiment, as shown in the schematic of FIG. 6, is to tie the gate 515 to a supply high (VDD) via a resistor 520 and connecting a capacitor 525 between the gate 515 and the source 510 .
  • a control device 530 may also be electrically connected or coupled to the gate 515 and in the configurations shown in these figures it is pulled low so as to turn the switch off.
  • the capacitance value provided by the capacitor 525 is explicitly shown in FIGS. 5 6 , 13 and 14 .
  • a high pass filter may be created simply by the addition of a large resistor value between the supply rail VDD and the gate 515 .
  • this inherent capacitance may provide a high pass filter of certain quality and as such may be suitable for certain applications, in preferred embodiments an actual physical capacitor should be added, as shown in FIGS. 5 and 6, to achieve best results.
  • a resistor 520 is used to set the DC level of the gate voltage to the supply rail for the NMOS device.
  • a voltage source or driver 130 having a high output impedance typically an impedance greater than 50 kOhm
  • a weak driver is created by using 2 small sized CMOS devices 150 a, 150 b which provide high output impedance.
  • the capacitor 525 couples the AC component of the input signal onto the gate 515 . This AC coupling keeps the gate source voltage constant at high frequencies, which in turn flattens the on-resistance characteristic for high signal frequencies.
  • FIG. 9 shows a graph of the gain versus frequency which would be typical for a high pass filter. It can been seen that a high pass filter blocks low frequency signals while allowing high frequency signals to pass through.
  • FIGS. 7 and 8 show schematic diagrams of an embodiment of the analog switch of the present invention when implemented in a combined p-type and n-type transistor analog switch.
  • the present invention when implemented in such a combined n-type and p-type switch, provides two high pass filters, one high pass filter being provided between each of two control nodes and either an input or an output node.
  • FIG. 7 is similar to the circuit of FIG. 5, but with the addition of a PMOS transistor 700 and its associated circuitry, so as to implement a combined p-type and n-type analog switch.
  • the circuit includes an input node 505 , an output node 510 and two control nodes 515 and 540 .
  • the input node 505 is coupled to the drain of both the PMOS and NMOS devices and the output node 510 is coupled to the source of both the PMOS and NMOS devices.
  • the PMOS and NMOS devices share both a common source and a common drain, while the gates of the PMOS and NMOS devices remain independently controllable.
  • the NMOS device control node 515 is the gate of the NMOS device, while the PMOS device control node 540 is coupled to the gate of the PMOS device.
  • the first high pass filter is provided to the NMOS transistor by tying its gate 515 to a supply high (VDD) via a resistor 520 and connecting a capacitor 525 between the gate 515 and the drain 505
  • the second high pass filter is provided to the PMOS transistor by tying its gate 540 to a supply low (VSS) via a resistor 555 and connecting a capacitor 545 between the gate 540 and the drain 505
  • Two control devices 530 and 550 may also be electrically connected or coupled to the gates 515 and 540 so as to turn the combination p-type and n-type switch on and off.
  • control device 530 when control device 530 is pulled low and control device 550 is pulled high the switch is turned off.
  • the control devices operate in such a manner to ensure that the PMOS and NMOS devices of the switch are always simultaneously either on or off.
  • An inverter 560 is used to invert the value of the control signal so as to provide the required control signal logic level to the control devices 530 and 550 .
  • FIG. 8 The embodiment of FIG. 8 is similar to the embodiment of FIG. 7, but with the high pass filters being provided between the controlling nodes and the output node, rather than the controlling nodes and input node.
  • capacitor 525 is connected between the controlling node 515 and the output node 510
  • capacitor 545 is connected between controlling node 540 and the output node 510 .
  • a high pass filter may be created in a combined n-type and p-type transistor switch simply by the addition of a large resistor value between each of the supply rail VDD and VSS and the gates 515 and 540 .
  • a voltage source or driver having a high output impedance typically an impedance greater than 50 kOhm, which is in essence a weak voltage driver, could be used instead of each resistor 520 and 555 .
  • FIGS. 10 a - 10 c shows graphs of the measured input and gate voltages for the circuits of FIGS. 5 and 6 for three examples of varying input signal frequency.
  • FIG. 10 a shows that at low input signal frequencies the high pass filter substantially blocks the AC component of the input voltage so that substantially none of the AC component of the signal is coupled onto the gate. The result is that, unlike prior art circuits, no compensation is provided for a varying input signal. However, as explained previously, the variation in gain for a varying input signal is negligible at low input frequencies. The benefit of the provision of the high pass filter is at higher frequencies.
  • FIG. 11 illustrates the effect that the addition of a high pass filter has on the on-resistance (Rds) of a typical analog switch for an NMOS device: i.e. the effect of the present invention. It shows a graph of the resistance versus input voltage for a signal operating at less than 100 kHz, at 10 MHz and at 100 MHz as described above. It can be seen that as the input frequency gets higher, the “on” range of the device increases. It will be appreciated therefore that the present invention provides for a solution that differentiates between the frequency contributions of the applied signal, such that the low frequency effects are not compensated whereas those resultant from the high frequency components are.
  • the output distortion of an analog switch is further reduced by reducing the backgate effect that is present in such analog switches, in conjunction with the provision of the high pass filter as previously described.
  • the reduction of the backgate effect will eliminate modulation of both the threshold voltage and the on-resistance by the body to source voltage.
  • the backgate of each transistor that makes up the analog switch should be driven by the input voltage when that transistor is on, and driven by a voltage less than that required to forward bias the backgate to source junction of that transistor when it is off, i.e. by a voltage which would switch on a parasitic diode.
  • the backgates are driven by the input voltage when the transistor operating the switch is on. In accordance with the exemplary embodiment of FIG. 14, this would be achieved by closing switch 120 and opening switch 125 when the switching device is on. However, when the transistor operating the switch is off, the backgate is driven by VDD in the case of a PMOS transistor and by VSS for an NMOS transistor. In accordance with the embodiment of FIG. 14, this would be achieved by opening switch 120 and closing switch 125 when the switching device is off.
  • FIG. 12 shows typical plots of the input switch distortion over frequency for two examples. In a first case the backgate is driven by the input signal to the switch and in the other case the backgate is not driven. It will be appreciated from examination of this figure that the driving of the backgates in accordance with the present invention, results in a significant reduction in output distortion.
  • FIG. 15 is an exemplary schematic of the analog switch of the present invention as implemented in bipolar technology. It will be appreciated that the NMOS transistor of FIGS. 5, 6, 13 and 14 has been replaced by a bipolar transistor.
  • the input node 505 is now the collector of the bipolar device, the output node 510 is the emitter, and the control node 515 is the base.
  • a buffer 135 drives the base 515 .
  • the present invention provides for a solution to the problems addressed by prior art implementations in a manner hereintobefore not envisaged.
  • the frequency contributions of the applied signal are differentiated.
  • the low frequency effects are not compensated whereas those resultant from the high frequency components are.
  • the resistance of the switch and the parasitic capacitance present in the switch form a low pass filter, which would typically have a cutoff frequency in the range of 500 MHz to 1 GHz.
  • the high pass filter formed by the capacitor 525 and resistor 520 of the present invention has a 3 dB high pass filter frequency of about 4 MHz, when capacitor 525 has a value of 200 f and resistor 520 has a value of 200 k. This means that the present invention provides a benefit to the switches of the prior art at and above about 1 MHz.
  • the switch can operate at high input frequencies without signal distortion including for example analog front end switches, analog multiplexors, radio frequency front ends and tuners.

Abstract

The invention provides an analog switching device adapted to compensate for the effects of high frequency input signals. By providing a high pass filter between the input or output nodes and the control node it is possible to effectively introduce a portion of the high frequency component of the input signal to the control node, thereby reducing the differential between the nodes.

Description

  • The invention relates to an electronic switching device and in particular to an analog switch adapted to compensate for the distortion that typically occurs when operating at high input signal frequencies. [0001]
  • BACKGROUND TO THE INVENTION
  • Analog switches are well known in the art and are typically implemented using MOS or bipolar technologies. Ideally, an analog switch when switched on should provide unity voltage gain for a range of input voltages operating at a range of frequencies. FIGS. 1[0002] a to 1 c show schematic diagrams of current implementations of such a switch as provided by a purely n-type transistor 100, a p-type transistor 105 and a combination of both n- and p-type transistors 110 connected in parallel respectively.
  • In reality the characteristics of an analog switch when implemented as shown in FIGS. 1[0003] a-1 c differ from that of an ideal switch due to the inherent “on-resistance” associated with such switch implementations, and thus the performance of these switches is not ideal. This “on-resistance” has the added problem in that it varies with applied input voltage.
  • FIGS. 2[0004] a-2 c show typical graphs of a plot of the switch resistance as a function of input voltage Vin, for the switch implementations of FIGS. 1a to 1 c. It will be appreciated for n-type transistor switches, as shown in FIG. 2a, the resistance value is low until the input voltage approaches the operating voltage (3.3V typically) of the switch, i.e. one threshold voltage (VT) below the gate, at which stage it gradually increases to a high resistance value. FIG. 2b shows that for p-type transistor switches the resistance is high until the input voltage approaches the operating voltage of the switch, i.e. one threshold voltage (VT) above the gate, and decreases as the value of the input voltage exceeds the operating voltage. For both n-type and p-type transistors, it will be appreciated that the switch is barely on for input voltages that differ from the gate voltage by the threshold voltage of the transistor device that realises the switch, and is off for input voltages that differ from the gate voltage by less than the threshold voltage. This is due to the high “on-resistance” present at this region of operation.
  • The implementation of a switch realised by the combination of the two types of transistor device is common as it provides a relatively flat on-resistance value for a wide range of input voltages, as shown in FIG. 2[0005] c. This is due to the fact that any change in the input voltage will vary the resistance of both n- and p-type transistor devices in opposing directions as described above, so that the increase in the resistance of one transistor device is compensated to some degree by a decrease in the resistance of the other device.
  • This variation of switch on-resistance with input voltage causes specific problems with linearity where there are parasitic capacitances or inductances at the input or output nodes of the switch. This is because the transfer characteristic of the system is influenced not only by the transistor device itself, but also by the parasitic capacitances or inductances at the input or output nodes of the switch. In the case where the dominant parasitic is the capacitance at the switch output, the transfer characteristic of the system is an RC transfer characteristic that varies as the switch resistance changes, i.e. as the input signal changes. The problems caused by this variation become more severe at higher input signal frequencies because the gain of an RC network becomes more dependent on the transfer characteristic as frequency increases. The result is increased signal distortion. [0006]
  • A transfer characteristic for the implementation of a switch as shown in FIGS. 1[0007] a to 1 c may be plotted by calculating the gain of the switch over a range of input signal frequencies for a constant value of signal voltage. FIG. 3 demonstrates the variation of the transfer characteristic of such switches for different applied signal voltages. It can be seen that the transfer characteristic is an RC transfer characteristic, caused by the switch resistance and the inherent or parasitic capacitance on the capacitor output. It will be appreciated that at low signal frequencies, the gain is relatively constant and independent of the applied input voltage but, as the signal frequency increases the gain drops for the same applied input voltage, and as the applied input voltage is varied at high frequencies, the difference in gain for different values of applied input voltage is considerable. As ideally the gain of the switch should be the same regardless of the applied input voltage and its frequency of operation, this distortion is unsuitable for applications that require high frequencies of operation, for example in applications operating in Mega or Gigahertz frequency ranges.
  • Problems associated with the inherent “on-resistance” of the switch are more evident when one reduces the supply voltages at which the switch is being used, as the on-resistance of a switch increases with decreasing supply voltage. FIGS. 4[0008] a to 4 c show a graph of resistance versus input voltage for switch operating voltages of 5V, 3.3V and 1V. It will be appreciated that the performance deteriorates as one reduces the operating voltage, to a worst case scenario (FIG. 4c) where the switch will not operate. This failure can be traced to the fact that at the lower values of operating voltage, the value of the gate source voltage of the transistor device will in turn be reduced. As the electronics industry moves towards lower operating voltages, it is paramount that this problem should be addressed.
  • A further problem may arise from a fourth node called the backgate or body that is present in the transistors typically used to implement analog switches. The presence of this node gives rise to what is known as the backgate effect. The backgate effect is a phenomenon where the threshold voltage becomes a function of the body to source voltage, Vbs. This is an undesirable feature, as it results in the reduction of the effective gate voltage of such a switch and the increase in the on-resistance. [0009]
  • Various solutions have been formulated which attempt to linearize switch operation over the entire frequency range of operation. [0010]
  • One approach is the use of a larger switch, thereby effecting a reduction of the on-resistance. The increase in the switch size lowers the switch on-resistance, but when a switch is operating as part of a multiplexor the increased size has the effect of increasing the load capacitance, due to all the off switches connected at the multiplexor output, which is not desirable. [0011]
  • Another approach is to implement a switch using depletion mode MOSFET devices, rather than the conventionally used enhancement mode MOSFET devices. In a depletion device, the switch is turned on when the voltage between the gate and the source is 0V, which therefore overcomes the previously identified problems. However, the drawback of such a circuit is that the cost of implementing a depletion mode MOSFET in silicon is far greater than the cost associated with implementing an enhancement mode device in silicon. [0012]
  • Two US patents, namely U.S. Pat. No. 6,118,326 entitled “Two-Phase Bootstrapped CMOS switch drive technique and circuit” and U.S. Pat. No. 5,945,872 entitled “Two-Phase Boosted CMOS switch drive technique and circuit”, both assigned to the assignee of the present invention, describe circuits that aim to control the voltage level of a gate drive signal of a MOSFET switch. U.S. Pat. No. 6,118,326 describes the boosting of the supply voltage to produce the gate drive voltage for a device. While this does result in the reduction of the on-resistance of the device, it does not flatten the on-resistance in the operating region. U.S. Pat. No. 5,945,872 describes the gate drive voltage being bootstrapped to a boosted level of the input voltage below the breakdown voltage of the device to maintain a relatively constant on-resistance of the device. However, this second patent seeks to maintain a constant gate to source voltage over all frequencies, and works better at lower frequencies with performance falling away at higher frequencies. The circuits described in these two patents also require additional voltages in order to bootstrap the gate drive of the switch, and as the generation of a voltage on a circuit is not easily achieved when a circuit is not switching frequently, these are difficult to implement. [0013]
  • Another US patent, U.S. Pat. No. 6,154,085, entitled “Constant gate drive MOS analog switch”, describes a circuit which is designed to provide a constant gate drive MOS switch regardless of the input signal. The described switch includes 3 NMOS transistor devices and a level shifter. The level shifter provides a constant gate drive to the first device, regardless of a signal on the input terminal, by levelshifting the input voltage and applying it to the gate of the device so as to maintain a constant gate source voltage. This results in a constant on-resistance of the analog switch. In addition, a constant linearity of on-resistance is achieved by keeping the gate voltage constant with respect to the mid-point of the source and drain voltages. However there are a number of drawbacks associated with this circuit. Firstly, it requires a plurality of components for operation (3 transistors and a level shifter). The circuit also requires a separate supply voltage for the level shifter which is higher than the chip supply. This is expensive to generate and consumes power. Additionally, this circuit is designed to operate at low frequencies and will not operate above a certain frequency, which is determined by the bandwidth of the level shifter. This is a major disadvantage in a field where the move is towards higher frequencies of operation. [0014]
  • Accordingly there is a need to provide an improved switching device which will overcome the problems associated with the prior art. [0015]
  • SUMMARY OF THE INVENTION
  • These needs and other are addressed by the present invention which provides a switching device which is adapted to compensate for high frequency distortion effects in the operation of the device. [0016]
  • In accordance with a first embodiment of the present invention, a switching device is provided having a transistor with an input node, an output node and a control node, the device being adapted to couple a signal between the input and output nodes upon application of an activating voltage to the control node and wherein the device further includes a high pass filter provided between the control node and one of the input or output nodes to compensate for device on-resistance variations at high frequencies. [0017]
  • The high pass filter may be provided or effected by a connection of a resistor between the activating voltage and the control node. [0018]
  • The high pass filter may also be provided or effected by a driving of the control node with a voltage source with a high output impedance. [0019]
  • The output impedance of the voltage source typically should be greater than about 50 k Ohms. [0020]
  • In a favoured construction, the high pass filter is effected by a connection of a resistor between the activating voltage and the control node and a capacitor between the input and control nodes. [0021]
  • Alternatively, the high pass filter is effected by a connection of a resistor between the activating voltage and the control node and a capacitor between the output and control nodes. [0022]
  • Preferably, the switching device further comprises a capacitor connected between the input and control nodes. Alternatively, the switching device further comprises a capacitor connected between the output and control nodes. [0023]
  • Desirably, the transistor is a CMOS transistor. The transistor is typically a MOS transistor and the input node, the output node and the control node are the drain, source and gate of the MOS transistor. The MOS transistor may be a PMOS type device. Alternatively the MOS transistor may be a NMOS type device. [0024]
  • In certain embodiments, the input signal may additionally be coupled to the backgate of the MOS transistor when the transistor is on. [0025]
  • The switching device may further including a second transistor, the second transistor having an input node, an output node and a control node and adapted to couple a signal between the input and output nodes upon application of an activating voltage to the control node, the second transistor including a second high pass filter provided between the control node and one of the input or output nodes, wherein the first transistor is provided in an NMOS configuration and the second transistor is provided in a PMOS configuration, and wherein the high pass filters coupled to the first and second transistors provide for a compensation for the device on-resistance variations at high frequencies. [0026]
  • Desirably the value of the activating voltage applied to the control node of the PMOS transistor is the complement of the value of the activating voltage applied to the control node of the NMOS transistor. [0027]
  • The input signal may further be coupled to the backgate of the PMOS and NMOS transistors, the input signal being coupled to the backgate of the PMOS and the backgate of the NMOS transistor when the transistors are on. [0028]
  • The transistors may also be formed from bipolar devices. [0029]
  • In accordance with a further embodiment, the present invention also provides a switching device having a transistor and adapted to compensate for the effect of high frequency distortion, the device providing for the controlled coupling of an input signal applied to an input node to an output node upon application of a desired control signal to a control node, the device further providing filter components provided between one of the input and output nodes and the control node, the filter components effecting the formation of a high pass filter, the filter adapted to effect a coupling of a portion of a signal at one of the input or output nodes respectively to the control node thereby maintaining the voltage difference between the control node and one of the input or output nodes respectively substantially constant during high frequencies of operation of the device. [0030]
  • The filter components typically include resistive and capacitive components. The capacitive component may be provided by an inherent capacitance associated with the transistor. Preferably, the capacitive component is provided by a capacitor connected between the control node and the input node. Alternatively, the capacitive component may be provided by a capacitor connected between the control node and the output node. Preferably, the resistive component is provided by a resistor connected between an activating voltage and the control node. [0031]
  • The present invention also provides a transistor provided in a switch configuration, the transistor having a source, a gate and a drain and adapted to couple a signal between the drain and source upon application of an activating voltage to the gate and wherein the transistor further includes a high pass filter provided between the gate and one of the source or drain such that it effects an increase in the signal at the gate at high frequencies. [0032]
  • The present invention also provides a switching device having a first transistor and a second transistor, each transistor having an input node, an output node and a control node and adapted to couple a signal between the input and output nodes upon application of an activating voltage to the control node and wherein the device further includes a high pass filter provided between each control node and one of each of the input or output nodes to compensate for device on-resistance variations at high frequencies, and wherein the first transistor is provided in an NMOS configuration and the second transistor is provided in a PMOS configuration. [0033]
  • The input signal may further be coupled to the backgate of the PMOS and NMOS transistors comprising the device, the input signal being coupled to the backgate of the PMOS transistor and to the backgate of the NMOS transistor when the transistors are on, thereby reducing backgate effects associated with the device. [0034]
  • In yet a further embodiment, the present invention also provides a method of compensating for the effect of high frequency signal distortion in a switching device having an input node, an output node and a control node, the method comprising the step of: [0035]
  • a) providing a high pass filter between either the input node/control node or output node/control node pairing such that a high frequency component of an applied input signal is coupled to the control node of the device thereby minimizing the “on” resistance variation of the device. [0036]
  • These and other features of the present invention will be better understood with reference to the following drawings.[0037]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1[0038] a shows a schematic diagram of an n-type transistor implementation of an analog switch in accordance with the prior art configurations,
  • FIG. 1[0039] b shows a schematic diagram of a p-type transistor implementation of an analog switch in accordance with the prior art configurations,
  • FIG. 1[0040] c shows a schematic diagram of a combination of a p-type and n-type transistor implementation of an analog switch in accordance with the prior art configurations,
  • FIG. 2[0041] a show a graph of resistance versus input voltage for the transistor implementation of FIG. 1a,
  • FIG. 2[0042] b shows a graph of resistance versus input voltage for the transistor implementation of FIG. 1b,
  • FIG. 2[0043] c shows a graph of resistance versus input voltage for the transistor implementation of FIG. 1c,
  • FIG. 3 shows a plot of the gain versus input signal frequency for such switch implementations as shown FIGS. 1[0044] a-1 c for a range of applied input signal voltages;
  • FIG. 4[0045] a shows a graph of resistance versus input voltage for a switch with a supply voltage of 5V,
  • FIG. 4[0046] b shows a graph of resistance versus input voltage for a switch with a supply voltage of 3.3V,
  • FIG. 4[0047] c shows a graph of resistance versus input voltage for a switch with a supply voltage of 1V,
  • FIG. 5 shows a schematic diagram for a n-type analog switch in accordance with a first embodiment of the present invention, [0048]
  • FIG. 6 shows an alternative schematic diagram for n-type analog switch in accordance with a second embodiment of the present invention, [0049]
  • FIG. 7 shows a schematic diagram for a combination of a p-type and n-type transistor implementation of an analog switch in accordance with a third embodiment of the present invention, [0050]
  • FIG. 8 shows a schematic diagram for a combination of a p-type and n-type transistor implementation of an analog switch in accordance with a fourth embodiment of the present invention, [0051]
  • FIG. 9 show a typical plot of gain versus frequency for a high pass filter, [0052]
  • FIGS. 10[0053] a-c shows a graph of the measured input and gate voltages for a 100 kHz, 1 MHz and 10 MHz input signal for an analog switch according to the present invention,
  • FIG. 11 shows a graph of on-resistance versus input voltage for a signal operating at less than 100 kHz, at 10 MHz and at 100 MHz for an analog switch of the present invention, [0054]
  • FIG. 12 shows typical plots of the input switch distortion over frequency for the case when the backgate is driven by the input signal to the switch and when the backgate is not driven, [0055]
  • FIG. 13 shows a schematic diagram for a n-type analog switch in accordance with a fifth embodiment of the present invention; [0056]
  • FIG. 14 shows a schematic diagram for a n-type analog switch in accordance with a sixth embodiment of the present invention, and [0057]
  • FIG. 15 shows in schematic form an analog switch in accordance with a seventh embodiment of the present invention.[0058]
  • DETAILED DESCRIPTION OF THE DRAWINGS
  • FIGS. [0059] 1 to 4 have been described with reference to the prior art.
  • For the ease of explanation the present invention will be described with reference to MOS technology and specifically to NMOS and CMOS type devices, although it will be appreciated by those skilled in the art that the switch can be implemented in a similar manner for a PMOS device. [0060]
  • FIGS. 5, 6, [0061] 13 and 14 show implementations of switches using a NMOS device in accordance with the present invention. For the sake of convenience and ease of explanation, the same reference numerals have been used for the same components in all Figures. It will be understood that any and all component values detailed in the figures are typical values only, and it is not intended to limit the present invention to any one set of characteristics.
  • As shown in FIG. 5, a [0062] switching device 500 of the present invention includes an input node 505, an output node 510 and a control node 515. In the circuit of FIG. 5 the input node 505 is the drain of a MOS transistor device, the output node 510 is the source of the MOS device and the control node 515 is the gate of the MOS device. A signal applied to the input node will be coupled to the output node on application of a control signal to the control node.
  • The present invention provides for a modification to prior art switches so as to provide a high pass filter between the gate and source or gate and drain of the transistor device that realises the switch. It will be appreciated that there are many implementations to a high pass filter that may be employed but in the preferred embodiments as shown in the schematics of FIGS. 5, 13 and [0063] 14, it is provided by tying the gate 515 to a supply high (VDD) via a resistor 520 and connecting a capacitor 525 between the gate 515 and the drain 505. An alternative embodiment, as shown in the schematic of FIG. 6, is to tie the gate 515 to a supply high (VDD) via a resistor 520 and connecting a capacitor 525 between the gate 515 and the source 510. A control device 530 may also be electrically connected or coupled to the gate 515 and in the configurations shown in these figures it is pulled low so as to turn the switch off.
  • The capacitance value provided by the [0064] capacitor 525 is explicitly shown in FIGS. 5 6, 13 and 14. However, it will be appreciated by those skilled in the art that as a capacitance is inherently present in the switch device due to parasitic capacitances, a high pass filter may be created simply by the addition of a large resistor value between the supply rail VDD and the gate 515. Although, this inherent capacitance may provide a high pass filter of certain quality and as such may be suitable for certain applications, in preferred embodiments an actual physical capacitor should be added, as shown in FIGS. 5 and 6, to achieve best results.
  • In a preferred embodiment, a [0065] resistor 520 is used to set the DC level of the gate voltage to the supply rail for the NMOS device. However it will be appreciated by those skilled in the art that a voltage source or driver 130 having a high output impedance (typically an impedance greater than 50 kOhm), which is in essence a weak voltage driver, could alternatively provide a similar resistive effect. This is illustrated in the exemplary embodiment of FIG. 13 where a weak driver is created by using 2 small sized CMOS devices 150 a, 150 b which provide high output impedance. The capacitor 525 couples the AC component of the input signal onto the gate 515. This AC coupling keeps the gate source voltage constant at high frequencies, which in turn flattens the on-resistance characteristic for high signal frequencies.
  • This combination of a capacitor and resistor effects the formation of a high pass filter. FIG. 9 shows a graph of the gain versus frequency which would be typical for a high pass filter. It can been seen that a high pass filter blocks low frequency signals while allowing high frequency signals to pass through. [0066]
  • FIGS. 7 and 8 show schematic diagrams of an embodiment of the analog switch of the present invention when implemented in a combined p-type and n-type transistor analog switch. The present invention, when implemented in such a combined n-type and p-type switch, provides two high pass filters, one high pass filter being provided between each of two control nodes and either an input or an output node. [0067]
  • The embodiment of FIG. 7 is similar to the circuit of FIG. 5, but with the addition of a [0068] PMOS transistor 700 and its associated circuitry, so as to implement a combined p-type and n-type analog switch. The circuit includes an input node 505, an output node 510 and two control nodes 515 and 540. In the circuit of FIG. 7 the input node 505 is coupled to the drain of both the PMOS and NMOS devices and the output node 510 is coupled to the source of both the PMOS and NMOS devices. In this embodiment therefore the PMOS and NMOS devices share both a common source and a common drain, while the gates of the PMOS and NMOS devices remain independently controllable. The NMOS device control node 515 is the gate of the NMOS device, while the PMOS device control node 540 is coupled to the gate of the PMOS device.
  • In this embodiment of FIG. 7 the implementation of the present invention in a combined p-type and n-type transistor analog switch, the first high pass filter is provided to the NMOS transistor by tying its [0069] gate 515 to a supply high (VDD) via a resistor 520 and connecting a capacitor 525 between the gate 515 and the drain 505, while the second high pass filter is provided to the PMOS transistor by tying its gate 540 to a supply low (VSS) via a resistor 555 and connecting a capacitor 545 between the gate 540 and the drain 505. Two control devices 530 and 550 may also be electrically connected or coupled to the gates 515 and 540 so as to turn the combination p-type and n-type switch on and off. In the configuration shown in FIG. 7, when control device 530 is pulled low and control device 550 is pulled high the switch is turned off. The control devices operate in such a manner to ensure that the PMOS and NMOS devices of the switch are always simultaneously either on or off. An inverter 560 is used to invert the value of the control signal so as to provide the required control signal logic level to the control devices 530 and 550.
  • The embodiment of FIG. 8 is similar to the embodiment of FIG. 7, but with the high pass filters being provided between the controlling nodes and the output node, rather than the controlling nodes and input node. In this embodiment, [0070] capacitor 525 is connected between the controlling node 515 and the output node 510, while capacitor 545 is connected between controlling node 540 and the output node 510.
  • As in the case of the previous embodiments, as a capacitance is inherently present in the switch device due to parasitic capacitances, it will be appreciated that a high pass filter may be created in a combined n-type and p-type transistor switch simply by the addition of a large resistor value between each of the supply rail VDD and VSS and the [0071] gates 515 and 540. Similarly, it will be appreciated that a voltage source or driver having a high output impedance (typically an impedance greater than 50 kOhm), which is in essence a weak voltage driver, could be used instead of each resistor 520 and 555.
  • It will be appreciated that as the present invention integrates a high pass filter with an typical analog switch of the prior art, the benefit of the arrangement of the present invention occurs at high frequencies. As previously discussed in the section Background to the Invention, it is at high frequencies that the prior art had limited success in providing a switch that had a constant gain over a range of input voltages. [0072]
  • FIGS. 10[0073] a-10 c shows graphs of the measured input and gate voltages for the circuits of FIGS. 5 and 6 for three examples of varying input signal frequency. FIG. 10a shows that at low input signal frequencies the high pass filter substantially blocks the AC component of the input voltage so that substantially none of the AC component of the signal is coupled onto the gate. The result is that, unlike prior art circuits, no compensation is provided for a varying input signal. However, as explained previously, the variation in gain for a varying input signal is negligible at low input frequencies. The benefit of the provision of the high pass filter is at higher frequencies.
  • As shown in FIG. 10[0074] b as the input frequency is increased, a portion of the AC component of the input voltage is coupled onto the gate, resulting in some compensation for a varying signal. The coupling keeps the gate source voltage of the transistor device relatively constant at these higher frequencies, and therefore minimises the on-resistance variation, which in turn reduces operating distortion. In the same manner, when the input frequency is further increased, as shown in the graph of FIG. 10c, substantially all of the AC component of the signal appears on the gate, again compensating for the distortion that would otherwise occur for a varying input signal.
  • FIG. 11 illustrates the effect that the addition of a high pass filter has on the on-resistance (Rds) of a typical analog switch for an NMOS device: i.e. the effect of the present invention. It shows a graph of the resistance versus input voltage for a signal operating at less than 100 kHz, at 10 MHz and at 100 MHz as described above. It can be seen that as the input frequency gets higher, the “on” range of the device increases. It will be appreciated therefore that the present invention provides for a solution that differentiates between the frequency contributions of the applied signal, such that the low frequency effects are not compensated whereas those resultant from the high frequency components are. [0075]
  • In accordance with other embodiments of the present invention, as shown in FIGS. 13 and 14, the output distortion of an analog switch is further reduced by reducing the backgate effect that is present in such analog switches, in conjunction with the provision of the high pass filter as previously described. The reduction of the backgate effect will eliminate modulation of both the threshold voltage and the on-resistance by the body to source voltage. To reduce the backgate effect, the backgate of each transistor that makes up the analog switch should be driven by the input voltage when that transistor is on, and driven by a voltage less than that required to forward bias the backgate to source junction of that transistor when it is off, i.e. by a voltage which would switch on a parasitic diode. Therefore, in accordance with this embodiment of the invention the backgates are driven by the input voltage when the transistor operating the switch is on. In accordance with the exemplary embodiment of FIG. 14, this would be achieved by closing [0076] switch 120 and opening switch 125 when the switching device is on. However, when the transistor operating the switch is off, the backgate is driven by VDD in the case of a PMOS transistor and by VSS for an NMOS transistor. In accordance with the embodiment of FIG. 14, this would be achieved by opening switch 120 and closing switch 125 when the switching device is off.
  • FIG. 12 shows typical plots of the input switch distortion over frequency for two examples. In a first case the backgate is driven by the input signal to the switch and in the other case the backgate is not driven. It will be appreciated from examination of this figure that the driving of the backgates in accordance with the present invention, results in a significant reduction in output distortion. [0077]
  • It will be appreciated that the present invention has been described with reference to CMOS type devices, and for the most part with respect to an n-type structure. It will be readily appreciated by the person skilled in the art that the provision of a high pass filter between nodes of a switch, as is provided by the present invention is not limited to the specific type of switch architecture and can be equally applied in bipolar type environments as to the CMOS scenario hereintobefore described. FIG. 15 is an exemplary schematic of the analog switch of the present invention as implemented in bipolar technology. It will be appreciated that the NMOS transistor of FIGS. 5, 6, [0078] 13 and 14 has been replaced by a bipolar transistor. The input node 505 is now the collector of the bipolar device, the output node 510 is the emitter, and the control node 515 is the base. A buffer 135 drives the base 515.
  • It will be appreciated therefore that the present invention provides for a solution to the problems addressed by prior art implementations in a manner hereintobefore not envisaged. In accordance with the present invention the frequency contributions of the applied signal are differentiated. In accordance with the architecture provided by the present invention, the low frequency effects are not compensated whereas those resultant from the high frequency components are. In a typical prior art switch, the resistance of the switch and the parasitic capacitance present in the switch form a low pass filter, which would typically have a cutoff frequency in the range of 500 MHz to 1 GHz. The high pass filter formed by the [0079] capacitor 525 and resistor 520 of the present invention has a 3 dB high pass filter frequency of about 4 MHz, when capacitor 525 has a value of 200 f and resistor 520 has a value of 200 k. This means that the present invention provides a benefit to the switches of the prior art at and above about 1 MHz.
  • This is advantageous in many applications where it is required that the switch can operate at high input frequencies without signal distortion including for example analog front end switches, analog multiplexors, radio frequency front ends and tuners. [0080]
  • It will be appreciated that the application of the technique of the present invention would also be advantageous in all low voltage applications and those applications where generating a bootstrap supply is simply unfeasible. It will be further appreciated that incorporation of a high pass filter into a switching device, as is provided by the present invention, also lends itself to smaller switch sizes. Although the present invention has been described with reference to specific embodiments, it will be understood by those skilled in the art that these described embodiments are exemplary of the application and technique of the present invention and it is not intended to limit the present invention to any one embodiment or combination of integers except as may be deemed necessary in the light of the appended claims. Furthermore one or more integers from any one described embodiment may be utilised in combination with any other integer from other embodiments without departing from the spirit and scope of the present invention. [0081]

Claims (27)

1. A switching device having a transistor with an input node, an output node and a control node and adapted to couple a signal between the input and output nodes upon application of an activating voltage to the control node and wherein the device further includes a high pass filter provided between the control node and one of the input or output nodes to compensate for device on-resistance variations at high frequencies.
2. A switching device as claimed in claim 1 wherein the high pass filter is effected by a connection of a resistor between the activating voltage and the control node.
3. A switching device as claimed in claim 1 wherein the high pass filter is effected by a driving of the control node with a voltage source with a high output impedance.
4. A switching device as claimed in claim 1 wherein the high pass filter is effected by a connection of a resistor between the activating voltage and the control node and a capacitor between the input and control nodes.
5. A switching device as claimed in claim 1 wherein the high pass filter is effected by a connection of a resistor between the activating voltage and the control node and a capacitor between the output and control nodes.
6. A switching device as claimed in claim 3 further comprising a capacitor connected between the input and control nodes.
7. A switching device as claimed in claim 3 further comprising a capacitor connected between the output and control nodes.
8. A switching device as claimed in claim 3, wherein the output impedance is greater than about 50 k Ohms.
9. A switching device as claimed in claim 1 wherein the transistor is a CMOS transistor.
10. A switching device as claimed in claim 1 wherein the transistor is a MOS transistor and the input node, the output node and the control node are the drain, source and gate of the MOS transistor.
11. A switching device as claimed in claim 10 wherein the MOS transistor is a PMOS type device.
12. A switching device as claimed in claim 10 wherein the MOS transistor is a NMOS type device.
13. A switching device as claimed in claim 10 wherein the input signal is additionally coupled to the backgate of the MOS transistor when the transistor is on.
14. A switching device as claimed in claim 1 further including a second transistor, the second transistor having an input node, an output node and a control node and adapted to couple a signal between the input and output nodes upon application of an activating voltage to the control node, the second transistor including a second high pass filter provided between the control node and one of the input or output nodes, The first transistor being provided in an NMOS configuration and the second transistor in a PMOS configuration, and wherein the high pass filters coupled to the first and second transistors provide for a compensation for the device on-resistance variations at high frequencies.
15. A switching device as claimed in claim 14, wherein the value of the activating voltage applied to the control node of the PMOS transistor is the complement of the value of the activating voltage applied to the control node of the NMOS transistor.
16. A switching device as claimed in claim 14 wherein the input signal is coupled to the backgate of the PMOS and NMOS transistors, the input signal being coupled to the backgate of the PMOS and the backgate of the NMOS transistor when the transistors are on.
17. A switching device as claimed in claim 1 wherein the transistor is a bipolar device.
18. A switching device having a transistor and adapted to compensate for the effect of high frequency distortion, the device providing for the controlled coupling of an input signal applied to an input node to an output node upon application of a desired control signal to a control node, the device further providing filter components provided between one of the input and output nodes and the control node, the filter components effecting the formation of a high pass filter, the filter adapted to effect a coupling of a portion of a signal at one of the input or output nodes respectively to the control node thereby maintaining the voltage difference between the control node and one of the input or output nodes respectively substantially constant during high frequencies of operation of the device.
19. A switching device as claimed in claim 18, wherein the filter components include resistive and capacitive components.
20. A switching device as claimed in claim 19, wherein the capacitive component is provided by an inherent capacitance associated with the transistor.
21. A switching device as claimed in claim 19, wherein the capacitive component is provided by a capacitor connected between the control node and the input node.
22. A switching device as claimed in claim 19, wherein the capacitive component is provided by a capacitor connected between the control node and the output node.
23. A switching device as claimed in claim 19, wherein the resistive component is provided by a resistor connected between an activating voltage and the control node.
24. A transistor provided in a switch configuration, the transistor having a source, a gate and a drain and adapted to couple a signal between the drain and source upon application of an activating voltage to the gate and wherein the transistor further includes a high pass filter provided between the gate and one of the source or drain such that it effects an increase in the signal at the gate at high frequencies.
25. A switching device having a first transistor and a second transistor, each transistor having an input node, an output node and a control node and adapted to couple a signal between the input and output nodes upon application of an activating voltage to the control node and wherein the device further includes a high pass filter provided between each control node and one of each of the input or output nodes to compensate for device on-resistance variations at high frequencies, and wherein the first transistor is provided in an NMOS configuration and the second transistor is provided in a PMOS configuration.
26. A switching device as claimed in claim 25 wherein an input signal is also coupled to the backgate of the PMOS and NMOS transistors comprising the device, the input signal being coupled to the backgate of the PMOS transistor and to the backgate of the NMOS transistor when the transistors are on, thereby reducing backgate effects associated with the device.
27. A method of compensating for the effect of high frequency signal distortion in a switching device having an input node, an output node and a control node, the method comprising the step of:
a) providing a high pass filter between either the input node/control node or output node/control node pairing such that a high frequency component of an applied input signal is coupled to the control node of the device thereby minimizing the “on” resistance variation of the device.
US10/405,384 2003-04-02 2003-04-02 Switching device Abandoned US20040196089A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US10/405,384 US20040196089A1 (en) 2003-04-02 2003-04-02 Switching device
CNB2004100323771A CN100553134C (en) 2003-04-02 2004-04-02 Switching device

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US10/405,384 US20040196089A1 (en) 2003-04-02 2003-04-02 Switching device

Publications (1)

Publication Number Publication Date
US20040196089A1 true US20040196089A1 (en) 2004-10-07

Family

ID=33097082

Family Applications (1)

Application Number Title Priority Date Filing Date
US10/405,384 Abandoned US20040196089A1 (en) 2003-04-02 2003-04-02 Switching device

Country Status (2)

Country Link
US (1) US20040196089A1 (en)
CN (1) CN100553134C (en)

Cited By (22)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050276261A1 (en) * 2004-06-09 2005-12-15 Rambus, Inc. Communication channel calibration using feedback
US20060026479A1 (en) * 2004-07-14 2006-02-02 Keijiro Umehara Verification vector creating method, and electronic circuit verifying method using the former method
US20060091932A1 (en) * 2004-11-02 2006-05-04 Rambus Inc. Pass transistors with minimized capacitive loading
EP1715583A2 (en) * 2005-04-11 2006-10-25 Micronas GmbH Electronic regulation circuit for driving a field effect transistor and corresponding method of such device
US20060255852A1 (en) * 2005-05-13 2006-11-16 Analog Devices, Inc. Open drain driver, and a switch comprising the open drain driver
WO2009065860A1 (en) * 2007-11-19 2009-05-28 Analog Devices, Inc. A switching circuit
US20100013541A1 (en) * 2008-07-21 2010-01-21 Balboni Edmund J Method and apparatus for a dynamically self-bootstrapped switch
US20100134181A1 (en) * 2007-11-19 2010-06-03 Kinsella Barry Circuit for switchably connecting an input node and an output node
US20110084755A1 (en) * 2008-06-19 2011-04-14 Yoshitsugu Inagaki Analog switch
US20110133813A1 (en) * 2009-12-08 2011-06-09 Stmicroelectronics Asia Pacific Pte. Ltd. (Sg) Analog switch with a low flatness operating characteristic
EP2464007A1 (en) * 2010-12-13 2012-06-13 Nxp B.V. Control-voltage of pass-gate follows signal
US20120194153A1 (en) * 2011-02-01 2012-08-02 Carmine Cozzolino Constant vgs mos switch with charge pump
US8547159B2 (en) * 2011-05-13 2013-10-01 Fairchild Semiconductor Corporation Constant Vgs analog switch
US20130300493A1 (en) * 2012-05-08 2013-11-14 Monolithic Power Systems, Inc. Analog switching circuit, associated control circuit and method
CN103633988A (en) * 2012-08-20 2014-03-12 快捷半导体(苏州)有限公司 Protective multiplexer, method for operating gate, and gate system
EP2716065A1 (en) * 2011-05-30 2014-04-09 Sony Mobile Communications AB Reducing a disturbance on a signal path of a semiconductor switch
US8779839B2 (en) 2011-12-20 2014-07-15 Fairchild Semiconductor Corporation Constant Vgs switch
US20150263726A1 (en) * 2014-03-17 2015-09-17 Stmicroelectronics International N.V. Novel methodology to avoid gate stress for low voltage devices in fdsoi technology
TWI552518B (en) * 2009-08-14 2016-10-01 達特公司 Dynamic switch driver for low-distortion programmable-gain amplifier
US9838004B2 (en) 2015-03-24 2017-12-05 Fairchild Semiconductor Corporation Enhanced protective multiplexer
CN108011624A (en) * 2016-11-01 2018-05-08 亚德诺半导体集团 Analog Multiplexer
US20180248550A1 (en) * 2017-02-28 2018-08-30 International Business Machines Corporation Level-Shifting Circuit For Non-Complementary Logic

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN112260671B (en) * 2020-12-08 2022-05-10 南京元络芯科技有限公司 Integrated radio frequency switch with gate voltage rebalancing

Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3532899A (en) * 1966-07-25 1970-10-06 Ibm Field-effect,electronic switch
US5004971A (en) * 1990-04-05 1991-04-02 Gazelle Microcircuits, Inc. Floating transistor switch
US5072142A (en) * 1989-12-28 1991-12-10 Mitsubishi Denki Kabushiki Kaisha High frequency fet switch and driver circuit
US5289062A (en) * 1991-03-18 1994-02-22 Quality Semiconductor, Inc. Fast transmission gate switch
US5517150A (en) * 1991-10-01 1996-05-14 Nec Corporation Analog switch formed of thin film transistor and having reduced leakage current
US5563545A (en) * 1992-03-03 1996-10-08 Anadigics, Inc. Low cost monolithic GaAs upconverter chip
US5774792A (en) * 1994-08-29 1998-06-30 Hitachi, Ltd. Low distortion switch
US5818283A (en) * 1995-07-13 1998-10-06 Japan Radio Co., Ltd. High power FET switch
US6201455B1 (en) * 1998-02-20 2001-03-13 Sony Corporation Antenna switch circuit
US20010040479A1 (en) * 2000-03-03 2001-11-15 Shuyun Zhang Electronic switch
US6853235B2 (en) * 2002-04-26 2005-02-08 Matsushita Electric Industrial Co., Ltd. High frequency switch, amplifying circuit, and mobile communication terminal

Patent Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3532899A (en) * 1966-07-25 1970-10-06 Ibm Field-effect,electronic switch
US5072142A (en) * 1989-12-28 1991-12-10 Mitsubishi Denki Kabushiki Kaisha High frequency fet switch and driver circuit
US5004971A (en) * 1990-04-05 1991-04-02 Gazelle Microcircuits, Inc. Floating transistor switch
US5289062A (en) * 1991-03-18 1994-02-22 Quality Semiconductor, Inc. Fast transmission gate switch
US5517150A (en) * 1991-10-01 1996-05-14 Nec Corporation Analog switch formed of thin film transistor and having reduced leakage current
US5563545A (en) * 1992-03-03 1996-10-08 Anadigics, Inc. Low cost monolithic GaAs upconverter chip
US5774792A (en) * 1994-08-29 1998-06-30 Hitachi, Ltd. Low distortion switch
US5818283A (en) * 1995-07-13 1998-10-06 Japan Radio Co., Ltd. High power FET switch
US6201455B1 (en) * 1998-02-20 2001-03-13 Sony Corporation Antenna switch circuit
US20010040479A1 (en) * 2000-03-03 2001-11-15 Shuyun Zhang Electronic switch
US6853235B2 (en) * 2002-04-26 2005-02-08 Matsushita Electric Industrial Co., Ltd. High frequency switch, amplifying circuit, and mobile communication terminal

Cited By (43)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10439740B2 (en) 2004-06-09 2019-10-08 Rambus Inc. Communication channel calibration using feedback
US8121803B2 (en) 2004-06-09 2012-02-21 Rambus, Inc. Communication channel calibration using feedback
US20050276261A1 (en) * 2004-06-09 2005-12-15 Rambus, Inc. Communication channel calibration using feedback
US9172521B2 (en) 2004-06-09 2015-10-27 Rambus Inc. Communication channel calibration using feedback
US9735898B2 (en) 2004-06-09 2017-08-15 Rambus Inc. Communication channel calibration using feedback
US7516029B2 (en) 2004-06-09 2009-04-07 Rambus, Inc. Communication channel calibration using feedback
US20090132741A1 (en) * 2004-06-09 2009-05-21 Rambus, Inc. Communication channel calibration using feedback
US11128388B2 (en) 2004-06-09 2021-09-21 Rambus Inc. Communication channel calibration using feedback
US20060026479A1 (en) * 2004-07-14 2006-02-02 Keijiro Umehara Verification vector creating method, and electronic circuit verifying method using the former method
US20060091932A1 (en) * 2004-11-02 2006-05-04 Rambus Inc. Pass transistors with minimized capacitive loading
WO2006050443A1 (en) * 2004-11-02 2006-05-11 Rambus Inc. Pass transistors with minimized capacitive loading
US7274242B2 (en) 2004-11-02 2007-09-25 Rambus Inc. Pass transistors with minimized capacitive loading
EP1715583A2 (en) * 2005-04-11 2006-10-25 Micronas GmbH Electronic regulation circuit for driving a field effect transistor and corresponding method of such device
EP1715583A3 (en) * 2005-04-11 2008-07-23 Micronas GmbH Electronic regulation circuit for driving a field effect transistor and corresponding method of such device
US7427887B2 (en) 2005-05-13 2008-09-23 Analog Devices, Inc. Open drain driver, and a switch comprising the open drain driver
US20060255852A1 (en) * 2005-05-13 2006-11-16 Analog Devices, Inc. Open drain driver, and a switch comprising the open drain driver
US8130029B2 (en) 2007-11-19 2012-03-06 Analog Devices, Inc. Circuit for switchably connecting an input node and an output node
US7675354B2 (en) 2007-11-19 2010-03-09 Analog Devices, Inc. Switching circuit for switchably connecting an input node and an output node
WO2009065860A1 (en) * 2007-11-19 2009-05-28 Analog Devices, Inc. A switching circuit
US20100134181A1 (en) * 2007-11-19 2010-06-03 Kinsella Barry Circuit for switchably connecting an input node and an output node
TWI477073B (en) * 2007-11-19 2015-03-11 Analog Devices Inc A switching circuit and a method for switchably connecting and input node and an output node
US20110084755A1 (en) * 2008-06-19 2011-04-14 Yoshitsugu Inagaki Analog switch
US7928794B2 (en) 2008-07-21 2011-04-19 Analog Devices, Inc. Method and apparatus for a dynamically self-bootstrapped switch
US20100013541A1 (en) * 2008-07-21 2010-01-21 Balboni Edmund J Method and apparatus for a dynamically self-bootstrapped switch
TWI552518B (en) * 2009-08-14 2016-10-01 達特公司 Dynamic switch driver for low-distortion programmable-gain amplifier
US8054122B2 (en) 2009-12-08 2011-11-08 STMicroelectronics Asia Pacific Pte Ltd (SG) Analog switch with a low flatness operating characteristic
US20110133813A1 (en) * 2009-12-08 2011-06-09 Stmicroelectronics Asia Pacific Pte. Ltd. (Sg) Analog switch with a low flatness operating characteristic
EP2464007A1 (en) * 2010-12-13 2012-06-13 Nxp B.V. Control-voltage of pass-gate follows signal
US9379694B2 (en) 2010-12-13 2016-06-28 Nxp B.V. Control-voltage of pass-gate follows signal
US20120194153A1 (en) * 2011-02-01 2012-08-02 Carmine Cozzolino Constant vgs mos switch with charge pump
US8547159B2 (en) * 2011-05-13 2013-10-01 Fairchild Semiconductor Corporation Constant Vgs analog switch
EP2716065A1 (en) * 2011-05-30 2014-04-09 Sony Mobile Communications AB Reducing a disturbance on a signal path of a semiconductor switch
US8779839B2 (en) 2011-12-20 2014-07-15 Fairchild Semiconductor Corporation Constant Vgs switch
US8896363B2 (en) * 2012-05-08 2014-11-25 Monolithic Power Systems, Inc. Analog switching circuit, associated control circuit and method
US20130300493A1 (en) * 2012-05-08 2013-11-14 Monolithic Power Systems, Inc. Analog switching circuit, associated control circuit and method
CN103633988A (en) * 2012-08-20 2014-03-12 快捷半导体(苏州)有限公司 Protective multiplexer, method for operating gate, and gate system
US20150263726A1 (en) * 2014-03-17 2015-09-17 Stmicroelectronics International N.V. Novel methodology to avoid gate stress for low voltage devices in fdsoi technology
US9385708B2 (en) * 2014-03-17 2016-07-05 Stmicroelectronics International N.V. Methodology to avoid gate stress for low voltage devices in FDSOI technology
US9929728B2 (en) 2014-03-17 2018-03-27 Stmicroelectronics International N.V. Methodology to avoid gate stress for low voltage devices in FDSOI technology
US9838004B2 (en) 2015-03-24 2017-12-05 Fairchild Semiconductor Corporation Enhanced protective multiplexer
CN108011624A (en) * 2016-11-01 2018-05-08 亚德诺半导体集团 Analog Multiplexer
US20180248550A1 (en) * 2017-02-28 2018-08-30 International Business Machines Corporation Level-Shifting Circuit For Non-Complementary Logic
US10243562B2 (en) * 2017-02-28 2019-03-26 International Business Machines Corporation Level-shifting circuit for non-complementary logic

Also Published As

Publication number Publication date
CN1543069A (en) 2004-11-03
CN100553134C (en) 2009-10-21

Similar Documents

Publication Publication Date Title
US20040196089A1 (en) Switching device
US10797694B2 (en) Switch circuit and method of switching radio frequency signals
US5945867A (en) Switch circuit device
US4622482A (en) Slew rate limited driver circuit which minimizes crossover distortion
US8295784B2 (en) Semiconductor switching device
US7388410B2 (en) Input circuits configured to operate using a range of supply voltages
US7613442B1 (en) Switch circuit and method of switching radio frequency signals
US20030116780A1 (en) Field effect transistor switch circuit
KR20020067530A (en) Cascode bootstrapped analog power amplifier circuit
US6154085A (en) Constant gate drive MOS analog switch
US11264984B2 (en) Single supply RF switch driver
KR20220103760A (en) Turn-on time acceleration of cascode amplifiers
JP2012070181A (en) Semiconductor switch
US6066971A (en) Integrated circuit having buffering circuitry with slew rate control
KR20020067531A (en) Bootstrapped dual-gate class e amplifier circuit
US7268595B2 (en) System and method for compensating for the effects of process, voltage, and temperature variations in a circuit
US6111456A (en) Semiconductor circuit
US5638025A (en) Amplified output stage containing N-channel output transistors and capacitive coupling stage
WO2020049877A1 (en) Variable capacitance circuit and radio communication device
KR20070026612A (en) Gate driver output stage with bias circuit for high and wide operating voltage range
USRE41728E1 (en) High linearity, low power voltage controlled resistor
JPH0648765B2 (en) Electronic oscillator
CN220107960U (en) Driving circuit for half-bridge structure
CN113131879B (en) Amplifier for switching body bias and follower
JP2006121217A (en) Semiconductor switching circuit

Legal Events

Date Code Title Description
AS Assignment

Owner name: ANALOG DEVICES, INC., MASSACHUSETTS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:O'DONNELL, JOHN J.;COTTER, MARTIN G.;REEL/FRAME:014666/0725

Effective date: 20030221

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION