US20040188260A1 - Method of plating a semiconductor structure - Google Patents

Method of plating a semiconductor structure Download PDF

Info

Publication number
US20040188260A1
US20040188260A1 US10/629,106 US62910603A US2004188260A1 US 20040188260 A1 US20040188260 A1 US 20040188260A1 US 62910603 A US62910603 A US 62910603A US 2004188260 A1 US2004188260 A1 US 2004188260A1
Authority
US
United States
Prior art keywords
semiconductor structure
amperage
electrolyte
electrode
time interval
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/629,106
Inventor
Matthias Bonkabeta
Axel Preusse
Markus Nopper
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Advanced Micro Devices Inc
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Assigned to ADVANCED MICRO DEVICES, INC. reassignment ADVANCED MICRO DEVICES, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: NOPPER, MARKUS, PREUSSE, AXEL, BONKASS, MATTHIAS
Publication of US20040188260A1 publication Critical patent/US20040188260A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76877Filling of holes, grooves or trenches, e.g. vias, with conductive material
    • CCHEMISTRY; METALLURGY
    • C25ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
    • C25DPROCESSES FOR THE ELECTROLYTIC OR ELECTROPHORETIC PRODUCTION OF COATINGS; ELECTROFORMING; APPARATUS THEREFOR
    • C25D5/00Electroplating characterised by the process; Pretreatment or after-treatment of workpieces
    • C25D5/18Electroplating using modulated, pulsed or reversing current
    • CCHEMISTRY; METALLURGY
    • C25ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
    • C25DPROCESSES FOR THE ELECTROLYTIC OR ELECTROPHORETIC PRODUCTION OF COATINGS; ELECTROFORMING; APPARATUS THEREFOR
    • C25D5/00Electroplating characterised by the process; Pretreatment or after-treatment of workpieces
    • C25D5/60Electroplating characterised by the structure or texture of the layers
    • C25D5/605Surface topography of the layers, e.g. rough, dendritic or nodular layers
    • C25D5/611Smooth layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/283Deposition of conductive or insulating materials for electrodes conducting electric current
    • H01L21/288Deposition of conductive or insulating materials for electrodes conducting electric current from a liquid, e.g. electrolytic deposition
    • H01L21/2885Deposition of conductive or insulating materials for electrodes conducting electric current from a liquid, e.g. electrolytic deposition using an external electrical current, i.e. electro-deposition
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3205Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
    • H01L21/321After treatment
    • H01L21/32115Planarisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/7684Smoothing; Planarisation
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/40Forming printed elements for providing electric connections to or between printed circuits
    • H05K3/42Plated through-holes or plated via connections
    • H05K3/423Plated through-holes or plated via connections characterised by electroplating method

Definitions

  • the present invention relates to the field of manufacturing of integrated circuits, and, more particularly, to the deposition of metal layers on semiconductor structures.
  • Integrated circuits comprise a large number of individual circuit elements, such as transistors, capacitors and resistors, formed on a semiconductor substrate.
  • the circuit elements are internally connected by means of metal lines to form complex circuits, like memory devices, logic devices and microprocessors.
  • these metal lines are frequently formed by means of a so-called damascene process, wherein, on a semiconductor substrate, an interlayer dielectric is deposited in which vias and trenches are formed. These vias and trenches are then filled with metal, e.g., copper, to provide electrical contact between the circuit elements. To this end, a metal layer is deposited.
  • metal e.g., copper
  • conductor metal the metal used for filling the vias and trenches.
  • Electroplating is used for the deposition of a conductor metal layer comprised of copper. Electroplating is an electrochemical process which can be performed in specialized plating cells.
  • a plating cell 100 comprises a container 101 , which is adapted to receive an electrolyte 102 .
  • An electrode 103 which is substantially comprised of the conductor metal, is provided within the container 101 .
  • the plating cell 100 further comprises a substrate holder 104 provided partially within the container 101 and being adapted to receive a semiconductor structure 105 .
  • the semiconductor structure 105 typically has a relatively thin conductive seed layer, such as, for example, a copper seed layer, formed above the surface of an insulating layer formed on the substrate.
  • a contact ring 106 provides electrical contact between the semiconductor structure 105 and the substrate holder 104 .
  • the electrode 103 and the substrate holder 104 are electrically connected to a power source 109 , which is connected to a control unit 1 10 .
  • the electrode 103 and the semiconductor structure 105 are in contact with the electrolyte 102 .
  • the electrolyte 102 comprises ions of a conductor metal. If the conductor metal is copper, the electrolyte may be, e.g., an aqueous solution of copper sulfate comprising CU 2+ and SO 4 2 ⁇ ions.
  • the control unit 110 controls the power source 109 to apply a current between the electrode 103 and the substrate holder 104 . A polarity of this current is such that the electrode 103 becomes an anode and the semiconductor structure 105 becomes a cathode.
  • atoms of the conductor metal are positively ionized and change from a solid state in the electrode 103 into a solvent state in the electrolyte 102 .
  • the semiconductor structure 105 positively charged ions of the conductor metal are discharged and change from the solvent state in the electrolyte to the solid state.
  • a metal layer 107 comprising the conductor metal is deposited on the surface of the semiconductor structure 105 .
  • a chemical mechanical polishing process is performed to remove excess metal deposited during the previous plating process to reliably fill the vias and trenches.
  • the semiconductor structure 105 is moved relative to a polishing pad.
  • Slurry is supplied to an interface between the semiconductor structure 105 and the polishing pad.
  • the slurry comprises a chemical compound reacting with the material or materials on the surface of the semiconductor structure 105 .
  • the reaction product is removed by abrasives contained in the slurry and/or the polishing pad. Thereby, the conductor metal is removed from elevations between the vias and trenches and the surface of the semiconductor structure 105 is planarized.
  • FIG. 2 a shows a schematic cross-sectional view of a semiconductor structure 200 .
  • an interlayer dielectric 201 a trench 204 and vias 205 , 206 are formed.
  • portions 210 - 213 adjacent the trench 204 and the vias 205 , 206 are denoted as “elevations.”
  • a barrier layer 202 is formed on the interlayer dielectric 201 .
  • the barrier layer 202 inhibits a diffusion of conductor metal into the interlayer dielectric 201 and increases the adhesive strength between the conductor metal and the interlayer dielectric 201 .
  • the semiconductor structure 200 further comprises a seed layer 203 containing the conductor metal.
  • the seed layer 203 improves the conductivity of the semiconductor structure 200 .
  • the seed layer 203 and the barrier layer 202 may be formed using methods known in the art, such as chemical vapor deposition (CVD) and physical vapor deposition (PVD).
  • FIG. 2 b shows a schematic cross-sectional view of the semiconductor structure 200 after the electroplating process.
  • a metal layer 207 has been formed on the surface of the semiconductor structure 200 .
  • electroplating is performed under conditions where growth of the metal layer 207 starts at the bottom of narrow recesses like vias 205 , 206 and rapidly progresses upwards. This may be effected by adding specialized additives to the electrolyte and/or by applying a pulsed current between the electrode and the semiconductor structure 200 . In a wide recess-like trench 204 , the metal layer 207 grows slower than in the vias 205 , 206 .
  • the metal layer 207 grows to a thickness d over the elevations 210 - 213 and the vias 205 , 206 . This is denoted as “overdeposition.”
  • FIG. 2 c shows the semiconductor structure 200 after the chemical mechanical polishing process. Portions of the metal layer 207 , portions of the seed layer 203 and portions of the barrier layer 202 have been removed to expose the elevations 210 - 213 .
  • electroplating is performed under overdeposition conditions where excess metal is deposited on elevations of the semiconductor structure in order to ensure that wide recesses are filled with metal. This excess metal is removed in a subsequent chemical mechanical polishing process.
  • a problem with conventional damascene processes is that a large volume of waste slurry that may be harmful to the environment is created while the excess metal is removed by means of chemical mechanical polishing.
  • Another problem with conventional damascene processes is that long process times are required for the chemical mechanical polishing process, leading to high operation costs.
  • Yet another problem with conventional damascene processes is that highly sophisticated chemical mechanical polishing technology must be developed and maintained.
  • Yet another problem with conventional damascene processes is that semiconductor structures may be scratched in the chemical mechanical polishing process.
  • mechanical load in the chemical mechanical polishing process may damage the interlayer dielectric, in particular if comparatively soft materials having a low dielectric constant are used.
  • the present invention is generally directed to a method of depositing a metal layer on a semiconductor structure where a metal layer is deposited by means of electroplating and the metal layer is subsequently smoothed in an electropolishing process.
  • a method of forming a layer of metal on a semiconductor structure comprises bringing an electrode into contact with an electrolyte and bringing the semiconductor structure into contact with the electrolyte.
  • a first current flowing from the electrode through the electrolyte to the semiconductor structure is applied.
  • the first current has a first amperage comprising a plurality of first positive pulses and a plurality of first negative pulses.
  • An integral of the first amperage over the first time interval has a first value greater than zero.
  • a second current flowing from the electrode through the electrolyte to the semiconductor structure is applied.
  • the second current has a second amperage.
  • An integral of the second amperage over the second time interval has a second value less than zero.
  • a method comprises providing a semiconductor structure comprising at least one recess and at least one elevation.
  • the semiconductor structure is subjected to an electroplating process to deposit a layer of metal on the semiconductor structure and to fill the recess with the metal.
  • the semiconductor structure is electropolished for preferentially removing the metal from the elevation.
  • the method further comprises chemical mechanical polishing the semiconductor structure. The chemical mechanical polishing removes a surplus of the metal from the elevation and planarizes a surface of the semiconductor structure.
  • a plating cell for depositing a layer of metal on a semiconductor structure comprises a container being adapted to receive an electrolyte.
  • An electrode is provided at least partially within the container.
  • a substrate holder is adapted to receive the semiconductor structure and to provide electrical contact to the semiconductor structure.
  • the substrate holder is provided at least partially within the container.
  • a power source is electrically connected to the electrode and to the substrate holder.
  • the plating cell also comprises a control unit being adapted to control the power source to apply in a first time interval a first current flowing from the electrode through the electrolyte to the semiconductor structure.
  • the first current has a first amperage comprising a plurality of first positive pulses and a plurality of first negative pulses.
  • the control unit is further adapted to control the power source to apply in a second time interval a second current flowing from the electrode through the electrolyte to the semiconductor structure.
  • the second current has a second amperage.
  • An integral of the second amperage over the second time interval has a second value less than zero.
  • FIG. 1 shows a sketch of an illustrative prior art plating cell for electroplating
  • FIGS. 2 a - 2 c show schematic cross-sectional views of a semiconductor structure in subsequent stages of a prior art damascene process
  • FIG. 3 shows the time dependence of an amperage of a current between an electrode and a semiconductor structure in a method according to an embodiment of the present invention
  • FIG. 4 shows a schematic cross-sectional view of a semiconductor structure in a stage of a method according to an embodiment of the present invention
  • FIGS. 5 a - 5 b show the time dependence of an amperage of a current between an electrode and a semiconductor structure in electroplating processes in methods according to embodiments of the present invention.
  • FIGS. 6 a - 6 b show the time dependence of an amperage of a current between an electrode and a semiconductor structure in electropolishing processes in methods according to embodiments of the present invention.
  • the present invention allows the deposition of a metal layer to fill recesses on a semiconductor structure with reduced overdeposition.
  • the semiconductor structure is electroplated to form a layer of metal which fills recesses like trenches and vias. Then, the semiconductor structure is electropolished. Electropolishing preferentially removes metal from elevations of the semiconductor structure. This effect may be used to advantageously reduce the thickness of the metal layer over the elevations, while the recesses remain filled with metal. In a subsequent chemical mechanical polishing process, only a thin metal layer must be removed to expose the elevations. Thus, the demands on chemical mechanical polishing and potential adverse effects of chemical mechanical polishing to the semiconductor structure may be reduced significantly.
  • a method of forming a layer of metal on a semiconductor substrate is performed in a plating cell, as shown in FIG. 1.
  • a semiconductor structure 105 is provided.
  • the semiconductor structure 105 is a wafer comprising a plurality of circuit elements, such as transistors, capacitors and resistors.
  • an interlayer dielectric is deposited which may comprise silicon dioxide (SiO 2 ) or a material having a low dielectric constant like silicon oxyfluoride, hydrogenated silsesquioxane or fluorinated polyimide.
  • the interlayer dielectric is patterned by etching vias and trenches. Vias can be provided at the bottom of a trench.
  • a barrier layer comprising, e.g., tantalum, tantalum nitride, titanium or titanium nitride and an electrically conductive seed layer are formed.
  • the seed layer may comprise the conductor metal.
  • the formation of these layers may be performed using known methods like chemical vapor deposition or physical vapor deposition. Alternatively, the seed layer can be formed by means of electroless deposition.
  • An electrode 103 comprising the conductor metal is brought into contact with an electrolyte 102 . This can be done by immersing the electrode 103 into an electrolyte bath, in particular by providing the electrode 103 in a container 101 which is filled with the electrolyte 102 .
  • the electrode 103 is immersed only partially into the electrolyte 102 .
  • the electrode 103 can protrude from a surface of the electrolyte 102 or may be integrated into a wall of the container 101 .
  • any other configuration of presently available plating tools or future tool generations may also be used.
  • the conductor metal can comprise copper.
  • the conductor metal may comprise aluminum, tungsten, or a noble metal like gold, silver or platinum.
  • the electrolyte 102 comprises ions of the conductor metal. Usually, solved metal ions are positively charged.
  • the electrolyte 102 may comprise a solution of a sulfate, a halogenide (e.g., a chloride), a hydroxide or a cyanide of the conductor metal.
  • the electrolyte 102 may comprise an aqueous solution of copper sulfate (CuSO 4 ), which dissociates into Cu 2+ ions and SO 4 2 ⁇ ions.
  • CuSO 4 copper sulfate
  • the electrolyte 102 may also comprise an acid increasing its conductivity, e.g., sulfuric acid (H 2 SO 4 ).
  • the electrolyte may comprise additives like a polyether, e.g., DAG polymer or polyalkylene glycol, and/or an organic sulfide, e.g., Bis(3-sulfopropyl)-disodium-sulfonate and/or a nitrogen compound and/or polyethylenglycole and/or polypropylenglycole and/or polymer phenazonium derivates and/or dithiocarbaminacid derivates.
  • a polyether e.g., DAG polymer or polyalkylene glycol
  • an organic sulfide e.g., Bis(3-sulfopropyl)-disodium-sulfonate
  • the semiconductor substrate 105 is fixed to a substrate holder 104 .
  • An electrically conductive contact ring 106 may be used to provide electrical contact between the seed layer and the substrate holder 104 .
  • the semiconductor substrate 105 is brought into contact with the electrolyte 102 . This can be done by moving the substrate holder 104 towards the surface of the electrolyte 102 until the semiconductor structure 105 is at least partially immersed into the electrolyte 102 .
  • the semiconductor structure 105 may be held close to the electrolyte surface such that only the patterned surface of the semiconductor structure 105 is wetted by the electrolyte 102 whereas its reverse side remains dry. In other embodiments, the semiconductor structure 105 can be totally immersed into the electrolyte 102 .
  • a current is applied between the electrode 103 and the semiconductor structure 105 . This can be done by controlling a power source 109 being connected to the electrode 103 and the semiconductor structure 105 .
  • the current flows in a current direction from the power source 109 to the electrode 103 , from the electrode 103 through the electrolyte 102 to the semiconductor structure 105 , and from the semiconductor structure 105 via the substrate holder 104 back to the power source 109 .
  • the current has an amperage I(t), which may vary as a function of time t.
  • the amperage I(t) may be zero, greater than zero (positive) or less than zero (negative).
  • FIG. 3 shows the dependence of the current I(t) on time t in a method according to an embodiment of the present invention.
  • the current applied in the first time interval (denoted as “first current” in the following) has an amperage comprising a plurality of first positive pulses 301 - 304 and a plurality of first negative pulses 305 - 308 . Each first positive pulse is followed by a first negative pulse.
  • a positive pulse is created by applying a current having a positive amperage for a short time.
  • a negative pulse is created by applying a current having a negative amperage for a short time.
  • a current having an amperage I 1 greater than zero is applied for a time ⁇ 1 .
  • a current having an amperage I 2 less than zero is applied for a time ⁇ 2 .
  • the first positive pulses and the first negative pulses have a substantially rectangular shape. If a number N 1 of positive and negative pulses is applied, an integral of the amperage I(t) of the first current over the first time interval has a first value N 1 (I 1 ⁇ 1 +I 2 ⁇ 2 ). In an electroplating process, this first value must be positive, which corresponds to the condition
  • the first positive pulses 301 - 304 can have an amperage I 1 of about 4 amperes to about 10 amperes and may be applied for a time ⁇ 1 of about 60 milliseconds to about 120 milliseconds.
  • the first negative pulses can have an amperage I 2 of about 2 amperes to about 6 amperes and may be applied for a time ⁇ 2 of about 5 milliseconds to about 30 milliseconds.
  • the number N 1 of first positive and first negative pulses can be about several thousand pulses.
  • the first time interval may have a duration of about one minute to about five minutes.
  • both the individual positive pulses and the individual negative pulses may have different amperages and the durations of the individual pulses may be different.
  • the number of first positive and first negative pulses need not be equal.
  • a first positive pulse may be followed by a plurality of first negative pulses.
  • a first negative pulse may be followed by a plurality of first positive pulses.
  • an electropolishing process is performed.
  • an amperage of a current applied in the second time interval (denoted as “second current” in the following) comprises a plurality of second negative pulses 309 - 313 .
  • each of the second negative pulses 309 - 313 has a duration ⁇ 3 and an amperage I 3 less than zero.
  • N 3 of second negative pulses is applied in the second time interval
  • an integral of the amperage of the second current over the second time interval has a second value N 3 I 3 ⁇ 3 . Since the second value is less than zero, conductor metal is removed from the semiconductor structure 105 .
  • an absolute of the first value is greater than an absolute of the second value, such that a part of the conductor metal remains on the semiconductor structure 105 .
  • the second time interval may have a duration of more than thirty seconds.
  • the second negative pulses may have a duration ⁇ 3 of about one millisecond to about 30 milliseconds and an amperage I 3 of about 6 amperes to about 15 amperes.
  • the number N 3 of second negative pulses may be about 1000.
  • FIG. 4 shows a schematic cross-sectional view of a semiconductor structure 400 which comprises a trench 404 and vias 405 , 406 formed in an interlayer dielectric 401 .
  • a barrier layer 402 and a seed layer 403 are formed on the interlayer dielectric 401 .
  • a metal layer 407 is deposited.
  • the dashed line 409 schematically shows the extension of the metal layer 407 after the electroplating process. Since there is overdeposition, the metal layer 407 on elevations 410 - 413 between the trench 404 and the vias 405 , 406 has a thickness d.
  • a portion 408 of the metal layer 407 is removed.
  • Metal is preferentially removed from the elevations 410 - 413 , while the removal of material in portions of the metal layer 407 above the trench 404 occurs at a lower rate.
  • This effect is believed to be due to the fact that the electric field is strongest where the distance between the electrode and the surface of the metal layer 407 is minimal, which is the case in the elevated portions 410 - 413 of the semiconductor structure 400 . Where the electric field is strongest, the current density is also strongest, resulting in the highest removal rate in that area.
  • the electropolishing process smoothens the surface of the metal layer 407 . If, after electropolishing, the amount of metal remaining in the trench 404 is just sufficient to fill the trench 404 , the thickness of a metal layer left on the elevations 410 - 413 of the semiconductor structure 400 is considerably smaller than in a conventional damascene process.
  • the semiconductor structure 105 , 400 is removed from the plating cell 100 and a chemical mechanical polishing process is performed. Thereby, a surplus of the metal layer 407 and portions of the seed layer 403 and the barrier layer 402 are removed from the elevations 410 - 413 , the elevations 410 - 413 are exposed and the surface of the semiconductor structure 400 is planarized. Thus, a semiconductor structure similar to that shown in FIG. 2 c is obtained.
  • the thickness of the metal layer that must be removed from the elevations of the semiconductor structure is smaller than in a damascene process according to the state of the art, the demands on the chemical mechanical polishing process in a method according to the present invention are significantly reduced.
  • the cost of operation of a chemical mechanical polishing device and the risk of adverse effects of chemical mechanical polishing to the semiconductor structure are advantageously minimized.
  • the amperage I f,a (t) comprises a plurality of positive pulses 501 - 508 . Each pulse has an amperage I 4 greater than zero and a duration ⁇ 4 . If a number N 4 of positive pulses is applied in the first time interval, an integral of the amperage I f,a (t) of the first current over the first time interval has a value N 4 I 4 ⁇ 4 .
  • the individual positive pulses 501 - 508 may have different amperages and/or different durations.
  • the amperage I f,b (t) depends on time t like
  • a 1 is an amplitude of an AC component of the current
  • ⁇ 1 is an angular frequency of the AC component
  • ⁇ 1 is a phase shift
  • B 1 is an offset greater than zero.
  • An absolute of the amperage A 1 is greater than the offset B 1 . Therefore, the amperage I f,b (t) comprises both positive pulses 509 - 512 and negative pulses 513 - 515 .
  • the absolute of the amplitude A 1 may be equal to the offset B 1 .
  • the amperage I f,b (t) comprises only positive pulses:
  • the absolute of the amplitude A 1 may also be smaller than the offset B 1 such that the amperage I f,b (t) is always positive during the first time interval.
  • the amperage I s,a (t) comprises a plurality of negative pulses 601 - 604 and a plurality of positive pulses 605 - 608 . Each positive pulse is followed by a negative pulse.
  • the negative pulses 601 - 604 have an amperage I 5 less than zero and a duration ⁇ 5 .
  • the positive pulses have an amperage I 6 greater than zero and a duration ⁇ 6 .
  • an integral of the amperage I s,a (t) over the second time interval has a value N 6 (I 6 ⁇ 6 +I 5 ⁇ 5 ). In electropolishing, this value must be less than zero, which is the case if
  • FIG. 6 b shows an amperage I s,b (t) of a second current applied in a second time interval from t 2 to t 3 where electropolishing is performed in a method according to a further embodiment of the present invention.
  • the amperage I s,b (t) has a sinusoidal time dependence
  • the amperage I s,b (t) comprises a plurality of negative pulses 609 - 611 , but no positive pulses.
  • the absolute of the amplitude A 2 may be greater than the absolute of the offset B 2 such that the amperage I s,b (t) comprises positive pulses in addition to the negative pulses 609 - 611 .
  • the absolute of the amplitude A 2 may be smaller than the absolute of the offset B 2 such that the amperage I s,b (t) is always positive in the second time interval.
  • the amperage of the first current may be substantially constant and greater than zero during the first time interval, and/or the amperage of the second current may be substantially constant and less than zero during the second time interval.
  • a second electroplating process is performed after the electropolishing process. This can be done by applying in a third time interval a third current flowing from the electrode 103 through the electrolyte 102 to the semiconductor structure 105 .
  • An amperage of the third current can have a time dependence similar to the amperage of the first current in any of the embodiments described above. In other embodiments, durations and/or amperages of pulses and/or the shape of pulses may differ from that used in the first current.
  • the second electroplating process may be followed by a second electropolishing process. This can be done by applying in a fourth time interval a fourth current.
  • An amperage of the fourth current can have a time dependence similar to the amperage of the second current in the embodiments described above. In other embodiments, durations and/or amperages of pulses and/or the shape of pulses may differ from that used in the second current.
  • a plating cell according to an embodiment of the present invention may have an assembly as shown in FIG. 1.
  • the plating cell 100 comprises a container 101 being adapted to receive an electrolyte 102 , an electrode 103 and a substrate holder 104 .
  • the substrate holder 104 is adapted to receive a semiconductor structure 105 and to provide electrical contact to the semiconductor structure 105 .
  • a contact ring 106 provides electrical contact between the conductive seed layer formed above the semiconductor structure 105 and the substrate holder 104 .
  • a power source 109 is connected to the electrode 103 and the substrate holder 104 .
  • a control unit 110 is adapted to control the power source 109 to apply currents between the electrode 103 and the semiconductor structure 105 for depositing a metal layer 107 on the semiconductor structure 105 in an electroplating process and for smoothening the metal layer 107 in an electropolishing process.
  • the control unit can be adapted to apply currents whose amperage has a time dependence as in the methods according to the present invention previously described.
  • the performance of a method according to the present invention may be influenced by process parameters like a temperature of the electrolyte, the time dependence of applied currents, in particular amperages and durations of pulses, numbers of applied pulses and angular frequencies, the geometrical arrangement of components of the plating cell, concentrations of components of the electrolyte, in particular concentrations of conductor metal ions and additives, and the conductivity of the electrolyte.
  • Measures for the performance of a method according to the present invention are the total process time required to deposit the metal layer, the likelihood of the formation of trapped voids filled with electrolyte in narrow vias and the roughness of the metal layer which is obtained after the electropolishing process.
  • the total process time may be controlled by varying amperages of currents applied in the electroplating and the electropolishing process. Reducing the total process time advantageously increases the throughput of a plating cell and reduces costs of operation of the plating cell.
  • Trapped voids adversely affect the conductive properties of vias filled with metal.
  • the likelihood of the formation of trapped voids may be reduced significantly if the amperage of the first current applied in the electropolishing process comprises both positive and negative pulses, as in the embodiments described with reference to FIGS. 4 and 6b, and/or by adding additives to the electrolyte.
  • the likelihood of a failure of interconnects in the completed semiconductor structure may be advantageously reduced.
  • Reducing the roughness of the metal layer obtained at the end of the electropolishing process advantageously reduces the amount of conductor metal that must be removed in chemical mechanical polishing.
  • applying a current comprising negative pulses in the second time interval where electropolishing is formed leads to an effective removal of excess metal in regions above the elevations of the semiconductor structure.
  • Embodiments of the present invention may include an optimization of the process parameters.
  • Test structures comprising vias and/or trenches of various diameters and depths may be used to study the effects of a variation of the process parameters on the performance of the method according to the present invention.
  • a test structure may be investigated by means of microscopy, e.g., optical microscopy and/or electron microscopy, and/or by means of measurements of electric characteristics of the test structure, e.g., the conductivity of an electrical path comprising at least one via and/or at least one trench filled with metal. These investigations may be performed after the completion of a sequence of electroplating, electropolishing and chemical mechanical polishing.
  • a method of forming a layer of metal on a semiconductor structure according to the present invention may be interrupted to investigate the test structure.
  • electroplating and electropolishing need not be performed in the same electrolyte bath as in the embodiments described above.
  • the semiconductor structure in the electroplating process, the semiconductor structure is brought into contact with a first electrolyte. Subsequently, the semiconductor structure is removed from the first electrolyte and brought into contact with a second electrolyte.
  • the first and the second electrolyte may differ in the concentration of components like conductor metal ions, acids and/or additives.
  • the first and the second electrolyte may have a different temperature and/or a different conductivity.
  • the electroplating process and the electropolishing process may be performed in plating cells having a different geometrical arrangement of the electrode and the semiconductor structure.
  • Bringing the semiconductor structure and/or the electrode into contact with an electrolyte need not comprise immersing the semiconductor structure and/or the electrode in the electrolyte.
  • a spray of electrolyte may be used.

Abstract

The present invention relates to a method and an apparatus for depositing a metal layer on a semiconductor structure. A semiconductor structure comprising at least one recess and at least one elevation is provided. The semiconductor structure is electroplated for depositing a layer of metal and for filling at least one recess with metal. The semiconductor structure is electropolished for preferentially removing the metal from at least one elevation, and chemical mechanical polishing is performed to remove a surplus of the metal from at least one elevation and for planarizing a surface of the semiconductor structure. The present invention advantageously allows the reduction of the demands on the chemical mechanical polishing process.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention [0001]
  • The present invention relates to the field of manufacturing of integrated circuits, and, more particularly, to the deposition of metal layers on semiconductor structures. [0002]
  • 2. Description of the Related Art [0003]
  • Integrated circuits comprise a large number of individual circuit elements, such as transistors, capacitors and resistors, formed on a semiconductor substrate. The circuit elements are internally connected by means of metal lines to form complex circuits, like memory devices, logic devices and microprocessors. [0004]
  • In modern integrated circuits, these metal lines are frequently formed by means of a so-called damascene process, wherein, on a semiconductor substrate, an interlayer dielectric is deposited in which vias and trenches are formed. These vias and trenches are then filled with metal, e.g., copper, to provide electrical contact between the circuit elements. To this end, a metal layer is deposited. In the following, the metal used for filling the vias and trenches will be denoted as “conductor metal.”[0005]
  • Frequently, electroplating is used for the deposition of a conductor metal layer comprised of copper. Electroplating is an electrochemical process which can be performed in specialized plating cells. [0006]
  • A plating cell according to the state of the art is described with reference to FIG. 1. A [0007] plating cell 100 comprises a container 101, which is adapted to receive an electrolyte 102. An electrode 103, which is substantially comprised of the conductor metal, is provided within the container 101. The plating cell 100 further comprises a substrate holder 104 provided partially within the container 101 and being adapted to receive a semiconductor structure 105. The semiconductor structure 105 typically has a relatively thin conductive seed layer, such as, for example, a copper seed layer, formed above the surface of an insulating layer formed on the substrate. A contact ring 106 provides electrical contact between the semiconductor structure 105 and the substrate holder 104. The electrode 103 and the substrate holder 104 are electrically connected to a power source 109, which is connected to a control unit 1 10.
  • In operation, the [0008] electrode 103 and the semiconductor structure 105 are in contact with the electrolyte 102. The electrolyte 102 comprises ions of a conductor metal. If the conductor metal is copper, the electrolyte may be, e.g., an aqueous solution of copper sulfate comprising CU2+and SO4 2−ions. The control unit 110 controls the power source 109 to apply a current between the electrode 103 and the substrate holder 104. A polarity of this current is such that the electrode 103 becomes an anode and the semiconductor structure 105 becomes a cathode. At the electrode 103, atoms of the conductor metal are positively ionized and change from a solid state in the electrode 103 into a solvent state in the electrolyte 102. At the semiconductor structure 105, positively charged ions of the conductor metal are discharged and change from the solvent state in the electrolyte to the solid state. In the course of time, a metal layer 107 comprising the conductor metal is deposited on the surface of the semiconductor structure 105.
  • As a further step of the damascene technique, a chemical mechanical polishing process is performed to remove excess metal deposited during the previous plating process to reliably fill the vias and trenches. In chemical mechanical polishing, the [0009] semiconductor structure 105 is moved relative to a polishing pad. Slurry is supplied to an interface between the semiconductor structure 105 and the polishing pad. The slurry comprises a chemical compound reacting with the material or materials on the surface of the semiconductor structure 105. The reaction product is removed by abrasives contained in the slurry and/or the polishing pad. Thereby, the conductor metal is removed from elevations between the vias and trenches and the surface of the semiconductor structure 105 is planarized.
  • The damascene process is explained in more detail with reference to FIGS. 2[0010] a-2 c. FIG. 2a shows a schematic cross-sectional view of a semiconductor structure 200. In an interlayer dielectric 201, a trench 204 and vias 205, 206 are formed. In the following, portions 210-213 adjacent the trench 204 and the vias 205, 206 are denoted as “elevations.”A barrier layer 202 is formed on the interlayer dielectric 201. The barrier layer 202 inhibits a diffusion of conductor metal into the interlayer dielectric 201 and increases the adhesive strength between the conductor metal and the interlayer dielectric 201. The semiconductor structure 200 further comprises a seed layer 203 containing the conductor metal. In electroplating, the seed layer 203 improves the conductivity of the semiconductor structure 200. The seed layer 203 and the barrier layer 202 may be formed using methods known in the art, such as chemical vapor deposition (CVD) and physical vapor deposition (PVD).
  • FIG. 2[0011] b shows a schematic cross-sectional view of the semiconductor structure 200 after the electroplating process. A metal layer 207 has been formed on the surface of the semiconductor structure 200. Typically, electroplating is performed under conditions where growth of the metal layer 207 starts at the bottom of narrow recesses like vias 205, 206 and rapidly progresses upwards. This may be effected by adding specialized additives to the electrolyte and/or by applying a pulsed current between the electrode and the semiconductor structure 200. In a wide recess-like trench 204, the metal layer 207 grows slower than in the vias 205, 206. In order to completely fill the trench 204 with conductor metal, electroplating must be continued after the filling of the vias 205, 206. In doing so, the metal layer 207 grows to a thickness d over the elevations 210-213 and the vias 205, 206. This is denoted as “overdeposition.”
  • FIG. 2[0012] c shows the semiconductor structure 200 after the chemical mechanical polishing process. Portions of the metal layer 207, portions of the seed layer 203 and portions of the barrier layer 202 have been removed to expose the elevations 210-213.
  • In summary, in conventional damascene processes, electroplating is performed under overdeposition conditions where excess metal is deposited on elevations of the semiconductor structure in order to ensure that wide recesses are filled with metal. This excess metal is removed in a subsequent chemical mechanical polishing process. [0013]
  • A problem with conventional damascene processes is that a large volume of waste slurry that may be harmful to the environment is created while the excess metal is removed by means of chemical mechanical polishing. Another problem with conventional damascene processes is that long process times are required for the chemical mechanical polishing process, leading to high operation costs. Yet another problem with conventional damascene processes is that highly sophisticated chemical mechanical polishing technology must be developed and maintained. Yet another problem with conventional damascene processes is that semiconductor structures may be scratched in the chemical mechanical polishing process. Yet another problem with conventional damascene processes is that mechanical load in the chemical mechanical polishing process may damage the interlayer dielectric, in particular if comparatively soft materials having a low dielectric constant are used. [0014]
  • In view of the above-mentioned problems, a need exists for a method of depositing a metal layer on a semiconductor structure with reduced overdeposition. The present invention is directed to various methods and systems that may solve or reduce one or more of the problems identified above. [0015]
  • SUMMARY OF THE INVENTION
  • The present invention is generally directed to a method of depositing a metal layer on a semiconductor structure where a metal layer is deposited by means of electroplating and the metal layer is subsequently smoothed in an electropolishing process. [0016]
  • According to an illustrative embodiment of the present invention, a method of forming a layer of metal on a semiconductor structure comprises bringing an electrode into contact with an electrolyte and bringing the semiconductor structure into contact with the electrolyte. In a first time interval, a first current flowing from the electrode through the electrolyte to the semiconductor structure is applied. The first current has a first amperage comprising a plurality of first positive pulses and a plurality of first negative pulses. An integral of the first amperage over the first time interval has a first value greater than zero. In a second time interval, a second current flowing from the electrode through the electrolyte to the semiconductor structure is applied. The second current has a second amperage. An integral of the second amperage over the second time interval has a second value less than zero. [0017]
  • According to another illustrative embodiment of the present invention, a method comprises providing a semiconductor structure comprising at least one recess and at least one elevation. The semiconductor structure is subjected to an electroplating process to deposit a layer of metal on the semiconductor structure and to fill the recess with the metal. The semiconductor structure is electropolished for preferentially removing the metal from the elevation. The method further comprises chemical mechanical polishing the semiconductor structure. The chemical mechanical polishing removes a surplus of the metal from the elevation and planarizes a surface of the semiconductor structure. [0018]
  • According to yet another illustrative embodiment of the present invention, a plating cell for depositing a layer of metal on a semiconductor structure comprises a container being adapted to receive an electrolyte. An electrode is provided at least partially within the container. A substrate holder is adapted to receive the semiconductor structure and to provide electrical contact to the semiconductor structure. The substrate holder is provided at least partially within the container. A power source is electrically connected to the electrode and to the substrate holder. The plating cell also comprises a control unit being adapted to control the power source to apply in a first time interval a first current flowing from the electrode through the electrolyte to the semiconductor structure. The first current has a first amperage comprising a plurality of first positive pulses and a plurality of first negative pulses. An integral of the first amperage over the first time interval has a first value greater than zero. The control unit is further adapted to control the power source to apply in a second time interval a second current flowing from the electrode through the electrolyte to the semiconductor structure. The second current has a second amperage. An integral of the second amperage over the second time interval has a second value less than zero. [0019]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The invention may be understood by reference to the following description taken in conjunction with the accompanying drawings, in which like reference numerals identify like elements, and in which: [0020]
  • FIG. 1 shows a sketch of an illustrative prior art plating cell for electroplating; [0021]
  • FIGS. 2[0022] a-2 c show schematic cross-sectional views of a semiconductor structure in subsequent stages of a prior art damascene process;
  • FIG. 3 shows the time dependence of an amperage of a current between an electrode and a semiconductor structure in a method according to an embodiment of the present invention; [0023]
  • FIG. 4 shows a schematic cross-sectional view of a semiconductor structure in a stage of a method according to an embodiment of the present invention; [0024]
  • FIGS. 5[0025] a-5 b show the time dependence of an amperage of a current between an electrode and a semiconductor structure in electroplating processes in methods according to embodiments of the present invention; and
  • FIGS. 6[0026] a-6 b show the time dependence of an amperage of a current between an electrode and a semiconductor structure in electropolishing processes in methods according to embodiments of the present invention.
  • While the invention is susceptible to various modifications and alternative forms, specific embodiments thereof have been shown by way of example in the drawings and are herein described in detail. It should be understood, however, that the description herein of specific embodiments is not intended to limit the invention to the particular forms disclosed, but on the contrary, the intention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the appended claims. [0027]
  • DETAILED DESCRIPTION OF THE INVENTION
  • Illustrative embodiments of the invention are described below. In the interest of clarity, not all features of an actual implementation are described in this specification. It will of course be appreciated that in the development of any such actual embodiment, numerous implementation-specific decisions must be made to achieve the developers' specific goals, such as compliance with system-related and business-related constraints, which will vary from one implementation to another. Moreover, it will be appreciated that such a development effort might be complex and time-consuming, but would nevertheless be a routine undertaking for those of ordinary skill in the art having the benefit of this disclosure. [0028]
  • The present invention will now be described with reference to the attached figures. Although the various regions and structures of a semiconductor device are depicted in the drawings as having very precise, sharp configurations and profiles, those skilled in the art recognize that, in reality, these regions and structures are not as precise as indicated in the drawings. Additionally, the relative sizes of the various features and doped regions depicted in the drawings may be exaggerated or reduced as compared to the size of those features or regions on fabricated devices. Nevertheless, the attached drawings are included to describe and explain illustrative examples of the present invention. The words and phrases used herein should be understood and interpreted to have a meaning consistent with the understanding of those words and phrases by those skilled in the relevant art. No special definition of a term or phrase, i.e., a definition that is different from the ordinary and customary meaning as understood by those skilled in the art, is intended to be implied by consistent usage of the term or phrase herein. To the extent that a term or phrase is intended to have a special meaning, i.e., a meaning other than that understood by skilled artisans, such a special definition will be expressly set forth in the specification in a definitional manner that directly and unequivocally provides the special definition for the term or phrase. [0029]
  • The present invention allows the deposition of a metal layer to fill recesses on a semiconductor structure with reduced overdeposition. The semiconductor structure is electroplated to form a layer of metal which fills recesses like trenches and vias. Then, the semiconductor structure is electropolished. Electropolishing preferentially removes metal from elevations of the semiconductor structure. This effect may be used to advantageously reduce the thickness of the metal layer over the elevations, while the recesses remain filled with metal. In a subsequent chemical mechanical polishing process, only a thin metal layer must be removed to expose the elevations. Thus, the demands on chemical mechanical polishing and potential adverse effects of chemical mechanical polishing to the semiconductor structure may be reduced significantly. [0030]
  • In embodiments of the present invention, a method of forming a layer of metal on a semiconductor substrate is performed in a plating cell, as shown in FIG. 1. A [0031] semiconductor structure 105 is provided. In particular embodiments of the present invention, the semiconductor structure 105 is a wafer comprising a plurality of circuit elements, such as transistors, capacitors and resistors. On top of the circuit elements, an interlayer dielectric is deposited which may comprise silicon dioxide (SiO2) or a material having a low dielectric constant like silicon oxyfluoride, hydrogenated silsesquioxane or fluorinated polyimide. The interlayer dielectric is patterned by etching vias and trenches. Vias can be provided at the bottom of a trench. After the completion of the damascene process, these vias are filled with metal and provide electrical contact between a metal line formed in the trench and a circuit element below the trench. On the interlayer dielectric, a barrier layer comprising, e.g., tantalum, tantalum nitride, titanium or titanium nitride and an electrically conductive seed layer are formed. The seed layer may comprise the conductor metal. The formation of these layers may be performed using known methods like chemical vapor deposition or physical vapor deposition. Alternatively, the seed layer can be formed by means of electroless deposition.
  • An [0032] electrode 103 comprising the conductor metal is brought into contact with an electrolyte 102. This can be done by immersing the electrode 103 into an electrolyte bath, in particular by providing the electrode 103 in a container 101 which is filled with the electrolyte 102.
  • In other embodiments, the [0033] electrode 103 is immersed only partially into the electrolyte 102. The electrode 103 can protrude from a surface of the electrolyte 102 or may be integrated into a wall of the container 101. However, any other configuration of presently available plating tools or future tool generations may also be used.
  • The conductor metal can comprise copper. In other embodiments, the conductor metal may comprise aluminum, tungsten, or a noble metal like gold, silver or platinum. The [0034] electrolyte 102 comprises ions of the conductor metal. Usually, solved metal ions are positively charged. In particular, the electrolyte 102 may comprise a solution of a sulfate, a halogenide (e.g., a chloride), a hydroxide or a cyanide of the conductor metal. If the conductor metal is copper, the electrolyte 102 may comprise an aqueous solution of copper sulfate (CuSO4), which dissociates into Cu2+ions and SO4 2−ions. The electrolyte 102 may also comprise an acid increasing its conductivity, e.g., sulfuric acid (H2SO4). The electrolyte may comprise additives like a polyether, e.g., DAG polymer or polyalkylene glycol, and/or an organic sulfide, e.g., Bis(3-sulfopropyl)-disodium-sulfonate and/or a nitrogen compound and/or polyethylenglycole and/or polypropylenglycole and/or polymer phenazonium derivates and/or dithiocarbaminacid derivates.
  • The [0035] semiconductor substrate 105 is fixed to a substrate holder 104. An electrically conductive contact ring 106 may be used to provide electrical contact between the seed layer and the substrate holder 104. Subsequently, the semiconductor substrate 105 is brought into contact with the electrolyte 102. This can be done by moving the substrate holder 104 towards the surface of the electrolyte 102 until the semiconductor structure 105 is at least partially immersed into the electrolyte 102. The semiconductor structure 105 may be held close to the electrolyte surface such that only the patterned surface of the semiconductor structure 105 is wetted by the electrolyte 102 whereas its reverse side remains dry. In other embodiments, the semiconductor structure 105 can be totally immersed into the electrolyte 102.
  • A current is applied between the [0036] electrode 103 and the semiconductor structure 105. This can be done by controlling a power source 109 being connected to the electrode 103 and the semiconductor structure 105. The current flows in a current direction from the power source 109 to the electrode 103, from the electrode 103 through the electrolyte 102 to the semiconductor structure 105, and from the semiconductor structure 105 via the substrate holder 104 back to the power source 109. The current has an amperage I(t), which may vary as a function of time t. The amperage I(t) may be zero, greater than zero (positive) or less than zero (negative). Since we have defined the current direction as the direction from the electrode 103 to the semiconductor structure 105, if the amperage I(t) is positive, the electrode 103 is an anode, the semiconductor structure 105 is a cathode, and positively charged ions (e.g., metal ions) in the electrolyte move toward the semiconductor structure 105. Conversely, if the amperage I(t) is negative, the semiconductor structure 105 is an anode, the electrode 103 is a cathode, and positively charged ions move away from the semiconductor structure 105. According to Faraday's law, in an infinitesimal time interval dt, a mass dM = I ( t ) dt m n F ( 1 )
    Figure US20040188260A1-20040930-M00001
  • of the conductor metal is transported from the [0037] electrode 103 to the semiconductor structure 105. F=4.6487×104 As/mol is Faraday's constant, M is a molar mass of the conductor metal, and n is a number of electrons needed to discharge an ion of the conductor metal. Consequently, in a time interval from t=τ1 to t=τ2, a mass M = m n F τ 1 τ 2 I ( t ) t ( 2 )
    Figure US20040188260A1-20040930-M00002
  • is transported. If the integral of the amperage I(t) on the right hand side of equation (2) has a value greater than zero, m is positive. Consequently, in the time interval from τ[0038] 1 to τ2, conductor metal is deposited on the semiconductor structure. This is the case if an electroplating process is performed. Conversely, if the integral has a value less than zero, in the time interval from τ1 to τ2, conductor metal is removed from the semiconductor structure 105 and transported towards the electrode 103. This process is denoted as “electropolishing.”
  • FIG. 3 shows the dependence of the current I(t) on time t in a method according to an embodiment of the present invention. In a first time interval from t=t[0039] 0 to t=t1, an electroplating process is performed. The current applied in the first time interval (denoted as “first current” in the following) has an amperage comprising a plurality of first positive pulses 301-304 and a plurality of first negative pulses 305-308. Each first positive pulse is followed by a first negative pulse.
  • A positive pulse is created by applying a current having a positive amperage for a short time. Conversely, a negative pulse is created by applying a current having a negative amperage for a short time. It is to be noted that the number of pulses shown in the figures of the present application is merely illustrative; in practice, the number of applied pulses can be much greater. [0040]
  • In the embodiment described with reference to FIG. 3, in each of the first positive pulses [0041] 301-304, a current having an amperage I1 greater than zero is applied for a time θ1. In each of the first negative pulses 305-308, a current having an amperage I2 less than zero is applied for a time θ2. Thus, the first positive pulses and the first negative pulses have a substantially rectangular shape. If a number N1of positive and negative pulses is applied, an integral of the amperage I(t) of the first current over the first time interval has a first value N1 (I1θ1+I2θ2). In an electroplating process, this first value must be positive, which corresponds to the condition |I11>|I22.
  • The first positive pulses [0042] 301-304 can have an amperage I1 of about 4 amperes to about 10 amperes and may be applied for a time θ1 of about 60 milliseconds to about 120 milliseconds. The first negative pulses can have an amperage I2 of about 2 amperes to about 6 amperes and may be applied for a time θ2 of about 5 milliseconds to about 30 milliseconds. The number N1 of first positive and first negative pulses can be about several thousand pulses. The first time interval may have a duration of about one minute to about five minutes.
  • In other embodiments of the present invention, both the individual positive pulses and the individual negative pulses may have different amperages and the durations of the individual pulses may be different. The number of first positive and first negative pulses need not be equal. A first positive pulse may be followed by a plurality of first negative pulses. Alternatively, a first negative pulse may be followed by a plurality of first positive pulses. [0043]
  • After the electroplating process, in a second time interval from t[0044] 2 to t3, an electropolishing process is performed. In the embodiment described with reference to FIG. 3, an amperage of a current applied in the second time interval (denoted as “second current” in the following) comprises a plurality of second negative pulses 309-313. In one embodiment, each of the second negative pulses 309-313 has a duration θ3 and an amperage I3 less than zero. If a number N3 of second negative pulses is applied in the second time interval, an integral of the amperage of the second current over the second time interval has a second value N3I3θ3. Since the second value is less than zero, conductor metal is removed from the semiconductor structure 105. Preferably, an absolute of the first value is greater than an absolute of the second value, such that a part of the conductor metal remains on the semiconductor structure 105.
  • The second time interval may have a duration of more than thirty seconds. The second negative pulses may have a duration θ[0045] 3 of about one millisecond to about 30 milliseconds and an amperage I3 of about 6 amperes to about 15 amperes. The number N3 of second negative pulses may be about 1000.
  • The features of a metal film deposited by means of a method according to an embodiment of the present invention are described with reference to FIG. 4. FIG. 4 shows a schematic cross-sectional view of a [0046] semiconductor structure 400 which comprises a trench 404 and vias 405, 406 formed in an interlayer dielectric 401. A barrier layer 402 and a seed layer 403 are formed on the interlayer dielectric 401. In the electroplating process, a metal layer 407 is deposited. Thereby, the trench 404 and the vias 405, 406 are filled with conductor metal. The dashed line 409 schematically shows the extension of the metal layer 407 after the electroplating process. Since there is overdeposition, the metal layer 407 on elevations 410-413 between the trench 404 and the vias 405, 406 has a thickness d.
  • In the electropolishing process, a [0047] portion 408 of the metal layer 407 is removed. Metal is preferentially removed from the elevations 410-413, while the removal of material in portions of the metal layer 407 above the trench 404 occurs at a lower rate. This effect is believed to be due to the fact that the electric field is strongest where the distance between the electrode and the surface of the metal layer 407 is minimal, which is the case in the elevated portions 410-413 of the semiconductor structure 400. Where the electric field is strongest, the current density is also strongest, resulting in the highest removal rate in that area.
  • Above the elevations [0048] 410-413 and the narrow vias 405, 406, a portion of the metal layer 407 having a thickness Δd1 is removed. Above the trench 404, a portion of the metal layer 407 having a thickness Δd2 being less than the thickness Δd1 is removed. Thus, the electropolishing process smoothens the surface of the metal layer 407. If, after electropolishing, the amount of metal remaining in the trench 404 is just sufficient to fill the trench 404, the thickness of a metal layer left on the elevations 410-413 of the semiconductor structure 400 is considerably smaller than in a conventional damascene process.
  • Subsequently, the [0049] semiconductor structure 105, 400 is removed from the plating cell 100 and a chemical mechanical polishing process is performed. Thereby, a surplus of the metal layer 407 and portions of the seed layer 403 and the barrier layer 402 are removed from the elevations 410-413, the elevations 410-413 are exposed and the surface of the semiconductor structure 400 is planarized. Thus, a semiconductor structure similar to that shown in FIG. 2c is obtained.
  • Since the thickness of the metal layer that must be removed from the elevations of the semiconductor structure is smaller than in a damascene process according to the state of the art, the demands on the chemical mechanical polishing process in a method according to the present invention are significantly reduced. Thus, the cost of operation of a chemical mechanical polishing device and the risk of adverse effects of chemical mechanical polishing to the semiconductor structure are advantageously minimized. [0050]
  • FIG. 5[0051] a shows an amperage If,a(t) of a first current applied in a first time interval from t=t0 to t=t1 where electroplating is performed in a method according to another embodiment of the present invention. The amperage If,a(t) comprises a plurality of positive pulses 501-508. Each pulse has an amperage I4 greater than zero and a duration θ4. If a number N4 of positive pulses is applied in the first time interval, an integral of the amperage If,a(t) of the first current over the first time interval has a value N4I4θ4. In other embodiments of the present invention, the individual positive pulses 501-508 may have different amperages and/or different durations.
  • FIG. 5[0052] b shows an amperage If,b(t) of a first current applied in a first time interval from t=t0 to t=1 where electroplating is performed in a method according to a further embodiment of the present invention. The amperage If,b(t) depends on time t like
  • A 1sin(ω1 t1)+B 1.
  • Here, A[0053] 1 is an amplitude of an AC component of the current, ω1 is an angular frequency of the AC component, φ1 is a phase shift and B1 is an offset greater than zero. An absolute of the amperage A1 is greater than the offset B1. Therefore, the amperage If,b(t) comprises both positive pulses 509-512 and negative pulses 513-515.
  • In other embodiments, the absolute of the amplitude A[0054] 1 may be equal to the offset B1. Thus, the amperage If,b(t) comprises only positive pulses: The absolute of the amplitude A1 may also be smaller than the offset B1 such that the amperage If,b(t) is always positive during the first time interval.
  • FIG. 6[0055] a shows an amperage Is,a(t) of a second current in a second time interval from t=t2 to t=t3 where electropolishing is performed in a method according to a further embodiment of the present invention. The amperage Is,a(t) comprises a plurality of negative pulses 601-604 and a plurality of positive pulses 605-608. Each positive pulse is followed by a negative pulse. The negative pulses 601-604 have an amperage I5 less than zero and a duration θ5. The positive pulses have an amperage I6 greater than zero and a duration θ6. If a number N6 of positive and negative pulses is applied, an integral of the amperage Is,a(t) over the second time interval has a value N6(I6θ6+I5θ5). In electropolishing, this value must be less than zero, which is the case if |I66>|I55.
  • FIG. 6[0056] b shows an amperage Is,b(t) of a second current applied in a second time interval from t2 to t3 where electropolishing is performed in a method according to a further embodiment of the present invention. The amperage Is,b(t) has a sinusoidal time dependence,
  • A 2sin(ω2 t2)+B 2,
  • where A[0057] 2 is an amplitude of an AC component of the current, ω2 is an angular frequency, and φ2 is a phase shift. B2 is an offset less than zero. An absolute of the offset B2 equals an absolute of the amplitude A2. Thus, the amperage Is,b(t) comprises a plurality of negative pulses 609-611, but no positive pulses.
  • In other embodiments, the absolute of the amplitude A[0058] 2 may be greater than the absolute of the offset B2 such that the amperage Is,b(t) comprises positive pulses in addition to the negative pulses 609-611. Alternatively, the absolute of the amplitude A2 may be smaller than the absolute of the offset B2 such that the amperage Is,b(t) is always positive in the second time interval.
  • In other embodiments, the amperage of the first current may be substantially constant and greater than zero during the first time interval, and/or the amperage of the second current may be substantially constant and less than zero during the second time interval. [0059]
  • In further embodiments of the present invention, a second electroplating process is performed after the electropolishing process. This can be done by applying in a third time interval a third current flowing from the [0060] electrode 103 through the electrolyte 102 to the semiconductor structure 105. An amperage of the third current can have a time dependence similar to the amperage of the first current in any of the embodiments described above. In other embodiments, durations and/or amperages of pulses and/or the shape of pulses may differ from that used in the first current. The second electroplating process may be followed by a second electropolishing process. This can be done by applying in a fourth time interval a fourth current. An amperage of the fourth current can have a time dependence similar to the amperage of the second current in the embodiments described above. In other embodiments, durations and/or amperages of pulses and/or the shape of pulses may differ from that used in the second current.
  • A plating cell according to an embodiment of the present invention may have an assembly as shown in FIG. 1. The plating [0061] cell 100 comprises a container 101 being adapted to receive an electrolyte 102, an electrode 103 and a substrate holder 104. The substrate holder 104 is adapted to receive a semiconductor structure 105 and to provide electrical contact to the semiconductor structure 105. A contact ring 106 provides electrical contact between the conductive seed layer formed above the semiconductor structure 105 and the substrate holder 104. A power source 109 is connected to the electrode 103 and the substrate holder 104. A control unit 110 is adapted to control the power source 109 to apply currents between the electrode 103 and the semiconductor structure 105 for depositing a metal layer 107 on the semiconductor structure 105 in an electroplating process and for smoothening the metal layer 107 in an electropolishing process. The control unit can be adapted to apply currents whose amperage has a time dependence as in the methods according to the present invention previously described.
  • The performance of a method according to the present invention may be influenced by process parameters like a temperature of the electrolyte, the time dependence of applied currents, in particular amperages and durations of pulses, numbers of applied pulses and angular frequencies, the geometrical arrangement of components of the plating cell, concentrations of components of the electrolyte, in particular concentrations of conductor metal ions and additives, and the conductivity of the electrolyte. [0062]
  • Measures for the performance of a method according to the present invention are the total process time required to deposit the metal layer, the likelihood of the formation of trapped voids filled with electrolyte in narrow vias and the roughness of the metal layer which is obtained after the electropolishing process. [0063]
  • The total process time may be controlled by varying amperages of currents applied in the electroplating and the electropolishing process. Reducing the total process time advantageously increases the throughput of a plating cell and reduces costs of operation of the plating cell. [0064]
  • Trapped voids adversely affect the conductive properties of vias filled with metal. The likelihood of the formation of trapped voids may be reduced significantly if the amperage of the first current applied in the electropolishing process comprises both positive and negative pulses, as in the embodiments described with reference to FIGS. 4 and 6b, and/or by adding additives to the electrolyte. Thus, the likelihood of a failure of interconnects in the completed semiconductor structure may be advantageously reduced. [0065]
  • Reducing the roughness of the metal layer obtained at the end of the electropolishing process advantageously reduces the amount of conductor metal that must be removed in chemical mechanical polishing. Empirically it has been shown that applying a current comprising negative pulses in the second time interval where electropolishing is formed, as in the embodiments described with reference to FIGS. 4, 6[0066] a and 6 b, leads to an effective removal of excess metal in regions above the elevations of the semiconductor structure.
  • Embodiments of the present invention may include an optimization of the process parameters. Test structures comprising vias and/or trenches of various diameters and depths may be used to study the effects of a variation of the process parameters on the performance of the method according to the present invention. A test structure may be investigated by means of microscopy, e.g., optical microscopy and/or electron microscopy, and/or by means of measurements of electric characteristics of the test structure, e.g., the conductivity of an electrical path comprising at least one via and/or at least one trench filled with metal. These investigations may be performed after the completion of a sequence of electroplating, electropolishing and chemical mechanical polishing. Alternatively, a method of forming a layer of metal on a semiconductor structure according to the present invention may be interrupted to investigate the test structure. [0067]
  • In a method according to the present invention, electroplating and electropolishing need not be performed in the same electrolyte bath as in the embodiments described above. In other embodiments, in the electroplating process, the semiconductor structure is brought into contact with a first electrolyte. Subsequently, the semiconductor structure is removed from the first electrolyte and brought into contact with a second electrolyte. The first and the second electrolyte may differ in the concentration of components like conductor metal ions, acids and/or additives. The first and the second electrolyte may have a different temperature and/or a different conductivity. The electroplating process and the electropolishing process may be performed in plating cells having a different geometrical arrangement of the electrode and the semiconductor structure. [0068]
  • Bringing the semiconductor structure and/or the electrode into contact with an electrolyte need not comprise immersing the semiconductor structure and/or the electrode in the electrolyte. For example, in other embodiments of the present invention, a spray of electrolyte may used. [0069]
  • The particular embodiments disclosed above are illustrative only, as the invention may be modified and practiced in different but equivalent manners apparent to those skilled in the art having the benefit of the teachings herein. For example, the process steps set forth above may be performed in a different order. Furthermore, no limitations are intended to the details of construction or design herein shown, other than as described in the claims below. It is therefore evident that the particular embodiments disclosed above may be altered or modified and all such variations are considered within the, scope and spirit of the invention. Accordingly, the protection sought herein is as set forth in the claims below. [0070]

Claims (47)

What is claimed:
1. A method of forming a layer of metal on a semiconductor structure, comprising:
bringing an electrode into contact with an electrolyte;
bringing said semiconductor structure into contact with said electrolyte;
applying in a first time interval a first current flowing from said electrode through said electrolyte to said semiconductor structure, said first current having a first amperage comprising a plurality of first positive pulses and a plurality of first negative pulses, an integral of said first amperage over said first time interval having a first value greater than zero; and
applying in a second time interval a second current flowing from said electrode through said electrolyte to said semiconductor structure, said second current having a second amperage, an integral of said second amperage over said second time interval having a second value less than zero.
2. The method of claim 1, wherein an absolute of said first value is greater than an absolute of said second value.
3. The method of claim 1, wherein said second amperage comprises a plurality of second negative pulses.
4. The method of claim 3, wherein said second amperage further comprises a plurality of second positive pulses.
5. The method of claim 4, wherein each of said second negative pulses is followed by at least one of said plurality of second positive pulses.
6. The method of claim 4, wherein said second negative pulses and said second positive pulses have a substantially rectangular shape.
7. The method of claim 1, wherein said second amperage is substantially constant and less than zero.
8. The method of claim 1, wherein said first positive pulses and said first negative pulses have a substantially rectangular shape.
9. The method of claim 1, wherein each of said first positive pulses is followed by at least one of said first negative pulses.
10. The method of claim 1, wherein said first amperage depends on time t substantially like A1·sin(ω1·t+φ1)+B1, wherein A1 is a first amplitude, ω1 is a first angular frequency, φ1 is a first phase shift and B1 is a first offset greater than zero.
11. The method of claim 10, wherein an absolute of A1 is greater than an absolute of B1.
12. The method of claim 1, wherein said second amperage depends on time t substantially like A2·sin(ω2·t+φ2)+B2, wherein A2 is a second amplitude, ω2 is a angular frequency, φ2 is a second phase shift and B2 is a second offset less than zero.
13. The method of claim 12, wherein an absolute of A2 is substantially equal to an absolute of B2.
14. The method of claim 1, wherein bringing said electrode and said semiconductor structure into contact with said electrolyte comprises at least partially immersing said electrode and said semiconductor structure into said electrolyte.
15. The method of claim 1, further comprising depositing an electrically conductive seed layer.
16. The method of claim 15, wherein depositing said electrically conductive seed layer comprises at least one of physical vapor deposition and chemical vapor deposition.
17. The method of claim 15, wherein depositing said electrically conductive seed layer comprises electroless plating.
18. The method of claim 1, further comprising chemical mechanical polishing said semiconductor structure.
19. A method, comprising:
providing a semiconductor structure comprising at least one recess and at least one elevation;
electroplating said semiconductor structure for depositing a layer of metal on said semiconductor structure and for filling said at least one recess with said metal;
electropolishing said semiconductor structure for preferentially removing said metal from said at least one elevation; and
chemical mechanical polishing said semiconductor structure, said chemical mechanical polishing removing a surplus of said metal from said at least one elevation and planarizing a surface of said semiconductor structure.
20. The method of claim 19, further comprising:
bringing an electrode into contact with an electrolyte;
bringing said semiconductor structure into contact with said electrolyte;
wherein said electroplating is performed by applying in a first time interval a first current flowing from said electrode through said electrolyte to said semiconductor structure, said first current having a first amperage, an integral of said first amperage over said first time interval having a first value greater than zero; and
wherein said electropolishing is performed by applying in a second time interval a second current flowing from said electrode through said electrolyte to said semiconductor structure, said second current having a second amperage, an integral of said second amperage over said second time interval having a second value less than zero.
21. The method of claim 20, wherein bringing said electrode and said semiconductor structure into contact with said electrolyte comprises immersing said electrode and said semiconductor structure at least partially into said electrolyte.
22. The method of claim 20, wherein an absolute of said first value is greater than an absolute of said second value.
23. The method of claim 22, wherein said first time interval is longer than said second time interval.
24. The method of claim 20, wherein said first amperage comprises a plurality of first positive pulses.
25. The method of claim 24, wherein said first amperage further comprises a plurality of first negative pulses.
26. The method of claim 25, wherein said first positive pulses and said first negative pulses have a substantially rectangular shape.
27. The method of claim 25, wherein each of said first positive pulses is followed by at least one of said first negative pulses.
28. The method of claim 20, wherein said second amperage comprises a plurality of second negative pulses.
29. The method of claim 28, wherein said second amperage further comprises a plurality of second positive pulses.
30. The method of claim 29, wherein said second negative pulses and said second positive pulses have a substantially rectangular shape.
31. The method of claim 20, wherein said first amperage depends on time t substantially like A1·sin(ω1·t+φ1)+B1, wherein A1 is a first amplitude, ω1 is a first angular frequency, φ1 is a first phase shift and B1 is a first offset greater than zero.
32. The method of claim 31, wherein an absolute of A1 is substantially equal to an absolute of B1.
33. The method of claim 20, wherein said second amperage depends on time t substantially like A2·sin(ω2·t+φ2)+B2, wherein A2 is a second amplitude, ω2 is a second angular frequency, φ2 is a second phase shift and B2 is a second offset less than zero.
34. The method of claim 33, wherein an absolute of A2 is substantially equal to an absolute of B2.
35. The method of claim 20, wherein said first amperage is substantially constant and greater than zero.
36. The method of claim 20, wherein said second amperage is substantially constant and less than zero.
37. The method of claim 19, wherein said electroplating comprises:
bringing an electrode into contact with an electrolyte;
bringing said semiconductor structure into contact with said electrolyte; and
applying in a time interval a current flowing from said electrode through said electrolyte to said semiconductor structure, said current having an amperage, an integral of said amperage over said time interval having a value greater than zero.
38. The method of claim 19, wherein said electropolishing comprises:
bringing an electrode into contact with an electrolyte;
bringing said semiconductor structure into contact with said electrolyte; and
applying in a time interval a current flowing from said electrode through said electrolyte to said semiconductor structure, said current having an amperage, an integral of said amperage over said time interval having a value less than zero.
39. The method of claim 20, wherein said at least one recess comprises at least one of a via and a trench.
40. The method of claim 20, further comprising depositing an electrically conductive seed layer.
41. The method of claim 40, wherein depositing said seed layer comprises at least one of physical vapor deposition and chemical vapor deposition.
42. The method of claim 40, wherein depositing said seed layer comprises electroless plating.
43. The method of claim 19, further comprising a second electroplating of said semiconductor structure for increasing a thickness of said layer of said metal.
44. The method of claim 43, wherein said second electroplating is performed after said electropolishing.
45. The method of claim 43, further comprising a second electropolishing of said semiconductor structure.
46. The method of claim 45, wherein said second electropolishing is performed after said second electroplating.
47. A plating cell for depositing a layer of metal on a semiconductor structure, comprising:
a container being adapted to receive an electrolyte;
an electrode being provided at least partially within said container;
a substrate holder being adapted to receive said semiconductor structure and to provide electrical contact to said semiconductor structure, said substrate holder being at least partially provided within said container;
a power source being electrically connected to said electrode and to said substrate holder; and
a control unit being adapted to control said power source to apply in a first time interval a first current flowing from said electrode through said electrolyte to said semiconductor structure, said first current having a first amperage comprising a plurality of first positive pulses and a plurality of first negative pulses, an integral of said first amperage over said first time interval having a first value greater than zero, said control unit further being adapted to control said power source to apply in a second time interval a second current flowing from said electrode through said electrolyte to said semiconductor structure, said second current having a second amperage, an integral of said second amperage over said second time interval having a second value less than zero.
US10/629,106 2003-03-31 2003-07-29 Method of plating a semiconductor structure Abandoned US20040188260A1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
DE10314502.8 2003-03-31
DE10314502A DE10314502B4 (en) 2003-03-31 2003-03-31 Process for the electrolytic coating of a semiconductor structure

Publications (1)

Publication Number Publication Date
US20040188260A1 true US20040188260A1 (en) 2004-09-30

Family

ID=32980830

Family Applications (1)

Application Number Title Priority Date Filing Date
US10/629,106 Abandoned US20040188260A1 (en) 2003-03-31 2003-07-29 Method of plating a semiconductor structure

Country Status (2)

Country Link
US (1) US20040188260A1 (en)
DE (1) DE10314502B4 (en)

Cited By (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050127478A1 (en) * 2003-12-10 2005-06-16 Hiatt William M. Microelectronic devices and methods for filling vias in microelectronic devices
US20050224358A1 (en) * 2004-03-30 2005-10-13 Lsi Logic Corporation Method for improved local planarity control during electropolishing
US20070045120A1 (en) * 2005-09-01 2007-03-01 Micron Technology, Inc. Methods and apparatus for filling features in microfeature workpieces
US20080054444A1 (en) * 2006-08-31 2008-03-06 Micron Technology, Inc. Microfeature workpieces having interconnects and conductive backplanes, and associated systems and methods
US20090057912A1 (en) * 2007-08-31 2009-03-05 Micron Technology, Inc. Partitioned through-layer via and associated systems and methods
US7683458B2 (en) 2004-09-02 2010-03-23 Micron Technology, Inc. Through-wafer interconnects for photoimager and memory wafers
US7749899B2 (en) 2006-06-01 2010-07-06 Micron Technology, Inc. Microelectronic workpieces and methods and systems for forming interconnects in microelectronic workpieces
US7795134B2 (en) 2005-06-28 2010-09-14 Micron Technology, Inc. Conductive interconnect structures and formation methods using supercritical fluids
US7863187B2 (en) 2005-09-01 2011-01-04 Micron Technology, Inc. Microfeature workpieces and methods for forming interconnects in microfeature workpieces
US7884015B2 (en) 2007-12-06 2011-02-08 Micron Technology, Inc. Methods for forming interconnects in microelectronic workpieces and microelectronic workpieces formed using such methods
US7915736B2 (en) 2005-09-01 2011-03-29 Micron Technology, Inc. Microfeature workpieces and methods for forming interconnects in microfeature workpieces
US7973411B2 (en) 2006-08-28 2011-07-05 Micron Technology, Inc. Microfeature workpieces having conductive interconnect structures formed by chemically reactive processes, and associated systems and methods
US20120097547A1 (en) * 2010-10-25 2012-04-26 Universiteit Gent Method for Copper Electrodeposition
US8322031B2 (en) 2004-08-27 2012-12-04 Micron Technology, Inc. Method of manufacturing an interposer
US20140004698A1 (en) * 2012-06-29 2014-01-02 Micron Technology, Inc. Devices, systems, and methods related to planarizing semiconductor devices after forming openings
US8664562B2 (en) 2004-05-05 2014-03-04 Micron Technology, Inc. Systems and methods for forming apertures in microfeature workpieces
US9714474B2 (en) * 2010-04-06 2017-07-25 Tel Nexx, Inc. Seed layer deposition in microscale features
CN113629006A (en) * 2021-07-26 2021-11-09 长江存储科技有限责任公司 Method for forming copper structure

Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US1785389A (en) * 1929-01-14 1930-12-16 Robert J Piersol Process for controlling electroplating
US2559263A (en) * 1947-05-15 1951-07-03 Wallace & Sons Mfg Company R Electropolishing of metals
US3716464A (en) * 1969-12-30 1973-02-13 Ibm Method for electrodepositing of alloy film of a given composition from a given solution
US4666567A (en) * 1981-07-31 1987-05-19 The Boeing Company Automated alternating polarity pulse electrolytic processing of electrically conductive substances
US5972192A (en) * 1997-07-23 1999-10-26 Advanced Micro Devices, Inc. Pulse electroplating copper or copper alloys
US6309528B1 (en) * 1999-10-15 2001-10-30 Faraday Technology Marketing Group, Llc Sequential electrodeposition of metals using modulated electric fields for manufacture of circuit boards having features of different sizes
US6319384B1 (en) * 1998-10-14 2001-11-20 Faraday Technology Marketing Group, Llc Pulse reverse electrodeposition for metallization and planarization of semiconductor substrates
US6397157B1 (en) * 1999-07-02 2002-05-28 General Electric Company Method and apparatus for real time measurement of three phase electrical parameters
US20020074124A1 (en) * 2000-09-14 2002-06-20 Cunningham Christopher E. Concentric tubing completion system
US20030038036A1 (en) * 2001-08-27 2003-02-27 Collins Dale W. Method of direct electroplating on a low conductivity material, and electroplated metal deposited therewith
US6750144B2 (en) * 2002-02-15 2004-06-15 Faraday Technology Marketing Group, Llc Method for electrochemical metallization and planarization of semiconductor substrates having features of different sizes

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6071398A (en) * 1997-10-06 2000-06-06 Learonal, Inc. Programmed pulse electroplating process
US6297155B1 (en) * 1999-05-03 2001-10-02 Motorola Inc. Method for forming a copper layer over a semiconductor wafer
WO2001021294A2 (en) * 1999-09-24 2001-03-29 Semitool, Inc. Pattern dependent surface profile evolution of electrochemically deposited metal
US6297157B1 (en) * 1999-11-01 2001-10-02 Advanced Micro Devices, Inc. Time ramped method for plating of high aspect ratio semiconductor vias and channels
NL1015348C2 (en) * 2000-05-31 2001-12-03 D R P P B V Dutch Reverse Puls Electroplating process, using a periodic reversal current, optionally in combination with downtimes between current pulses
US6432821B1 (en) * 2000-12-18 2002-08-13 Intel Corporation Method of copper electroplating

Patent Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US1785389A (en) * 1929-01-14 1930-12-16 Robert J Piersol Process for controlling electroplating
US2559263A (en) * 1947-05-15 1951-07-03 Wallace & Sons Mfg Company R Electropolishing of metals
US3716464A (en) * 1969-12-30 1973-02-13 Ibm Method for electrodepositing of alloy film of a given composition from a given solution
US4666567A (en) * 1981-07-31 1987-05-19 The Boeing Company Automated alternating polarity pulse electrolytic processing of electrically conductive substances
US5972192A (en) * 1997-07-23 1999-10-26 Advanced Micro Devices, Inc. Pulse electroplating copper or copper alloys
US6319384B1 (en) * 1998-10-14 2001-11-20 Faraday Technology Marketing Group, Llc Pulse reverse electrodeposition for metallization and planarization of semiconductor substrates
US6397157B1 (en) * 1999-07-02 2002-05-28 General Electric Company Method and apparatus for real time measurement of three phase electrical parameters
US6309528B1 (en) * 1999-10-15 2001-10-30 Faraday Technology Marketing Group, Llc Sequential electrodeposition of metals using modulated electric fields for manufacture of circuit boards having features of different sizes
US20020074124A1 (en) * 2000-09-14 2002-06-20 Cunningham Christopher E. Concentric tubing completion system
US20030038036A1 (en) * 2001-08-27 2003-02-27 Collins Dale W. Method of direct electroplating on a low conductivity material, and electroplated metal deposited therewith
US6750144B2 (en) * 2002-02-15 2004-06-15 Faraday Technology Marketing Group, Llc Method for electrochemical metallization and planarization of semiconductor substrates having features of different sizes

Cited By (42)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9653420B2 (en) 2003-11-13 2017-05-16 Micron Technology, Inc. Microelectronic devices and methods for filling vias in microelectronic devices
US20050127478A1 (en) * 2003-12-10 2005-06-16 Hiatt William M. Microelectronic devices and methods for filling vias in microelectronic devices
US8748311B2 (en) 2003-12-10 2014-06-10 Micron Technology, Inc. Microelectronic devices and methods for filing vias in microelectronic devices
US11177175B2 (en) 2003-12-10 2021-11-16 Micron Technology, Inc. Microelectronic devices and methods for filling vias in microelectronic devices
US8084866B2 (en) 2003-12-10 2011-12-27 Micron Technology, Inc. Microelectronic devices and methods for filling vias in microelectronic devices
US20050224358A1 (en) * 2004-03-30 2005-10-13 Lsi Logic Corporation Method for improved local planarity control during electropolishing
US10010977B2 (en) 2004-05-05 2018-07-03 Micron Technology, Inc. Systems and methods for forming apertures in microfeature workpieces
US8664562B2 (en) 2004-05-05 2014-03-04 Micron Technology, Inc. Systems and methods for forming apertures in microfeature workpieces
US9452492B2 (en) 2004-05-05 2016-09-27 Micron Technology, Inc. Systems and methods for forming apertures in microfeature workpieces
US8686313B2 (en) 2004-05-05 2014-04-01 Micron Technology, Inc. System and methods for forming apertures in microfeature workpieces
US8322031B2 (en) 2004-08-27 2012-12-04 Micron Technology, Inc. Method of manufacturing an interposer
US8502353B2 (en) 2004-09-02 2013-08-06 Micron Technology, Inc. Through-wafer interconnects for photoimager and memory wafers
US7956443B2 (en) 2004-09-02 2011-06-07 Micron Technology, Inc. Through-wafer interconnects for photoimager and memory wafers
US8669179B2 (en) 2004-09-02 2014-03-11 Micron Technology, Inc. Through-wafer interconnects for photoimager and memory wafers
US7683458B2 (en) 2004-09-02 2010-03-23 Micron Technology, Inc. Through-wafer interconnects for photoimager and memory wafers
US9293367B2 (en) 2005-06-28 2016-03-22 Micron Technology, Inc. Conductive interconnect structures and formation methods using supercritical fluids
US8008192B2 (en) 2005-06-28 2011-08-30 Micron Technology, Inc. Conductive interconnect structures and formation methods using supercritical fluids
US7795134B2 (en) 2005-06-28 2010-09-14 Micron Technology, Inc. Conductive interconnect structures and formation methods using supercritical fluids
US11476160B2 (en) 2005-09-01 2022-10-18 Micron Technology, Inc. Microfeature workpieces and methods for forming interconnects in microfeature workpieces
US20070045120A1 (en) * 2005-09-01 2007-03-01 Micron Technology, Inc. Methods and apparatus for filling features in microfeature workpieces
US7863187B2 (en) 2005-09-01 2011-01-04 Micron Technology, Inc. Microfeature workpieces and methods for forming interconnects in microfeature workpieces
US7915736B2 (en) 2005-09-01 2011-03-29 Micron Technology, Inc. Microfeature workpieces and methods for forming interconnects in microfeature workpieces
US7749899B2 (en) 2006-06-01 2010-07-06 Micron Technology, Inc. Microelectronic workpieces and methods and systems for forming interconnects in microelectronic workpieces
US8610279B2 (en) 2006-08-28 2013-12-17 Micron Technologies, Inc. Microfeature workpieces having conductive interconnect structures formed by chemically reactive processes, and associated systems and methods
US7973411B2 (en) 2006-08-28 2011-07-05 Micron Technology, Inc. Microfeature workpieces having conductive interconnect structures formed by chemically reactive processes, and associated systems and methods
US20080054444A1 (en) * 2006-08-31 2008-03-06 Micron Technology, Inc. Microfeature workpieces having interconnects and conductive backplanes, and associated systems and methods
US9570350B2 (en) 2006-08-31 2017-02-14 Micron Technology, Inc. Microfeature workpieces having interconnects and conductive backplanes, and associated systems and methods
US9099539B2 (en) 2006-08-31 2015-08-04 Micron Technology, Inc. Microfeature workpieces having interconnects and conductive backplanes, and associated systems and methods
US7902643B2 (en) 2006-08-31 2011-03-08 Micron Technology, Inc. Microfeature workpieces having interconnects and conductive backplanes, and associated systems and methods
US8536046B2 (en) 2007-08-31 2013-09-17 Micron Technology Partitioned through-layer via and associated systems and methods
US20090057912A1 (en) * 2007-08-31 2009-03-05 Micron Technology, Inc. Partitioned through-layer via and associated systems and methods
US7830018B2 (en) 2007-08-31 2010-11-09 Micron Technology, Inc. Partitioned through-layer via and associated systems and methods
US8367538B2 (en) 2007-08-31 2013-02-05 Micron Technology, Inc. Partitioned through-layer via and associated systems and methods
US7884015B2 (en) 2007-12-06 2011-02-08 Micron Technology, Inc. Methods for forming interconnects in microelectronic workpieces and microelectronic workpieces formed using such methods
US9281241B2 (en) 2007-12-06 2016-03-08 Micron Technology, Inc. Methods for forming interconnects in microelectronic workpieces and microelectronic workpieces formed using such methods
US8247907B2 (en) 2007-12-06 2012-08-21 Micron Technology, Inc. Methods for forming interconnects in microelectronic workpieces and microelectronic workpieces formed using such methods
US9714474B2 (en) * 2010-04-06 2017-07-25 Tel Nexx, Inc. Seed layer deposition in microscale features
US20120097547A1 (en) * 2010-10-25 2012-04-26 Universiteit Gent Method for Copper Electrodeposition
US20150206801A1 (en) * 2012-06-29 2015-07-23 Micron Technology, Inc. Devices, systems, and methods related to planarizing semiconductor devices after forming openings
US8956974B2 (en) * 2012-06-29 2015-02-17 Micron Technology, Inc. Devices, systems, and methods related to planarizing semiconductor devices after forming openings
US20140004698A1 (en) * 2012-06-29 2014-01-02 Micron Technology, Inc. Devices, systems, and methods related to planarizing semiconductor devices after forming openings
CN113629006A (en) * 2021-07-26 2021-11-09 长江存储科技有限责任公司 Method for forming copper structure

Also Published As

Publication number Publication date
DE10314502B4 (en) 2008-06-12
DE10314502A1 (en) 2004-11-04

Similar Documents

Publication Publication Date Title
US20040188260A1 (en) Method of plating a semiconductor structure
US7147766B2 (en) Chip interconnect and packaging deposition methods and structures
US6943112B2 (en) Defect-free thin and planar film processing
US7115510B2 (en) Method for electrochemically processing a workpiece
US6946065B1 (en) Process for electroplating metal into microscopic recessed features
US7244677B2 (en) Method for filling recessed micro-structures with metallization in the production of a microelectronic device
US6852630B2 (en) Electroetching process and system
KR20080007400A (en) Filling deep and wide openings with defect-free conductor
US7195700B2 (en) Method of electroplating copper layers with flat topography
KR100859899B1 (en) Electrochemical methods for polishing copper films on semiconductor substrates
US6384484B1 (en) Semiconductor device
US6495443B1 (en) Method of re-working copper damascene wafers
US7229916B2 (en) Method of manufacturing a semiconductor device
US6797144B2 (en) Method for reducing surface defects in an electrodeposition process
US20040217013A1 (en) Apparatus and method for electropolishing a metal wiring layer on a semiconductor device
KR102301933B1 (en) Fabricating method of Semiconductor device
WO2010133550A1 (en) Method for coating a semiconductor substrate by electrodeposition
US20080213995A1 (en) Ultrasonic electropolishing of conductive material
JP2001168063A (en) Method for fabricating semiconductor device, and method and system of electroplating

Legal Events

Date Code Title Description
AS Assignment

Owner name: ADVANCED MICRO DEVICES, INC., TEXAS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:BONKASS, MATTHIAS;PREUSSE, AXEL;NOPPER, MARKUS;REEL/FRAME:014349/0056;SIGNING DATES FROM 20030503 TO 20030508

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION