US20040163244A1 - Method of manufacturing and mounting electronic devices to limit the effects of parasitics - Google Patents

Method of manufacturing and mounting electronic devices to limit the effects of parasitics Download PDF

Info

Publication number
US20040163244A1
US20040163244A1 US10/742,916 US74291603A US2004163244A1 US 20040163244 A1 US20040163244 A1 US 20040163244A1 US 74291603 A US74291603 A US 74291603A US 2004163244 A1 US2004163244 A1 US 2004163244A1
Authority
US
United States
Prior art keywords
tfr
substrate
conductors
package
carrier
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/742,916
Inventor
Linus Fetter
Yin-Huen Wong
Michael Zierdt
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Agere Systems LLC
Bell Semiconductor LLC
Original Assignee
Agere Systems LLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Agere Systems LLC filed Critical Agere Systems LLC
Priority to US10/742,916 priority Critical patent/US20040163244A1/en
Publication of US20040163244A1 publication Critical patent/US20040163244A1/en
Assigned to AGERE SYSTEMS GUARDIAN CORP. reassignment AGERE SYSTEMS GUARDIAN CORP. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LUCENT TECHNOLOGIES INC.
Assigned to LUCENT TECHNOLOGIES INC. reassignment LUCENT TECHNOLOGIES INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: FETTER, LINUS ALBERT, WONG, YIU-HUEN, ZIERDT, MICHAEL GEORGE
Assigned to AGERE SYSTEMS INC. reassignment AGERE SYSTEMS INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: AGERE SYSTEMS GUARDIAN CORP.
Assigned to BELL SEMICONDUCTOR, LLC reassignment BELL SEMICONDUCTOR, LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD., BROADCOM CORPORATION
Assigned to CORTLAND CAPITAL MARKET SERVICES LLC, AS COLLATERAL AGENT reassignment CORTLAND CAPITAL MARKET SERVICES LLC, AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: BELL NORTHERN RESEARCH, LLC, BELL SEMICONDUCTOR, LLC, HILCO PATENT ACQUISITION 56, LLC
Assigned to HILCO PATENT ACQUISITION 56, LLC, BELL SEMICONDUCTOR, LLC, BELL NORTHERN RESEARCH, LLC reassignment HILCO PATENT ACQUISITION 56, LLC RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: CORTLAND CAPITAL MARKET SERVICES LLC
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03HIMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS; RESONATORS
    • H03H9/00Networks comprising electromechanical or electro-acoustic devices; Electromechanical resonators
    • H03H9/15Constructional features of resonators consisting of piezoelectric or electrostrictive material
    • H03H9/17Constructional features of resonators consisting of piezoelectric or electrostrictive material having a single resonator
    • H03H9/171Constructional features of resonators consisting of piezoelectric or electrostrictive material having a single resonator implemented with thin-film techniques, i.e. of the film bulk acoustic resonator [FBAR] type
    • H03H9/172Means for mounting on a substrate, i.e. means constituting the material interface confining the waves to a volume
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/282Testing of electronic circuits specially adapted for particular applications not provided for elsewhere
    • G01R31/2822Testing of electronic circuits specially adapted for particular applications not provided for elsewhere of microwave or radiofrequency circuits
    • G01R31/2824Testing of electronic circuits specially adapted for particular applications not provided for elsewhere of microwave or radiofrequency circuits testing of oscillators or resonators
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03HIMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS; RESONATORS
    • H03H3/00Apparatus or processes specially adapted for the manufacture of impedance networks, resonating circuits, resonators
    • H03H3/007Apparatus or processes specially adapted for the manufacture of impedance networks, resonating circuits, resonators for the manufacture of electromechanical resonators or networks
    • H03H3/02Apparatus or processes specially adapted for the manufacture of impedance networks, resonating circuits, resonators for the manufacture of electromechanical resonators or networks for the manufacture of piezoelectric or electrostrictive resonators or networks
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03HIMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS; RESONATORS
    • H03H9/00Networks comprising electromechanical or electro-acoustic devices; Electromechanical resonators
    • H03H9/02Details
    • H03H9/02007Details of bulk acoustic wave devices
    • H03H9/02086Means for compensation or elimination of undesirable effects
    • H03H9/02125Means for compensation or elimination of undesirable effects of parasitic elements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/812Applying energy for connecting
    • H01L2224/8121Applying energy for connecting using a reflow oven
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/818Bonding techniques
    • H01L2224/81801Soldering or alloying
    • H01L2224/81815Reflow soldering
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01019Potassium [K]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/42Piezoelectric device making
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/4913Assembling to base an electrical component, e.g., capacitor, etc.
    • Y10T29/49144Assembling to base an electrical component, e.g., capacitor, etc. by metal fusion
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/49155Manufacturing circuit on or in base
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/49155Manufacturing circuit on or in base
    • Y10T29/49156Manufacturing circuit on or in base with selective destruction of conductive paths

Definitions

  • the present invention relates to electronic devices, more particularly to methods for manufacturing and mounting electronic devices such as thin film resonators (TFRs) to limit parasitic effects.
  • TFRs thin film resonators
  • FIG. 1 illustrates a side view or cross-section of a typical TFR component 100 .
  • TFR component 100 includes a piezoelectric material 110 interposed between two conductive electrode layers 105 and 115 , with electrode layer 115 formed on a support structure 120 .
  • the support structure 120 may be a membrane, or may be a plurality of alternating reflecting layers on a solid semiconductor substrate which may be made of silicon or quartz, for example.
  • the piezoelectric material is preferably one selected from the group comprising at least ZnO, CdS and AlN.
  • Electrode layers 105 and 115 are formed from a conductive material, preferably of Al, but may be formed from other conductors as well.
  • TFRs are often used in electronic signal filters, more particularly in TFR filter circuits applicable to a myriad of communication and microelectronic technologies.
  • TFR filter circuits may be employed in cellular, wireless and fiber-optic communications, as well as in computer or computer-related information-exchange or information-sharing systems.
  • the piezoelectric material in TFR resonators converts electrical to mechanical energy and vice versa, such that at its mechanical resonance frequency, the electrical behavior of the device abruptly changes. Electrical signals of particular frequencies easily pass thorough the resonators, while others will not be transmitted. These particular frequencies can typically be dictated by choosing resonator size and design. Resonators of certain sizes and design frequencies can be networked in appropriate combinations, such that they will impose desired filtering functions on signals passing through the network.
  • a standard approach to designing filters out of resonators is to arrange them out of simple building blocks such as in a ladder configuration, that is, in an alternating series-shunt relationship.
  • a series element in this sense carries signal from an input toward an output, whereas a shunt element provides an alternative path for the signal to ground.
  • the transmission or blocking characteristics of both series and shunt elements affect the final signal reaching output from input, somewhat analogous to how branching of water pipes can affect the flow through the main water line.
  • FIG. 2 illustrates schematically this simple building block, commonly known as a T-Cell.
  • a schematic of a T-Cell building block 200 includes three TFR components 210 , 220 and 230 .
  • TFR components 210 and 220 comprise the “series arm” portion of the T-Cell block, being connected in series between an input port 215 and an output port 225 of T-Cell 200 .
  • TFR component 230 comprises the “shunt leg” portion of T-Cell 200 , being connected in shunt between node 235 and ground.
  • a TFR T-Cell itself may define a filter; although a TFR ladder filter typically has a plurality of these T-cells concatenated together.
  • the manufacturing process for many electronic devices often entails the deposition and patterning of several metallic layers that in a final form serve as integral parts of the device, and/or as interconnects between these integral parts.
  • parasitic capacitances and inductances are typically created by interactions between the substrate and the layers forming the device; and/or these parasitic capacitances and inductances are already present in the connecting layers within the device.
  • any pair of conducting or semi-conducting plates separated by a dielectric material may act as a capacitor, and any strip of conducting material may act as an inductor.
  • Such structures are often included as part of a circuit's design. However, these structures may also occur incidentally as part of a circuit's physical layout.
  • FIG. 1( b ) illustrates parasitic capacitors which could be present within the TFR device of FIG. 1( a ).
  • FIG. 1( b ) is essentially the TFR of FIG. 1( a ), but illustrates capacitors which may be intended in its design (see at 125 ); and those capacitors which may be incidental to the TFR's layout (see at 130 ).
  • These incidental (i.e., parasitic) capacitors resulting from interactions between the device structure and the substrate, tend to degrade device performance and should be accounted for and limited. Accordingly, what is needed is a method of manufacturing electronic devices such as TFRs that do not suffer from the detrimental effects that parasitics currently have on device efficiency and performance.
  • the present invention provides a method of manufacturing electronic devices that have at least a portion of their supporting substrate removed to eliminate parasitic capacitance.
  • a mounting technique for mounting the aforementioned electronic device is described for tuning out any residual parasitics.
  • the substrate surface is coated with a thin, etch-resistant film.
  • the film acts as a barrier to allow removal of at least some of the substrate material during subsequent manufacturing steps, creating a suspended structure upon which the remaining layers of circuitry rest.
  • a film which is an integral part of the device acts as the supporting membrane.
  • solder bumps are applied near the ends of conductors or electrodes of the manufactured device.
  • the completed die surface on which the substrate/membrane and device circuitry rest
  • the solder bumps are reflowed (i.e., melted with a conventionally used heat source) to establish contact with corresponding bonding strips on the carrier.
  • Both the manufacturing and mounting techniques may reduce and/or eliminate the adverse effects of parasitics, since these membrane-supported devices suffer from essentially no parasitic capacitance, and little if any parasitic inductance.
  • FIG. 1( a ) illustrates a cross-section of a typical electronic device such as a thin film resonator (TFR) device.
  • TFR thin film resonator
  • FIG. 1( b ) illustrates the parasitic capacitors present in the TFR of FIG. 1( a ).
  • FIG. 2 illustrates a T-cell building block
  • FIG. 3 describes a manufacturing method in accordance with the present application.
  • FIG. 4 illustrates a partially fabricated TFR device.
  • FIG. 5( a ) illustrates an electronic device supported by a non-integral membrane structure.
  • FIG. 5( b ) illustrates an electronic device in which the supporting membrane is an integral part of the circuit.
  • FIG. 6 describes a mounting method in accordance with the present application.
  • FIG. 7 illustrates the manufactured device and a carrier in accordance with a mounting method of FIG. 6.
  • the present invention provides a method of producing and a method of mounting electronic devices that are supported by a thin membrane rather than a bulk substrate. Each method contributes to the reduction and/or elimination of electronic parasitics such as parasitic inductances and parasitic capacitances.
  • the substrate surface of the device is coated with a thin, etch-resistant film which acts as a barrier to allow removal of at least some of the substrate material during subsequent manufacturing steps, creating a suspended membrane upon which the remaining layers of circuitry rest.
  • a thin film that is integral with the device may support the device, so that no additional etch-resistant film is required during fabrication. In either case, substantial elimination of substrate parasitics is accomplished when, as a final production step, some or substantially all of the substrate material is removed in an etchant.
  • solder bumps i.e., small balls of conducting metal material having a low melting point
  • the completed die on which the membrane-mounted device rests is secured into a carrier or package that is to contain the device.
  • the solder bumps are then reflowed to establish contact between leads of the electrodes and corresponding bonding strips on the carrier.
  • the resultant membrane mounted electronic device has a substantially reduced presence of parasitics and/or parasitic effects than current electronic devices, since these parasitics are induced by the very presence of the bulk supporting substrate on which conventional electronic devices rest. Since a substantial portion of the substrate is removed, any parasitics which could have been induced therein are effectively eliminated with the removal of substrate material. Further, any residual parasitics that might still be present in the membrane are further eliminated when the device is mounted in a “tuning” carrier or package, i.e., these parasitics can be electronically eliminated or tuned out.
  • these membrane-supported devices suffer from essentially no parasitic capacitance, and from little parasitic inductance.
  • capacitors and inductors arranged on the carrier's surface may also be implemented in order to tune out any remaining parasitics.
  • the resultant electronic device is essentially immune to the effects or parasitic capacitances and parasitic inductances, with the mounted device being configurable so as to tune out any residual parasitics that may still exist after fabrication.
  • TFR thin film resonator
  • FIG. 3 illustrates the method of manufacturing an electronic device such as a TFR in accordance with the present application.
  • an electronic device such as a TFR in accordance with the present application.
  • thin film process steps involved in the batch fabrication of a TFR device (as there is in fabricating any modern integrated circuit or electronic device)
  • the vast majority of these processes involve repeated applications of three primary operations: deposition, lithography, and etching.
  • a base support structure such as a substrate is provided (Step S 1 ).
  • the base structure is often not integral to device operation; it provides only mechanical support.
  • the base structure in the present embodiment hereinafter “substrate” is preferably a silicon wafer substrate.
  • the substrate may include a plurality of alternating reflecting layers of acoustically mismatched materials such as SiO2 and AlN that are deposited on a wafer substrate of silicon, quartz, or glass wafer. This process is now described in more detail below, and illustrates one aspect as to how the detrimental effects of parasitics may be eliminated.
  • a thin, etch resistant film or membrane is applied to the substrate (Step S 2 ).
  • This film may be a thin layer of AlN or SiN, for example, and may act as the supporting membrane.
  • This film is preferably applied by chemical vapor deposition (CVD), but may also be applied with techniques such as physical vapor deposition (PVD), evaporation, etc., or application techniques familiar to one practiced in the art.
  • PVD physical vapor deposition
  • a thin film that is integral to the device may ultimately serve as the substrate (membrane).
  • the piezoelectric material AlN
  • the piezoelectric material may serve a dual role as the supporting membrane, sandwiched by conductor or electrode layers attached thereto.
  • a thin metal film layer (approximately 100 nanometers or 100 ⁇ 10-9 meters thick) is deposited on the substrate surface (Step S 3 ).
  • This deposition may preferably be performed in a vacuum chamber using one of the above-described plurality of thin-film deposition techniques.
  • this metal film acts as a bottom surface electrode for the TFR and is preferably composed of Al, but other conductors may be used as well.
  • This deposition may preferably be performed in a vacuum chamber using one of a variety of thin-film deposition techniques, as described above.
  • Step S 4 A lithographic process is employed in which a thin layer of a photo-sensitive, chemically-resistant polymer, or “photo resist”, is applied to completely coat the metal film. Exposure to light through a “photo mask”, a material or masking layer that has holes or openings at certain locations for light to pass, sensitizes the photo resist such that subsequent immersion in a developer removes only that resist material that was subject to the light. At this point, the sample surface consists of regions where the protective resist layer remains, and regions of un-protected metal. This extent or nature of this patterning process may be based on the desired application; i.e., in TFR applications, this patterning is determined by the design of the desired or required filter.
  • the base or bottom electrode patterning process continues with the transfer of this lithographically-defined pattern into the metal layer via an etching process.
  • etching techniques are routinely practiced in the art, including wet chemical etching (KOH), dry or reactive ion etching (RIE), and sputter etching.
  • KOH wet chemical etching
  • RIE reactive ion etching
  • sputter etching Such processes, through either chemical or physical action, remove any metal which is unprotected by the photo resist, while leaving the resist-coated metal intact, thereby “sculpting” the metallic surface into the desired electrode pattern.
  • FIG. 4 An electrode defined by such a process is illustrated in FIG. 4.
  • Resist 216 has protected metal layer 215 during the removal of all unprotected material on substrate 220 .
  • a metallic layer 215 defined by the desired pattern remains.
  • the semi-completed device is then returned to the vacuum chamber for the deposition of some type of intermediate film (Step S 5 ). In the present embodiment, this is an active piezoelectric material film.
  • the piezoelectric layer can be deposited in different ways, such as through RF sputtering of an insulating target, pulsed DC reactive sputtering of a metallic target, chemical vapor deposition (CVD) and molecular beam epitaxy (MBE) for example.
  • This piezoelectric material is preferably Aluminum Nitride (AlN) as in the presently described embodiment, but may be composed of ZnO or CdS for example.
  • AlN film is deposited entirely over the substrate, but unlike the metal film it is not patterned in this embodiment.
  • the intermediate film is subsequently coated with a second thin metal film layer of Al or other suitable conductor, so as to form the top electrode of the device (Step S 6 ).
  • This second metal film is patterned and etched (Step S 7 ) with the lithographic process as described above in Step S 4 . Once the photo resist is removed, the structure of the device is almost complete.
  • the final step in the device's fabrication consists of masking the substrate for selective removal of at least some, or even all of the substrate material underlying the device.
  • the exposed Si may be etched with either wet (KOH, for example) or dry (RIE) chemistry (Step S 8 ).
  • This Si etch terminates on the initially-deposited etch-resistant film or a film which is integral to device operation (i.e., AlN, SiN or ZnO for example), as is appropriate for the desired device or application.
  • FIGS. 5 ( a ) and 5 ( b ) illustrate two exemplary embodiments of a membrane-supported electronic device.
  • FIG. 5( a ) illustrates a device supported by a non-integral membrane; the membrane acts only as a mechanical support structure.
  • the membrane 222 is in fact the etch-resistant film of Step S 2 in FIG. 3. Film 222 results from the removal of substrate 220 , and spans the un-etched remnants of the Si substrate 220 to support a device 200 , but does not form an integral part of that device 200 . It is noted that some residual Si may remain, hence “remnants”, even after material is removed by selective etching.
  • Wires or leads 223 patterned as part of the device fabrication process carry electronic signals to and from the device 200 .
  • FIG. 5( b ) illustrates a device in which the supporting membrane is an integral part of the device. Note that, in the latter figure, no membrane film deposition (as described in step S 2 of FIG. 3) would be required.
  • a membrane 222 spanning the un-etched remnants of the Si substrate 220 supports material on both its faces (top electrodes 205 and bottom electrode 215 ) and, as in the case of a TFR 200 , communication between the top and bottom mounted electrodes is accomplished through the membrane 222 .
  • the membrane in this case, is an integral part of the device and may be made of piezoelectric material such as AlN and SiN, for example, or any other known materials which have piezoelectric properties.
  • Electrodes 205 and 220 remain supportably attached to film 222 due to inherently strong bonding properties occurring between the layers, as is known to those skilled in the art.
  • Wires or leads 223 which may be patterned as part of the device fabrication process, carry the electronic signal to and from the device, such as via top electrodes 205 as shown in FIG. 5( b ).
  • FIG. 7 illustrates the membrane-mounted device attached to a carrier in accordance with a mounting technique described in FIG. 6.
  • a completed device such as shown in FIGS. 5 ( a ) and/or 5 ( b ) would be inserted into a carrier or package assembly, or even another integrated circuit, for example. Solder bumps that had been previously applied to the electrodes of the device would then be reflowed (melted) to create an electrical connection to the carrier.
  • a surface of the carrier on which the device is attached or connected may then be configured with, or contain circuitry thereon to tune out any residual parasitics (capacitances or inductances) that may still be present in the device.
  • solder bumps are applied to the electrodes (step S 9 in FIG. 6).
  • FIG. 7 there is illustrated a TFR device 300 in a T-Cell configuration on top of membrane 322 that rests on die 325 .
  • Leads 323 i.e., leads from the metal electrodes of the device
  • Leads 323 extend from series resonators 305 and 310 and shunt resonator 315 respectively to the edge of the membrane 322 .
  • solder bumps (small balls of conductive material) 330 may be provided or applied by conventionally known soldering techniques, or those currently being used in the art.
  • the die 325 may then be attached to a carrier or package (step S 10 ), inserted in an edge-on fashion into a recess 332 that may be provided on a package or carrier 335 , as shown in FIG. 7 for example.
  • the die 325 is positioned (step S 11 ) such that the solder bumps 330 contact corresponding bonding leads 340 , and then the solder is reflowed (i.e., melted by conventionally known or used heat sources) (step S 12 ) in order to solidify the electrical connections between device 300 and carrier 335 .
  • circuitry for tuning out any residual parasitics can be built or provided on the carrier mounting surface 335 .
  • capacitor reactance is typically a negative reactance and inductor reactance typically a positive reactance
  • capacitor and/or inductor elements could be added on the surface of the carrier 335 where necessary, between at least one of the bonding leads and ground.
  • capacitors may be employed to offset or cancel the positive inductor reactance with a negative capacitor reactance, and vice versa.
  • each of the deposition and patterning steps illustrates in FIG. 3 may be repeated several times in order to build up a device for whatever application is desired.
  • steps S 3 -S 7 may be repeated several times in order to build up a device for whatever application is desired.

Abstract

A method of producing and mounting electronic devices to negate the effects of parasitics on device performance. In one aspect, the substrate surface of the device is coated with a thin, etch-resistant film during fabrication that acts as a barrier to allow removal of substrate material beneath the film, creating a suspended structure upon which the remaining layers of circuitry rest. Alternatively the device is made with a film that is integral to the device, and that acts as the supporting membrane. To mount the device on a carrier or package, solder bumps are applied near the ends of the conductors of the device, and the die is then secured to a carrier or package, and positioned so that leads extending from the conductors mate up with bonding strips on the carrier or package. The solder bumps are then reflowed or melted to establish electrical connection between leads of the device and corresponding bonding strips of the carrier. The resultant electronic device is essentially immune to the effects or parasitic capacitances and parasitic inductances, with the device as mounted being further configured so as to tune out any residual parasitics which may still exist after fabrication.

Description

    CONTINUATION INFORMATION
  • This application is a divisional of co-pending application Ser. No. 09/698,175, filed on Oct. 30, 2000, the entire contents of which are hereby incorporated by reference herein, and for which priority is claimed under 35 U.S.C. § 120.[0001]
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention [0002]
  • The present invention relates to electronic devices, more particularly to methods for manufacturing and mounting electronic devices such as thin film resonators (TFRs) to limit parasitic effects. [0003]
  • 2. Description of the Related Art [0004]
  • Electronic devices such as thin film resonators (hereinafter “TFR”) are typically used in high-frequency, high-power environments ranging from several hundred megahertz (MHz) to several gigahertz (GHz). FIG. 1 illustrates a side view or cross-section of a [0005] typical TFR component 100. In FIG. 1, TFR component 100 includes a piezoelectric material 110 interposed between two conductive electrode layers 105 and 115, with electrode layer 115 formed on a support structure 120. The support structure 120 may be a membrane, or may be a plurality of alternating reflecting layers on a solid semiconductor substrate which may be made of silicon or quartz, for example. The piezoelectric material is preferably one selected from the group comprising at least ZnO, CdS and AlN. Electrode layers 105 and 115 are formed from a conductive material, preferably of Al, but may be formed from other conductors as well.
  • TFRs are often used in electronic signal filters, more particularly in TFR filter circuits applicable to a myriad of communication and microelectronic technologies. For example, TFR filter circuits may be employed in cellular, wireless and fiber-optic communications, as well as in computer or computer-related information-exchange or information-sharing systems. [0006]
  • The piezoelectric material in TFR resonators converts electrical to mechanical energy and vice versa, such that at its mechanical resonance frequency, the electrical behavior of the device abruptly changes. Electrical signals of particular frequencies easily pass thorough the resonators, while others will not be transmitted. These particular frequencies can typically be dictated by choosing resonator size and design. Resonators of certain sizes and design frequencies can be networked in appropriate combinations, such that they will impose desired filtering functions on signals passing through the network. [0007]
  • A standard approach to designing filters out of resonators is to arrange them out of simple building blocks such as in a ladder configuration, that is, in an alternating series-shunt relationship. A series element in this sense carries signal from an input toward an output, whereas a shunt element provides an alternative path for the signal to ground. The transmission or blocking characteristics of both series and shunt elements affect the final signal reaching output from input, somewhat analogous to how branching of water pipes can affect the flow through the main water line. [0008]
  • FIG. 2 illustrates schematically this simple building block, commonly known as a T-Cell. Referring specifically to FIG. 2, a schematic of a T-[0009] Cell building block 200 includes three TFR components 210, 220 and 230. TFR components 210 and 220 comprise the “series arm” portion of the T-Cell block, being connected in series between an input port 215 and an output port 225 of T-Cell 200. TFR component 230 comprises the “shunt leg” portion of T-Cell 200, being connected in shunt between node 235 and ground. A TFR T-Cell itself may define a filter; although a TFR ladder filter typically has a plurality of these T-cells concatenated together.
  • As can be seen from FIG. 1, many electronic devices fabricated today using planar technologies are built on silicon wafers. In some of these devices, only the first few microns of the wafer's bulk or thickness are involved in the device's performance. In other devices, this wafer serves only as a mechanical support. [0010]
  • As will described in further detail below, the manufacturing process for many electronic devices, a TFR being just one exemplary device, often entails the deposition and patterning of several metallic layers that in a final form serve as integral parts of the device, and/or as interconnects between these integral parts. [0011]
  • One of the most serious and persistent problems regarding the above device is the effects of parasitic capacitances and inductances on device performance. These parasitics are typically created by interactions between the substrate and the layers forming the device; and/or these parasitic capacitances and inductances are already present in the connecting layers within the device. In general, any pair of conducting or semi-conducting plates separated by a dielectric material may act as a capacitor, and any strip of conducting material may act as an inductor. Such structures are often included as part of a circuit's design. However, these structures may also occur incidentally as part of a circuit's physical layout. [0012]
  • FIG. 1([0013] b) illustrates parasitic capacitors which could be present within the TFR device of FIG. 1(a). FIG. 1(b) is essentially the TFR of FIG. 1(a), but illustrates capacitors which may be intended in its design (see at 125); and those capacitors which may be incidental to the TFR's layout (see at 130). These incidental (i.e., parasitic) capacitors, resulting from interactions between the device structure and the substrate, tend to degrade device performance and should be accounted for and limited. Accordingly, what is needed is a method of manufacturing electronic devices such as TFRs that do not suffer from the detrimental effects that parasitics currently have on device efficiency and performance.
  • SUMMARY OF THE INVENTION
  • The present invention provides a method of manufacturing electronic devices that have at least a portion of their supporting substrate removed to eliminate parasitic capacitance. In another aspect of the invention, a mounting technique for mounting the aforementioned electronic device is described for tuning out any residual parasitics. [0014]
  • In one embodiment, after providing the substrate, the substrate surface is coated with a thin, etch-resistant film. The film acts as a barrier to allow removal of at least some of the substrate material during subsequent manufacturing steps, creating a suspended structure upon which the remaining layers of circuitry rest. In another embodiment, a film which is an integral part of the device acts as the supporting membrane. [0015]
  • Regarding the mounting method, solder bumps are applied near the ends of conductors or electrodes of the manufactured device. The completed die (surface on which the substrate/membrane and device circuitry rest) is then inserted vertically and/or edge-on into a carrier or package that is to include the device, and the solder bumps are reflowed (i.e., melted with a conventionally used heat source) to establish contact with corresponding bonding strips on the carrier. Both the manufacturing and mounting techniques may reduce and/or eliminate the adverse effects of parasitics, since these membrane-supported devices suffer from essentially no parasitic capacitance, and little if any parasitic inductance.[0016]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The present invention will become fully understood from the detailed description given hereinbelow and the accompanying drawings, wherein like elements represent like reference numerals, which are given by way of illustration only and thus are not limitative of the invention and wherein: [0017]
  • FIG. 1([0018] a) illustrates a cross-section of a typical electronic device such as a thin film resonator (TFR) device.
  • FIG. 1([0019] b) illustrates the parasitic capacitors present in the TFR of FIG. 1(a).
  • FIG. 2 illustrates a T-cell building block. [0020]
  • FIG. 3 describes a manufacturing method in accordance with the present application. [0021]
  • FIG. 4 illustrates a partially fabricated TFR device. [0022]
  • FIG. 5([0023] a) illustrates an electronic device supported by a non-integral membrane structure.
  • FIG. 5([0024] b) illustrates an electronic device in which the supporting membrane is an integral part of the circuit.
  • FIG. 6 describes a mounting method in accordance with the present application. [0025]
  • FIG. 7 illustrates the manufactured device and a carrier in accordance with a mounting method of FIG. 6.[0026]
  • DETAILED DESCRIPTION
  • The present invention provides a method of producing and a method of mounting electronic devices that are supported by a thin membrane rather than a bulk substrate. Each method contributes to the reduction and/or elimination of electronic parasitics such as parasitic inductances and parasitic capacitances. In one aspect of fabrication, the substrate surface of the device is coated with a thin, etch-resistant film which acts as a barrier to allow removal of at least some of the substrate material during subsequent manufacturing steps, creating a suspended membrane upon which the remaining layers of circuitry rest. In another aspect, a thin film that is integral with the device may support the device, so that no additional etch-resistant film is required during fabrication. In either case, substantial elimination of substrate parasitics is accomplished when, as a final production step, some or substantially all of the substrate material is removed in an etchant. [0027]
  • To mount the device, solder bumps (i.e., small balls of conducting metal material having a low melting point) are applied near the ends of the conductors or electrodes of the device. The completed die on which the membrane-mounted device rests is secured into a carrier or package that is to contain the device. The solder bumps are then reflowed to establish contact between leads of the electrodes and corresponding bonding strips on the carrier. [0028]
  • The resultant membrane mounted electronic device has a substantially reduced presence of parasitics and/or parasitic effects than current electronic devices, since these parasitics are induced by the very presence of the bulk supporting substrate on which conventional electronic devices rest. Since a substantial portion of the substrate is removed, any parasitics which could have been induced therein are effectively eliminated with the removal of substrate material. Further, any residual parasitics that might still be present in the membrane are further eliminated when the device is mounted in a “tuning” carrier or package, i.e., these parasitics can be electronically eliminated or tuned out. [0029]
  • Accordingly, these membrane-supported devices suffer from essentially no parasitic capacitance, and from little parasitic inductance. As will be described below, capacitors and inductors arranged on the carrier's surface may also be implemented in order to tune out any remaining parasitics. In other words, the resultant electronic device is essentially immune to the effects or parasitic capacitances and parasitic inductances, with the mounted device being configurable so as to tune out any residual parasitics that may still exist after fabrication. [0030]
  • Although the below discussion focuses on the fabrication of a thin film resonator (TFR) device, the method of manufacturing and method of mounting in accordance with the present application is not limited to such a device. As may be recognized by those having ordinary skill in the art, the present application is applicable to any electronic device which has a wafer-like substrate or membrane, and/or which is manufactured using a series of deposition and patterning steps to form integral layers of the device. [0031]
  • FIG. 3 illustrates the method of manufacturing an electronic device such as a TFR in accordance with the present application., Though there can be a variety of thin film process steps involved in the batch fabrication of a TFR device (as there is in fabricating any modern integrated circuit or electronic device), the vast majority of these processes involve repeated applications of three primary operations: deposition, lithography, and etching. [0032]
  • Referring to FIG. 3, initially a base support structure such as a substrate is provided (Step S[0033] 1). In conventional devices, the base structure is often not integral to device operation; it provides only mechanical support. The base structure in the present embodiment, hereinafter “substrate” is preferably a silicon wafer substrate. Alternatively, the substrate may include a plurality of alternating reflecting layers of acoustically mismatched materials such as SiO2 and AlN that are deposited on a wafer substrate of silicon, quartz, or glass wafer. This process is now described in more detail below, and illustrates one aspect as to how the detrimental effects of parasitics may be eliminated.
  • After providing the substrate, a thin, etch resistant film or membrane is applied to the substrate (Step S[0034] 2). This film may be a thin layer of AlN or SiN, for example, and may act as the supporting membrane. This film is preferably applied by chemical vapor deposition (CVD), but may also be applied with techniques such as physical vapor deposition (PVD), evaporation, etc., or application techniques familiar to one practiced in the art. Alternatively, and as noted above, a thin film that is integral to the device may ultimately serve as the substrate (membrane). For example, in fabricating a TFR, the piezoelectric material (AlN) may serve a dual role as the supporting membrane, sandwiched by conductor or electrode layers attached thereto.
  • Next, a thin metal film layer (approximately 100 nanometers or 100×10-9 meters thick) is deposited on the substrate surface (Step S[0035] 3). This deposition may preferably be performed in a vacuum chamber using one of the above-described plurality of thin-film deposition techniques. In the present embodiment, this metal film acts as a bottom surface electrode for the TFR and is preferably composed of Al, but other conductors may be used as well. This deposition may preferably be performed in a vacuum chamber using one of a variety of thin-film deposition techniques, as described above.
  • Once the metal film has been deposited, it undergoes a patterning process (Step S[0036] 4). A lithographic process is employed in which a thin layer of a photo-sensitive, chemically-resistant polymer, or “photo resist”, is applied to completely coat the metal film. Exposure to light through a “photo mask”, a material or masking layer that has holes or openings at certain locations for light to pass, sensitizes the photo resist such that subsequent immersion in a developer removes only that resist material that was subject to the light. At this point, the sample surface consists of regions where the protective resist layer remains, and regions of un-protected metal. This extent or nature of this patterning process may be based on the desired application; i.e., in TFR applications, this patterning is determined by the design of the desired or required filter.
  • The base or bottom electrode patterning process continues with the transfer of this lithographically-defined pattern into the metal layer via an etching process. A number of etching techniques are routinely practiced in the art, including wet chemical etching (KOH), dry or reactive ion etching (RIE), and sputter etching. Such processes, through either chemical or physical action, remove any metal which is unprotected by the photo resist, while leaving the resist-coated metal intact, thereby “sculpting” the metallic surface into the desired electrode pattern. [0037]
  • An electrode defined by such a process is illustrated in FIG. 4. Resist [0038] 216 has protected metal layer 215 during the removal of all unprotected material on substrate 220. When the remaining photo resist material 216 is removed by a solvent or polymer etching process, a metallic layer 215 defined by the desired pattern remains. The semi-completed device is then returned to the vacuum chamber for the deposition of some type of intermediate film (Step S5). In the present embodiment, this is an active piezoelectric material film.
  • Similar to the metal deposition alternatives listed above, the piezoelectric layer can be deposited in different ways, such as through RF sputtering of an insulating target, pulsed DC reactive sputtering of a metallic target, chemical vapor deposition (CVD) and molecular beam epitaxy (MBE) for example. This piezoelectric material is preferably Aluminum Nitride (AlN) as in the presently described embodiment, but may be composed of ZnO or CdS for example. Similar to the metal film, the AlN film is deposited entirely over the substrate, but unlike the metal film it is not patterned in this embodiment. [0039]
  • The intermediate film is subsequently coated with a second thin metal film layer of Al or other suitable conductor, so as to form the top electrode of the device (Step S[0040] 6). This second metal film is patterned and etched (Step S7) with the lithographic process as described above in Step S4. Once the photo resist is removed, the structure of the device is almost complete.
  • The final step in the device's fabrication consists of masking the substrate for selective removal of at least some, or even all of the substrate material underlying the device. After masking, the exposed Si may be etched with either wet (KOH, for example) or dry (RIE) chemistry (Step S[0041] 8). This Si etch terminates on the initially-deposited etch-resistant film or a film which is integral to device operation (i.e., AlN, SiN or ZnO for example), as is appropriate for the desired device or application.
  • FIGS. [0042] 5(a) and 5(b) illustrate two exemplary embodiments of a membrane-supported electronic device. FIG. 5(a) illustrates a device supported by a non-integral membrane; the membrane acts only as a mechanical support structure. Referring to FIG. 5(a), the membrane 222 is in fact the etch-resistant film of Step S2 in FIG. 3. Film 222 results from the removal of substrate 220, and spans the un-etched remnants of the Si substrate 220 to support a device 200, but does not form an integral part of that device 200. It is noted that some residual Si may remain, hence “remnants”, even after material is removed by selective etching. Wires or leads 223 patterned as part of the device fabrication process carry electronic signals to and from the device 200.
  • FIG. 5([0043] b) illustrates a device in which the supporting membrane is an integral part of the device. Note that, in the latter figure, no membrane film deposition (as described in step S2 of FIG. 3) would be required. Referring to FIG. 5(b), a membrane 222 spanning the un-etched remnants of the Si substrate 220 supports material on both its faces (top electrodes 205 and bottom electrode 215) and, as in the case of a TFR 200, communication between the top and bottom mounted electrodes is accomplished through the membrane 222. The membrane, in this case, is an integral part of the device and may be made of piezoelectric material such as AlN and SiN, for example, or any other known materials which have piezoelectric properties. The electrodes 205 and 220 remain supportably attached to film 222 due to inherently strong bonding properties occurring between the layers, as is known to those skilled in the art. Wires or leads 223, which may be patterned as part of the device fabrication process, carry the electronic signal to and from the device, such as via top electrodes 205 as shown in FIG. 5(b).
  • FIG. 6 describes steps of the mounting technique of the present application: FIG. 7 illustrates the membrane-mounted device attached to a carrier in accordance with a mounting technique described in FIG. 6. In general, a completed device such as shown in FIGS. [0044] 5(a) and/or 5(b) would be inserted into a carrier or package assembly, or even another integrated circuit, for example. Solder bumps that had been previously applied to the electrodes of the device would then be reflowed (melted) to create an electrical connection to the carrier. A surface of the carrier on which the device is attached or connected may then be configured with, or contain circuitry thereon to tune out any residual parasitics (capacitances or inductances) that may still be present in the device.
  • In the exemplary arrangement as shown in FIG. 7, after fabrication of the [0045] TFR device 300, solder bumps are applied to the electrodes (step S9 in FIG. 6). In FIG. 7, there is illustrated a TFR device 300 in a T-Cell configuration on top of membrane 322 that rests on die 325. Leads 323 (i.e., leads from the metal electrodes of the device) extend from series resonators 305 and 310 and shunt resonator 315 respectively to the edge of the membrane 322.
  • At the ends of these [0046] leads 323, corresponding solder bumps (small balls of conductive material) 330 may be provided or applied by conventionally known soldering techniques, or those currently being used in the art. The die 325 may then be attached to a carrier or package (step S10), inserted in an edge-on fashion into a recess 332 that may be provided on a package or carrier 335, as shown in FIG. 7 for example. The die 325 is positioned (step S11) such that the solder bumps 330 contact corresponding bonding leads 340, and then the solder is reflowed (i.e., melted by conventionally known or used heat sources) (step S12) in order to solidify the electrical connections between device 300 and carrier 335. Mounted in this configuration, residual parasitics are substantially negated since, with minimal or no substrate, any possible capacitor or inductor configuration which could be a source of such parasitics (i.e., parallel plates separated by a dielectric) no longer exists, or is minimized to the extent that it does not interfere with device performance.
  • If required, circuitry for tuning out any residual parasitics can be built or provided on the [0047] carrier mounting surface 335. For example, and with the understanding that capacitor reactance is typically a negative reactance and inductor reactance typically a positive reactance, capacitor and/or inductor elements could be added on the surface of the carrier 335 where necessary, between at least one of the bonding leads and ground. Thus, in an exemplary case where there might be residual inductive parasitics present, capacitors may be employed to offset or cancel the positive inductor reactance with a negative capacitor reactance, and vice versa.
  • The invention being thus described, it will be obvious that the same may be varied in many ways. For example, each of the deposition and patterning steps illustrates in FIG. 3 (steps S[0048] 3-S7) may be repeated several times in order to build up a device for whatever application is desired. Such variations are not to be regarded as a departure from the spirit and scope of the invention, and also to modifications as would be obvious to one skilled in the art or intended to be included within the scope of the following claims.

Claims (14)

What is claimed is:
1. An thin film resonator (TFR) device, comprising:
a substrate having an etch-resistant thin film thereon; and
a piezoelectric material layer formed between first and second conductors, said first conductor contacting said etch-resistant thin film, the etch-resistant thin film and substrate configured as a suspended membrane supporting said first and second conductors and said piezoelectric layer.
2. The TFR device of claim 1, wherein the etch resistant film acts as a barrier to allow removal of substantially all of said substrate to form a membrane that supports said piezoelectric layer and said first and second conductors.
3. The TFR device of claim 1, wherein said piezoelectric material is a material selected from a group consisting of AlN, SiN and ZnO.
4. The TFR device of claim 1, wherein said first and second conductors are Al metal electrodes or other conductors.
5. The TFR device of claim 1, wherein said substrate is formed of silicon, quartz, or glass.
6. The TFR device of claim 1, wherein said substrate is essentially immune to effects of parasitic capacitance and inductance.
7. The TFR device of claim 1, further comprising a plurality of solder bumps that are applied to ends of leads extending from said first and second conductors, wherein said leads are formed on a die that supports the TFR device.
8. The TFR device of claim 7,
wherein the die is attached to a carrier or package intended for the device so that said solder bumps contact corresponding bonding leads on said carrier or package; and
wherein the solder bumps are reflowed to effect electrical connection to the carrier or package.
9. The TFR device of claim 8, wherein the carrier or package connected device is configured so that the effects of any residual parasitic capacitances and parasitic inductances are negated or limited.
10. An electronic device, comprising:
a substrate having an etch-resistant thin film thereon; and
a piezoelectric layer formed between first and second conductor layers, the etch-resistant thin film forming a suspended membrane for supporting the electronic device.
11. The device of claim 10, wherein the etch resistant film thereon acts as a barrier to allow removal of substantially all of said substrate to form the suspended membrane supporting said piezoelectric layer and conductor layers of the electronic device.
12. The device of claim 10, wherein
said piezoelectric material is selected from a group consisting of AlN, SiN and ZnO;
said conductive films are Al metal electrodes or other conductors; and
said substrate is formed of silicon, quartz, or glass and is essentially immune to the effects of parasitic capacitance and parasitic inductance.
13. The device of claim 10, further comprising a plurality of solder bumps applied to ends of leads extending from said conductors, wherein said leads are formed on a die that supports the device.
14. The device of claim 13, wherein
the die is attached to a package intended for the device so that said solder bumps contact corresponding bonding leads on said package; and
the solder bumps are reflowed to effect electrical connection to the package.
US10/742,916 2000-10-30 2003-12-23 Method of manufacturing and mounting electronic devices to limit the effects of parasitics Abandoned US20040163244A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/742,916 US20040163244A1 (en) 2000-10-30 2003-12-23 Method of manufacturing and mounting electronic devices to limit the effects of parasitics

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US09/698,175 US6675450B1 (en) 2000-10-30 2000-10-30 Method of manufacturing and mounting electronic devices to limit the effects of parasitics
US10/742,916 US20040163244A1 (en) 2000-10-30 2003-12-23 Method of manufacturing and mounting electronic devices to limit the effects of parasitics

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/698,175 Division US6675450B1 (en) 2000-10-30 2000-10-30 Method of manufacturing and mounting electronic devices to limit the effects of parasitics

Publications (1)

Publication Number Publication Date
US20040163244A1 true US20040163244A1 (en) 2004-08-26

Family

ID=29780722

Family Applications (3)

Application Number Title Priority Date Filing Date
US09/669,681 Expired - Lifetime US6674291B1 (en) 2000-10-30 2000-09-26 Method and apparatus for determining and/or improving high power reliability in thin film resonator devices, and a thin film resonator device resultant therefrom
US09/698,175 Expired - Lifetime US6675450B1 (en) 2000-10-30 2000-10-30 Method of manufacturing and mounting electronic devices to limit the effects of parasitics
US10/742,916 Abandoned US20040163244A1 (en) 2000-10-30 2003-12-23 Method of manufacturing and mounting electronic devices to limit the effects of parasitics

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US09/669,681 Expired - Lifetime US6674291B1 (en) 2000-10-30 2000-09-26 Method and apparatus for determining and/or improving high power reliability in thin film resonator devices, and a thin film resonator device resultant therefrom
US09/698,175 Expired - Lifetime US6675450B1 (en) 2000-10-30 2000-10-30 Method of manufacturing and mounting electronic devices to limit the effects of parasitics

Country Status (2)

Country Link
US (3) US6674291B1 (en)
GE (1) GEP20074044B (en)

Families Citing this family (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2003098801A1 (en) * 2002-05-20 2003-11-27 Philips Intellectual Property & Standards Gmbh Bulk wave resonator and bulk wave filter
JP4128836B2 (en) * 2002-09-27 2008-07-30 Tdk株式会社 Thin film piezoelectric resonator, filter and duplexer using the same
US6939608B2 (en) * 2003-11-19 2005-09-06 Invista North America S.A.R.L. Bulked continuous filament having a three-sided exterior cross-section and a convex six-sided central void and yarn and carpet produced therefrom
US7087303B2 (en) * 2003-11-19 2006-08-08 Invista North America S.A R. L. Bulked continuous filament having a three-sided exterior cross-section and convex six-sided central void and yarn and carpet produced therefrom
US7750487B2 (en) * 2004-08-11 2010-07-06 Intel Corporation Metal-metal bonding of compliant interconnect
US7737612B1 (en) * 2005-05-25 2010-06-15 Maxim Integrated Products, Inc. BAW resonator bi-layer top electrode with zero etch undercut
CN1328588C (en) * 2005-12-27 2007-07-25 通领科技集团有限公司 Life-stopping intelligent inspection and inspector for leakage protector
CN1328587C (en) * 2005-12-27 2007-07-25 通领科技集团有限公司 Life-stopping intelligent inspection and inspector for leakage protector
US8291559B2 (en) * 2009-02-24 2012-10-23 Epcos Ag Process for adapting resonance frequency of a BAW resonator
US8513863B2 (en) 2009-06-11 2013-08-20 Qualcomm Mems Technologies, Inc. Piezoelectric resonator with two layers
US9203489B2 (en) 2010-05-05 2015-12-01 Google Technology Holdings LLC Method and precoder information feedback in multi-antenna wireless communication systems
US9813262B2 (en) 2012-12-03 2017-11-07 Google Technology Holdings LLC Method and apparatus for selectively transmitting data using spatial diversity
US9591508B2 (en) 2012-12-20 2017-03-07 Google Technology Holdings LLC Methods and apparatus for transmitting data between different peer-to-peer communication groups
US9979531B2 (en) 2013-01-03 2018-05-22 Google Technology Holdings LLC Method and apparatus for tuning a communication device for multi band operation
US10229697B2 (en) 2013-03-12 2019-03-12 Google Technology Holdings LLC Apparatus and method for beamforming to obtain voice and noise signals
US9386542B2 (en) 2013-09-19 2016-07-05 Google Technology Holdings, LLC Method and apparatus for estimating transmit power of a wireless device
US9301177B2 (en) 2013-12-18 2016-03-29 Google Technology Holdings LLC Method and system to improve antenna tuner reliability
US9549290B2 (en) 2013-12-19 2017-01-17 Google Technology Holdings LLC Method and apparatus for determining direction information for a wireless device
FR3018389B1 (en) * 2014-03-06 2017-09-01 St Microelectronics Sa METHOD FOR MANUFACTURING BISTABLE BLADES OF DIFFERENT CURVES
US9491007B2 (en) 2014-04-28 2016-11-08 Google Technology Holdings LLC Apparatus and method for antenna matching
US9478847B2 (en) 2014-06-02 2016-10-25 Google Technology Holdings LLC Antenna system and method of assembly for a wearable electronic device
TWI709730B (en) * 2015-08-18 2020-11-11 美商富士膠片索諾聲公司 Membrane hydrophone for high frequency ultrasound and method of manufacture
US11579011B2 (en) 2016-02-19 2023-02-14 Fujifilm Sonosite, Inc. Membrane hydrophone for high frequency ultrasound and method of manufacture

Citations (58)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4502932A (en) * 1983-10-13 1985-03-05 The United States Of America As Represented By The United States Department Of Energy Acoustic resonator and method of making same
US4556812A (en) * 1983-10-13 1985-12-03 The United States Of America As Represented By The United States Department Of Energy Acoustic resonator with Al electrodes on an AlN layer and using a GaAs substrate
US4642511A (en) * 1986-03-31 1987-02-10 Motorola, Inc. Edge-mounting configuration for at-strip resonators
US4719383A (en) * 1985-05-20 1988-01-12 The United States Of America As Represented By The United States Department Of Energy Piezoelectric shear wave resonator and method of making same
US4890370A (en) * 1987-10-09 1990-01-02 Murata Manufacturing Co., Ltd. Manufacturing method for integrated resonator
US4988957A (en) * 1989-05-26 1991-01-29 Iowa State University Research Foundation, Inc. Electronically-tuned thin-film resonator/filter controlled oscillator
US5075641A (en) * 1990-12-04 1991-12-24 Iowa State University Research Foundation, Inc. High frequency oscillator comprising cointegrated thin film resonator and active device
US5166646A (en) * 1992-02-07 1992-11-24 Motorola, Inc. Integrated tunable resonators for use in oscillators and filters
US5231327A (en) * 1990-12-14 1993-07-27 Tfr Technologies, Inc. Optimized piezoelectric resonator-based networks
US5232571A (en) * 1991-12-23 1993-08-03 Iowa State University Research Foundation, Inc. Aluminum nitride deposition using an AlN/Al sputter cycle technique
US5263259A (en) * 1991-05-14 1993-11-23 Fausto Cimador Design apparatus
US5283458A (en) * 1992-03-30 1994-02-01 Trw Inc. Temperature stable semiconductor bulk acoustic resonator
US5294898A (en) * 1992-01-29 1994-03-15 Motorola, Inc. Wide bandwidth bandpass filter comprising parallel connected piezoelectric resonators
US5303457A (en) * 1991-02-04 1994-04-19 Motorola, Inc. Method for packaging microelectronic frequency selection components
US5334960A (en) * 1993-02-16 1994-08-02 Motorola, Inc. Conjugately matched acoustic wave transducers and method
US5348617A (en) * 1991-12-23 1994-09-20 Iowa State University Research Foundation, Inc. Selective etching process
US5367308A (en) * 1992-05-29 1994-11-22 Iowa State University Research Foundation, Inc. Thin film resonating device
US5373268A (en) * 1993-02-01 1994-12-13 Motorola, Inc. Thin film resonator having stacked acoustic reflecting impedance matching layers and method
US5381385A (en) * 1993-08-04 1995-01-10 Hewlett-Packard Company Electrical interconnect for multilayer transducer elements of a two-dimensional transducer array
US5403701A (en) * 1991-12-13 1995-04-04 Hewlett-Packard Company Method of forming small geometry patterns on piezoelectric membrane films
US5438554A (en) * 1993-06-15 1995-08-01 Hewlett-Packard Company Tunable acoustic resonator for clinical ultrasonic transducers
US5446306A (en) * 1993-12-13 1995-08-29 Trw Inc. Thin film voltage-tuned semiconductor bulk acoustic resonator (SBAR)
US5552655A (en) * 1994-05-04 1996-09-03 Trw Inc. Low frequency mechanical resonator
US5587620A (en) * 1993-12-21 1996-12-24 Hewlett-Packard Company Tunable thin film acoustic resonators and method for making the same
US5596239A (en) * 1995-06-29 1997-01-21 Motorola, Inc. Enhanced quality factor resonator
US5617065A (en) * 1995-06-29 1997-04-01 Motorola, Inc. Filter using enhanced quality factor resonator and method
US5630949A (en) * 1995-06-01 1997-05-20 Tfr Technologies, Inc. Method and apparatus for fabricating a piezoelectric resonator to a resonant frequency
US5646583A (en) * 1996-01-04 1997-07-08 Rockwell International Corporation Acoustic isolator having a high impedance layer of hafnium oxide
US5692279A (en) * 1995-08-17 1997-12-02 Motorola Method of making a monolithic thin film resonator lattice filter
US5698928A (en) * 1995-08-17 1997-12-16 Motorola, Inc. Thin film piezoelectric arrays with enhanced coupling and fabrication methods
US5701032A (en) * 1994-10-17 1997-12-23 W. L. Gore & Associates, Inc. Integrated circuit package
US5702775A (en) * 1995-12-26 1997-12-30 Motorola, Inc. Microelectronic device package and method
US5714917A (en) * 1996-10-02 1998-02-03 Nokia Mobile Phones Limited Device incorporating a tunable thin film bulk acoustic resonator for performing amplitude and phase modulation
US5760663A (en) * 1996-08-23 1998-06-02 Motorola, Inc. Elliptic baw resonator filter and method of making the same
US5780713A (en) * 1996-11-19 1998-07-14 Hewlett-Packard Company Post-fabrication tuning of acoustic resonators
US5789845A (en) * 1994-11-24 1998-08-04 Mitsubishi Denki Kabushiki Kaisha Film bulk acoustic wave device
US5821833A (en) * 1995-12-26 1998-10-13 Tfr Technologies, Inc. Stacked crystal filter device and method of making
US5853601A (en) * 1997-04-03 1998-12-29 Northrop Grumman Corporation Top-via etch technique for forming dielectric membranes
US5864261A (en) * 1994-05-23 1999-01-26 Iowa State University Research Foundation Multiple layer acoustical structures for thin-film resonator based circuits and systems
US5872493A (en) * 1997-03-13 1999-02-16 Nokia Mobile Phones, Ltd. Bulk acoustic wave (BAW) filter having a top portion that includes a protective acoustic mirror
US5873154A (en) * 1996-10-17 1999-02-23 Nokia Mobile Phones Limited Method for fabricating a resonator having an acoustic mirror
US5883575A (en) * 1997-08-12 1999-03-16 Hewlett-Packard Company RF-tags utilizing thin film bulk wave acoustic resonators
US5894647A (en) * 1997-06-30 1999-04-20 Tfr Technologies, Inc. Method for fabricating piezoelectric resonators and product
US5910756A (en) * 1997-05-21 1999-06-08 Nokia Mobile Phones Limited Filters and duplexers utilizing thin film stacked crystal filter structures and thin film bulk acoustic wave resonators
US5942958A (en) * 1998-07-27 1999-08-24 Tfr Technologies, Inc. Symmetrical piezoelectric resonator filter
US5963856A (en) * 1997-01-03 1999-10-05 Lucent Technologies Inc Wireless receiver including tunable RF bandpass filter
US6051907A (en) * 1996-10-10 2000-04-18 Nokia Mobile Phones Limited Method for performing on-wafer tuning of thin film bulk acoustic wave resonators (FBARS)
US6060818A (en) * 1998-06-02 2000-05-09 Hewlett-Packard Company SBAR structures and method of fabrication of SBAR.FBAR film processing techniques for the manufacturing of SBAR/BAR filters
US6081171A (en) * 1998-04-08 2000-06-27 Nokia Mobile Phones Limited Monolithic filters utilizing thin film bulk acoustic wave devices and minimum passive components for controlling the shape and width of a passband response
US6087198A (en) * 1998-02-12 2000-07-11 Texas Instruments Incorporated Low cost packaging for thin-film resonators and thin-film resonator-based filters
US6127768A (en) * 1997-05-09 2000-10-03 Kobe Steel Usa, Inc. Surface acoustic wave and bulk acoustic wave devices using a Zn.sub.(1-X) Yx O piezoelectric layer device
US6150703A (en) * 1998-06-29 2000-11-21 Trw Inc. Lateral mode suppression in semiconductor bulk acoustic resonator (SBAR) devices using tapered electrodes, and electrodes edge damping materials
US6185589B1 (en) * 1998-07-31 2001-02-06 Hewlett-Packard Company Automatic banner resizing for variable-width web pages using variable width cells of HTML table
US6198208B1 (en) * 1999-05-20 2001-03-06 Tdk Corporation Thin film piezoelectric device
US6204737B1 (en) * 1998-06-02 2001-03-20 Nokia Mobile Phones, Ltd Piezoelectric resonator structures with a bending element performing a voltage controlled switching function
US6215375B1 (en) * 1999-03-30 2001-04-10 Agilent Technologies, Inc. Bulk acoustic wave resonator with improved lateral mode suppression
US6278342B1 (en) * 1998-12-30 2001-08-21 Nokia Mobile Phones, Ltd. Balanced filter structure utilizing bulk acoustic wave resonators having different areas
US6812619B1 (en) * 1999-07-19 2004-11-02 Nokia Corporation Resonator structure and a filter comprising such a resonator structure

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5266520A (en) * 1991-02-11 1993-11-30 International Business Machines Corporation Electronic packaging with varying height connectors
GB9415923D0 (en) * 1994-08-04 1994-09-28 Secretary Trade Ind Brit Method of and apparatus for calibration
US5696423A (en) * 1995-06-29 1997-12-09 Motorola, Inc. Temperature compenated resonator and method
US5704116A (en) * 1996-05-03 1998-01-06 Motorola, Inc. Method of holding a component using an anhydride fluxing agent
EP1243026A1 (en) * 1999-12-21 2002-09-25 Advanced Micro Devices, Inc. Organic packages with solders for reliable flip chip connections
US20020170746A1 (en) * 2000-01-13 2002-11-21 Raj N Master Organic packages with solders for reliable flip chip connections
US6323744B1 (en) * 2000-02-04 2001-11-27 Agere Systems Guardian Corp. Grounding of TFR ladder filters
US6546620B1 (en) * 2000-06-29 2003-04-15 Amkor Technology, Inc. Flip chip integrated circuit and passive chip component package fabrication method
US6355498B1 (en) * 2000-08-11 2002-03-12 Agere Systems Guartian Corp. Thin film resonators fabricated on membranes created by front side releasing

Patent Citations (62)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4502932A (en) * 1983-10-13 1985-03-05 The United States Of America As Represented By The United States Department Of Energy Acoustic resonator and method of making same
US4556812A (en) * 1983-10-13 1985-12-03 The United States Of America As Represented By The United States Department Of Energy Acoustic resonator with Al electrodes on an AlN layer and using a GaAs substrate
US4719383A (en) * 1985-05-20 1988-01-12 The United States Of America As Represented By The United States Department Of Energy Piezoelectric shear wave resonator and method of making same
US4642511A (en) * 1986-03-31 1987-02-10 Motorola, Inc. Edge-mounting configuration for at-strip resonators
US4890370A (en) * 1987-10-09 1990-01-02 Murata Manufacturing Co., Ltd. Manufacturing method for integrated resonator
US4988957A (en) * 1989-05-26 1991-01-29 Iowa State University Research Foundation, Inc. Electronically-tuned thin-film resonator/filter controlled oscillator
US5075641A (en) * 1990-12-04 1991-12-24 Iowa State University Research Foundation, Inc. High frequency oscillator comprising cointegrated thin film resonator and active device
US5231327A (en) * 1990-12-14 1993-07-27 Tfr Technologies, Inc. Optimized piezoelectric resonator-based networks
US5404628A (en) * 1990-12-14 1995-04-11 Tfr Technologies, Inc. Method for optimizing piezoelectric resonator-based networks
US5303457A (en) * 1991-02-04 1994-04-19 Motorola, Inc. Method for packaging microelectronic frequency selection components
US5263259A (en) * 1991-05-14 1993-11-23 Fausto Cimador Design apparatus
US5403701A (en) * 1991-12-13 1995-04-04 Hewlett-Packard Company Method of forming small geometry patterns on piezoelectric membrane films
US5232571A (en) * 1991-12-23 1993-08-03 Iowa State University Research Foundation, Inc. Aluminum nitride deposition using an AlN/Al sputter cycle technique
US5348617A (en) * 1991-12-23 1994-09-20 Iowa State University Research Foundation, Inc. Selective etching process
US5294898A (en) * 1992-01-29 1994-03-15 Motorola, Inc. Wide bandwidth bandpass filter comprising parallel connected piezoelectric resonators
US5166646A (en) * 1992-02-07 1992-11-24 Motorola, Inc. Integrated tunable resonators for use in oscillators and filters
US5283458A (en) * 1992-03-30 1994-02-01 Trw Inc. Temperature stable semiconductor bulk acoustic resonator
US5367308A (en) * 1992-05-29 1994-11-22 Iowa State University Research Foundation, Inc. Thin film resonating device
US5373268A (en) * 1993-02-01 1994-12-13 Motorola, Inc. Thin film resonator having stacked acoustic reflecting impedance matching layers and method
US5334960A (en) * 1993-02-16 1994-08-02 Motorola, Inc. Conjugately matched acoustic wave transducers and method
US5438554A (en) * 1993-06-15 1995-08-01 Hewlett-Packard Company Tunable acoustic resonator for clinical ultrasonic transducers
US5381385A (en) * 1993-08-04 1995-01-10 Hewlett-Packard Company Electrical interconnect for multilayer transducer elements of a two-dimensional transducer array
US5446306A (en) * 1993-12-13 1995-08-29 Trw Inc. Thin film voltage-tuned semiconductor bulk acoustic resonator (SBAR)
US5587620A (en) * 1993-12-21 1996-12-24 Hewlett-Packard Company Tunable thin film acoustic resonators and method for making the same
US5873153A (en) * 1993-12-21 1999-02-23 Hewlett-Packard Company Method of making tunable thin film acoustic resonators
US5552655A (en) * 1994-05-04 1996-09-03 Trw Inc. Low frequency mechanical resonator
US5864261A (en) * 1994-05-23 1999-01-26 Iowa State University Research Foundation Multiple layer acoustical structures for thin-film resonator based circuits and systems
US5701032A (en) * 1994-10-17 1997-12-23 W. L. Gore & Associates, Inc. Integrated circuit package
US5789845A (en) * 1994-11-24 1998-08-04 Mitsubishi Denki Kabushiki Kaisha Film bulk acoustic wave device
US5630949A (en) * 1995-06-01 1997-05-20 Tfr Technologies, Inc. Method and apparatus for fabricating a piezoelectric resonator to a resonant frequency
US5596239A (en) * 1995-06-29 1997-01-21 Motorola, Inc. Enhanced quality factor resonator
US5617065A (en) * 1995-06-29 1997-04-01 Motorola, Inc. Filter using enhanced quality factor resonator and method
US5884378A (en) * 1995-06-29 1999-03-23 Motorola, Inc. Method of making an enhanced quality factor resonator
US5692279A (en) * 1995-08-17 1997-12-02 Motorola Method of making a monolithic thin film resonator lattice filter
US5698928A (en) * 1995-08-17 1997-12-16 Motorola, Inc. Thin film piezoelectric arrays with enhanced coupling and fabrication methods
US5702775A (en) * 1995-12-26 1997-12-30 Motorola, Inc. Microelectronic device package and method
US5928598A (en) * 1995-12-26 1999-07-27 Motorola, Inc. Method of making a microelectronic device package
US5821833A (en) * 1995-12-26 1998-10-13 Tfr Technologies, Inc. Stacked crystal filter device and method of making
US5646583A (en) * 1996-01-04 1997-07-08 Rockwell International Corporation Acoustic isolator having a high impedance layer of hafnium oxide
US5760663A (en) * 1996-08-23 1998-06-02 Motorola, Inc. Elliptic baw resonator filter and method of making the same
US5714917A (en) * 1996-10-02 1998-02-03 Nokia Mobile Phones Limited Device incorporating a tunable thin film bulk acoustic resonator for performing amplitude and phase modulation
US6051907A (en) * 1996-10-10 2000-04-18 Nokia Mobile Phones Limited Method for performing on-wafer tuning of thin film bulk acoustic wave resonators (FBARS)
US5873154A (en) * 1996-10-17 1999-02-23 Nokia Mobile Phones Limited Method for fabricating a resonator having an acoustic mirror
US5780713A (en) * 1996-11-19 1998-07-14 Hewlett-Packard Company Post-fabrication tuning of acoustic resonators
US5963856A (en) * 1997-01-03 1999-10-05 Lucent Technologies Inc Wireless receiver including tunable RF bandpass filter
US5872493A (en) * 1997-03-13 1999-02-16 Nokia Mobile Phones, Ltd. Bulk acoustic wave (BAW) filter having a top portion that includes a protective acoustic mirror
US5853601A (en) * 1997-04-03 1998-12-29 Northrop Grumman Corporation Top-via etch technique for forming dielectric membranes
US6127768A (en) * 1997-05-09 2000-10-03 Kobe Steel Usa, Inc. Surface acoustic wave and bulk acoustic wave devices using a Zn.sub.(1-X) Yx O piezoelectric layer device
US5910756A (en) * 1997-05-21 1999-06-08 Nokia Mobile Phones Limited Filters and duplexers utilizing thin film stacked crystal filter structures and thin film bulk acoustic wave resonators
US5894647A (en) * 1997-06-30 1999-04-20 Tfr Technologies, Inc. Method for fabricating piezoelectric resonators and product
US5883575A (en) * 1997-08-12 1999-03-16 Hewlett-Packard Company RF-tags utilizing thin film bulk wave acoustic resonators
US6087198A (en) * 1998-02-12 2000-07-11 Texas Instruments Incorporated Low cost packaging for thin-film resonators and thin-film resonator-based filters
US6081171A (en) * 1998-04-08 2000-06-27 Nokia Mobile Phones Limited Monolithic filters utilizing thin film bulk acoustic wave devices and minimum passive components for controlling the shape and width of a passband response
US6060818A (en) * 1998-06-02 2000-05-09 Hewlett-Packard Company SBAR structures and method of fabrication of SBAR.FBAR film processing techniques for the manufacturing of SBAR/BAR filters
US6204737B1 (en) * 1998-06-02 2001-03-20 Nokia Mobile Phones, Ltd Piezoelectric resonator structures with a bending element performing a voltage controlled switching function
US6150703A (en) * 1998-06-29 2000-11-21 Trw Inc. Lateral mode suppression in semiconductor bulk acoustic resonator (SBAR) devices using tapered electrodes, and electrodes edge damping materials
US5942958A (en) * 1998-07-27 1999-08-24 Tfr Technologies, Inc. Symmetrical piezoelectric resonator filter
US6185589B1 (en) * 1998-07-31 2001-02-06 Hewlett-Packard Company Automatic banner resizing for variable-width web pages using variable width cells of HTML table
US6278342B1 (en) * 1998-12-30 2001-08-21 Nokia Mobile Phones, Ltd. Balanced filter structure utilizing bulk acoustic wave resonators having different areas
US6215375B1 (en) * 1999-03-30 2001-04-10 Agilent Technologies, Inc. Bulk acoustic wave resonator with improved lateral mode suppression
US6198208B1 (en) * 1999-05-20 2001-03-06 Tdk Corporation Thin film piezoelectric device
US6812619B1 (en) * 1999-07-19 2004-11-02 Nokia Corporation Resonator structure and a filter comprising such a resonator structure

Also Published As

Publication number Publication date
GEP20074044B (en) 2007-02-26
US6674291B1 (en) 2004-01-06
US6675450B1 (en) 2004-01-13

Similar Documents

Publication Publication Date Title
US6675450B1 (en) Method of manufacturing and mounting electronic devices to limit the effects of parasitics
US6710681B2 (en) Thin film bulk acoustic resonator (FBAR) and inductor on a monolithic substrate and method of fabricating the same
US8782876B1 (en) Method of manufacturing MEMS based quartz hybrid filters
US6407649B1 (en) Monolithic FBAR duplexer and method of making the same
JP4426748B2 (en) Bulk acoustic wave filter having different center frequencies on a single substrate and method for providing the same
US7128941B2 (en) Method for fabricating film bulk acoustic resonator (FBAR) device
TWI389451B (en) Thin-film bandpass filter using inductor-capacitor resonators
KR101351124B1 (en) Miniature thin-film bandpass filter
US20030141946A1 (en) Film bulk acoustic resonator (FBAR) and the method of making the same
US8080854B2 (en) Electronic device on substrate with cavity and mitigated parasitic leakage path
US7935607B2 (en) Integrated passive device with a high resistivity substrate and method for forming the same
KR100745428B1 (en) Method of isolation for acoustic resonator devices
EP0596721B1 (en) Noise filter
US7078984B2 (en) Duplexer and method of manufacturing same
US6657517B2 (en) Multi-frequency thin film resonators
US6867667B2 (en) Piezoelectric filter, communication device, and method for manufacturing communication device
US6437667B1 (en) Method of tuning thin film resonator filters by removing or adding piezoelectric material
JP4997961B2 (en) Integrated duplexer
CN117277986A (en) Bulk acoustic wave resonator integrated with capacitor and preparation method thereof
US6379987B1 (en) Method of manufacturing a hybrid integrated circuit comprising a semiconductor element and a piezoelectric filter
CN112530939B (en) Integrated capacitor and manufacturing method thereof, and radio frequency circuit
KR100393774B1 (en) Manufacturing method for bandpass filter using thin film bulk acoustic resonator
US20230033082A1 (en) Bulk acoustic wave resonator with an integrated passive device fabricated using bump process
US20030222328A1 (en) Monolithic bridge capacitor
KR100400745B1 (en) Bandpass Filter using the Thin Film Bulk Acoustic Resonator and Fabrication Method the same

Legal Events

Date Code Title Description
AS Assignment

Owner name: AGERE SYSTEMS INC., PENNSYLVANIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:AGERE SYSTEMS GUARDIAN CORP.;REEL/FRAME:017968/0906

Effective date: 20020822

Owner name: LUCENT TECHNOLOGIES INC., NEW JERSEY

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:FETTER, LINUS ALBERT;WONG, YIU-HUEN;ZIERDT, MICHAEL GEORGE;REEL/FRAME:017969/0789;SIGNING DATES FROM 20001018 TO 20001020

Owner name: AGERE SYSTEMS GUARDIAN CORP., PENNSYLVANIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LUCENT TECHNOLOGIES INC.;REEL/FRAME:017988/0669

Effective date: 20010130

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

AS Assignment

Owner name: BELL SEMICONDUCTOR, LLC, ILLINOIS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.;BROADCOM CORPORATION;REEL/FRAME:044886/0766

Effective date: 20171208

AS Assignment

Owner name: CORTLAND CAPITAL MARKET SERVICES LLC, AS COLLATERA

Free format text: SECURITY INTEREST;ASSIGNORS:HILCO PATENT ACQUISITION 56, LLC;BELL SEMICONDUCTOR, LLC;BELL NORTHERN RESEARCH, LLC;REEL/FRAME:045216/0020

Effective date: 20180124

AS Assignment

Owner name: BELL NORTHERN RESEARCH, LLC, ILLINOIS

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:CORTLAND CAPITAL MARKET SERVICES LLC;REEL/FRAME:059723/0382

Effective date: 20220401

Owner name: BELL SEMICONDUCTOR, LLC, ILLINOIS

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:CORTLAND CAPITAL MARKET SERVICES LLC;REEL/FRAME:059723/0382

Effective date: 20220401

Owner name: HILCO PATENT ACQUISITION 56, LLC, ILLINOIS

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:CORTLAND CAPITAL MARKET SERVICES LLC;REEL/FRAME:059723/0382

Effective date: 20220401