US20030014728A1 - Connection block for interfacing a plurality of printed circuit boards - Google Patents
Connection block for interfacing a plurality of printed circuit boards Download PDFInfo
- Publication number
- US20030014728A1 US20030014728A1 US10/243,432 US24343202A US2003014728A1 US 20030014728 A1 US20030014728 A1 US 20030014728A1 US 24343202 A US24343202 A US 24343202A US 2003014728 A1 US2003014728 A1 US 2003014728A1
- Authority
- US
- United States
- Prior art keywords
- printed circuit
- pedestal
- circuit boards
- spacer block
- circuit board
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K7/00—Constructional details common to different types of electric apparatus
- H05K7/02—Arrangements of circuit components or wiring on supporting structure
- H05K7/10—Plug-in assemblages of components, e.g. IC sockets
- H05K7/1053—Plug-in assemblages of components, e.g. IC sockets having interior leads
- H05K7/1061—Plug-in assemblages of components, e.g. IC sockets having interior leads co-operating by abutting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01R—ELECTRICALLY-CONDUCTIVE CONNECTIONS; STRUCTURAL ASSOCIATIONS OF A PLURALITY OF MUTUALLY-INSULATED ELECTRICAL CONNECTING ELEMENTS; COUPLING DEVICES; CURRENT COLLECTORS
- H01R12/00—Structural associations of a plurality of mutually-insulated electrical connecting elements, specially adapted for printed circuits, e.g. printed circuit boards [PCB], flat or ribbon cables, or like generally planar structures, e.g. terminal strips, terminal blocks; Coupling devices specially adapted for printed circuits, flat or ribbon cables, or like generally planar structures; Terminals specially adapted for contact with, or insertion into, printed circuits, flat or ribbon cables, or like generally planar structures
- H01R12/50—Fixed connections
- H01R12/51—Fixed connections for rigid printed circuits or like structures
- H01R12/52—Fixed connections for rigid printed circuits or like structures connecting to other rigid printed circuits or like structures
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/36—Assembling printed circuits with other printed circuits
- H05K3/368—Assembling printed circuits with other printed circuits parallel to each other
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09209—Shape and layout details of conductors
- H05K2201/09372—Pads and lands
- H05K2201/0949—Pad close to a hole, not surrounding the hole
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09209—Shape and layout details of conductors
- H05K2201/095—Conductive through-holes or vias
- H05K2201/09509—Blind vias, i.e. vias having one side closed
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09209—Shape and layout details of conductors
- H05K2201/095—Conductive through-holes or vias
- H05K2201/09536—Buried plated through-holes, i.e. plated through-holes formed in a core before lamination
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10227—Other objects, e.g. metallic pieces
- H05K2201/10378—Interposers
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/30—Assembling printed circuits with electric components, e.g. with resistor
- H05K3/32—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits
- H05K3/34—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits by soldering
- H05K3/341—Surface mounted components
- H05K3/3431—Leadless components
- H05K3/3436—Leadless components having an array of bottom contacts, e.g. pad grid array or ball grid array components
Definitions
- the invention relates in general to printed circuit board design and in particular to printed circuit board interconnection.
- PCBs printed circuit boards
- Traditionally specialized connectors have been designed to accomplish the purpose of connecting various circuit boards together. Such connectors are generally designed to conform to the particular electrical and geometric requirements of a particular computer system layout. A problem with this approach is that considerable design time may be expended designing such connectors in such a way as to not disturb the signals being transmitted along high speed connections.
- Such connectors have been increasingly used for debugging operations for various functions, such as, for example, connecting a system under test to a logic analyzer for diagnostic purposes.
- the connections in question are generally performed primarily during diagnostic operations, there is generally no space on the PCBs dedicated for such connections. This lack of space arises because the boards are designed with their ultimate operation in mind at which time diagnostic operations are usually not conducted.
- connectors added for diagnostic purposes may degrade signal integrity by introducing inductances and capacitances into various signal paths.
- FIG. 1 depicts deployment of flex circuit 102 in order to establish connections to a circuit board 101 for diagnostic purposes.
- Signal transmission generally proceeds from PCB 101 through interposer 105 , which generally includes an array of conductive or resistive contacts, to flex circuit 102 and presented at connector 103 for connection to other circuit boards in a computer system.
- interposer 105 generally includes an array of conductive or resistive contacts
- flex circuit 102 appears as a line in the cutaway view of FIG. 1, flex circuit 102 generally has a planar shape substantially matching the two dimensional footprint of interposer 105 and its associated array of conductive elements. The two dimensional shape of flex circuit 102 would generally be visible when viewed from above.
- Flex circuit 102 is generally held in place with back plate 104 which is secured employing bolts 106 .
- the portion of flex circuit 102 which extends beyond the back plate 104 is generally flexed upward to avoid contact with surface mount components 107 and generally terminates at connector 103 which may be employed to transmit signals originating in PCB 101 to other circuit boards in a computer system.
- a problem which generally arises with the use of flex circuits is that the flexibility of the circuit generally requires that the material be kept quite thin. The thinness of the material tends to limit the number of signal layers, and thus the number of signals which may be transmitted along the flex circuit and tends to compromise the resulting signal quality. Accordingly, it is a limitation of the use of flex circuits that the number of signals which may be transmitted from circuit board to other parts of a computer system is limited. Moreover, the construction of the flex circuit precludes the use of a sufficient amount of protective material on either side of the conductive material, thereby generally compromising the signal integrity of the flex circuit transmission. Flex circuits may be also be difficult to obtain due to their specialized designs and difficulty of manufacture.
- a system and method which disposes a pedestal between two PCBs to provide for secure mechanical attachment of, and robust electrical connection between, the two PCBs.
- the pedestal is preferably dimensioned so as to space the two boards sufficiently far apart that even the tallest surface mount components on each board which point toward the attached board will not contact one another.
- the pedestal has a generally rectangular cross section for convenience of manufacturing and is made of materials typically used for the production of PCBs themselves, such as, for instance, FR4, TEFLON®, polyimide, Gore-Tex®, epoxy impregnated PTFE (TEFLON®), GETEK®, RU-DUROID®, and fiberglass-epoxy.
- materials typically used for the production of PCBs themselves such as, for instance, FR4, TEFLON®, polyimide, Gore-Tex®, epoxy impregnated PTFE (TEFLON®), GETEK®, RU-DUROID®, and fiberglass-epoxy.
- the pedestal may operate as a special purpose printed circuit board, which instead of supporting a variety of different surface mount components, is primarily dedicated toward providing a mechanically and electrically robust connection between two general purpose circuit boards.
- small parts, very fast parts (rapidly responsive parts), and passive components including passive resistors could be disposed either on, or within the pedestal and such variations are included within the scope of the present invention.
- the pedestal is designed with sufficient thickness to allow for a far greater number of signal layer paths therein than was available with flex circuits or with connectors of the prior art. Moreover, the thickness of the pedestal enables ample protection of the conductive paths to be installed, thereby providing for much improved signal integrity over the flex circuits of the prior art.
- the pedestal may generally be manufactured separately from the other PCBs and then affixed to them at a convenient point in the production process. Connection between the general purpose PCBs and the pedestal may be made employing land grid arrays. Alternatively, the inventive mechanism could deploy ball grid arrays, or other form of conductive interposer or conductive interface.
- the pedestal in view of the sturdiness, signal efficiency, and signal integrity of the inventive pedestal, the pedestal may be appropriate for both diagnostic purposes as well for permanent installation between the two circuit boards.
- additional benefit may be obtained from deployment of the inventive pedestal by disposing it on a general purpose PCB directly opposite an ASIC (Application Specific Integrated Circuit) installed on the opposite side of the same general purpose PCB.
- ASIC Application Specific Integrated Circuit
- general purpose circuit boards incorporate particularly high density signal routing in the vicinity of ASIC connections because of the number of signals traveling in both directions near an ASIC attachment.
- Substantial economy of design and resources may be obtained by disposing the inventive pedestal and an ASIC on opposite sides of the same region of high density signal routing. Since many signals with destinations outside a PCB originate from ASICs, the conductive path and signal integrity between an ASIC and its destination may be improved by locating the ASIC opposite a pedestal, which is in turn preferably disposed in close proximity to another printed circuit board.
- circuit connections which previously had to be entirely disposed on a single PCB may potentially be spread out between two or more PCBs when using the inventive pedestal, thereby providing greater flexibility in PCB circuit design.
- An alternative approach to providing appropriate spacing between circuit boards while providing sufficient signal transmission quality is to generate a three dimensional circuit board design which provides a protrusion on one or more surfaces of the circuit board through milling or other process which rises substantially above the rest of the circuit board surface which protrusion is used for attachment to another circuit board.
- the protrusion is preferably thick enough that surface mount components on the board do make contact with a board attached to the surface of the protrusion.
- a problem in providing the above protrusion is that the cost producing boards having such protrusions are generally prohibitive because of the low production yield.
- Another problem is that holes drilled for vias in the region of the board having the protrusion generally need to be wider in order to sustain an acceptable yield rate with a thicker board.
- the described milling process generally experiences a fairly low yield rate due to the difficulty of the process involved.
- the inventive pedestal provides greater signal density as well as greater signal integrity than the flex circuits and other approaches of the prior art.
- inventive pedestal may be suitable for permanent placement between two circuit boards as well as for diagnostic purposes.
- the quality of signal transmission through the inventive pedestal preferably enables greater flexibility in the distribution of circuit components among a plurality of circuit boards.
- FIG. 1 depicts deployment of flex circuit in order to establish connections between different circuit boards in a computer system
- FIG. 2 depicts a pedestal disposed between two printed circuit boards according to a preferred embodiment of the present invention
- FIG. 3 depicts an ASIC and a pedestal disposed opposite one another on the same printed circuit board according to a preferred embodiment of the present invention
- FIG. 4 depicts a top view of the inventive pedestal according to a preferred embodiment of the present invention.
- FIG. 5 is a cross-sectional view of a pedestal including through hole vias according to a preferred embodiment of the present invention.
- FIG. 6 is a cross-sectional view of a pedestal including blind vias according to a preferred embodiment of the present invention.
- FIG. 2 depicts a pedestal disposed between two printed circuit boards 101 , 102 according to a preferred embodiment of the present invention.
- pedestal 202 is disposed between PCB 1 201 and PCB 2 203 with these and other layers held in place by bolts 207 and compression plate 204 .
- Mean of attachment other than bolts including, clips, clamps, screws, and pins may be employed, and all such variations are included within the scope of the present invention.
- Conductive or resistive mechanisms are preferably disposed at the interfaces between PCB 1 201 and the pedestal 202 and between the pedestal 202 and PCB 2 203 .
- Standard ASIC socket 206 is shown providing a conductive interface between PCB 1 201 and pedestal 202
- a ball grid array attachment 205 is shown at the interface between pedestal 202 and PCB 2 203 .
- Conductive mechanisms which may be employed include but are not limited to: metallized polymer interposer, ball grid arrays, land grid arrays coupled with an appropriate connection mechanism, and spring loaded pogo pins which couple with corresponding contacts.
- the thickness of pedestal 202 is such that PCB 1 201 and PCB 2 203 are spaced far enough apart that surface components (not shown) on the two boards do not make contact when pedestal 202 is properly in place between the two PCBs.
- the other dimensions of pedestal 202 are preferably flexible depending upon the application. The availability of real estate on the printed circuit boards 201 and 203 , the number of electrical connections which will be made through pedestal 202 , and the amount of dielectric employed to protect the conductive paths within pedestal 202 may all be factors in determining the width and length of pedestal 202 .
- the structure of pedestal 202 is substantially that of a special purpose printed circuit board.
- pedestal 202 is provided with a rectangular footprint and may be fabricated employing materials which are the same or similar to those employed in the manufacture of general purpose PCBs, such as, for instance, FR4, TEFLON®, polyimide, Gore-Tex®, epoxy impregnated expanded PTFE (TEFLON®), GETEK®, RU-DUROID®, and fiberglass-epoxy.
- pedestal 202 may generally be provided with a rectangular layout (footprint), the inventive pedestal may assume any shape and remain within the scope of the present invention. Electrical transmission through pedestal 202 may also be provided in a manner similar to that provided in general purpose printed circuit boards.
- conductive landings may be provided on the upper and lower surfaces of pedestal 202 which are coupled to vias for providing electrical conductance between the two surfaces of pedestal 202 .
- Vias may be provided in various forms within pedestal 202 including but not limited to: through-hole vias, blind vias, and buried vias.
- parts, including but not limited to electronic components, may be disposed within vias of any of the above-listed varieties of vias.
- the thickness of pedestal 202 is such as to enable ample insulation of the conductive paths connecting the two surfaces of pedestal 202 , and thereby the two PCBs connected to pedestal 202 .
- the conductive paths are thereby preferably able to provide a high level of signal integrity for electrical communication transmitted through pedestal 202 .
- the thickness of pedestal 202 also preferably allows for room to permit a number of signal layers within pedestal 202 , thereby providing for considerably greater signal density, or bandwidth, than was available with prior art approaches.
- one by-product of the improvement in signal quality or integrity through pedestal 202 is that circuit sub-systems which previously had to be located on a single PCB because the loss of signal integrity when employing connectors between two PCBs may located on two or more PCBs when these PCBs are connected employing one or more inventive pedestals.
- the pedestal 202 may thereby operate to remove a burdensome design constraint, reduce design time, and remove the burdensome need to incorporate an entire circuit sub-system on a single chip.
- two general purpose PCBs are shown joined by one pedestal in the embodiment depicted in FIG. 2 such PCBs may be joined by any number of pedestals, and all such variations are included in the scope of the present invention.
- pedestal 202 forms a permanent attachment with one PCB and is joined with the other employing a more easily removable connection to another.
- both connections could be permanent, or both easily removable, and all such variations are included within the scope of the present invention.
- ball grid array connection 205 between pedestal 202 and PCB 2 203 generally serves as a permanent (low inductance) connection
- a socket connection 205 which is preferably a metalized polymer socket interposer is shown at the interface between pedestal 202 and PCB 1 201 .
- An optional additional step which may be performed to add stability to the soldered connection between pedestal 202 and PCB 2 is to add non-conductive epoxy to the soldered connection to lend strength to this connection to prevent breakage or deformation of the solder under compression.
- FIG. 3 depicts an ASIC 303 and a pedestal 202 disposed opposite one another on the same printed circuit board 201 according to a preferred embodiment of the present invention.
- the embodiment of FIG. 3 adds an ASIC to the embodiment shown in FIG. 2.
- ASIC 303 is preferably connected to PCB 1 201 opposite pedestal 202 .
- Substantial economy of effort and synergy may be effected by connecting ASIC 303 and pedestal 202 in this manner.
- matching LGAs (land grid arrays) 302 are employed to connect pedestal 202 and ASIC 303 , respectively, to PCB 1 201 .
- the use of matching LGAs in this manner enables the same LGA artwork to be used for both LGAs, thereby providing conservation of design time.
- the area on PCB 1 201 to which ASIC 303 would be attached would generally be configured with provision for high density electrical signal connections. Accordingly, connecting pedestal 202 directly opposite ASIC 303 on PCB 1 201 operates to efficiently employ the high density connection area on PCB 1 201 for attachment of two devices instead of one, thereby providing added efficiency. Such proximate attachment of ASIC 303 to pedestal 202 also preferably beneficially reduces signal path length and associated disruptions in signal integrity for signals traveling to and from ASIC 303 through pedestal 202 .
- pedestal 202 is shown connected to compression plate 204 employing a solder ball grid array 205 .
- connection mechanisms including but not limited ball grid arrays, land grid arrays, metalized polymer interface interposer, and pogo pins or other spring metallic contacts.
- Connection 205 is shown employing a ball grid array because generally the pedestal is substantially permanently attached to one of the PCBs, which in the embodiment of FIG. 3, is PCB 2 203 .
- pedestal 202 could be permanently attached to both PCBs, or to neither PCB, and all such variations are included in the scope of the present invention.
- FIG. 4 depicts a top view 400 of the inventive pedestal 202 according to a preferred embodiment of the present invention.
- Pedestal 202 preferably boasts a footprint (two dimensional shape in the view of FIG. 4) substantially matching that of a typical ASIC 303 which may be attached to any of the general purpose printed circuit boards employed in a computer assembly.
- pad array 403 is suitable for connection to a land grid array or other conductive mechanism for insertion in between pedestal 202 and one of the general purpose printed circuit boards 201 and 203 .
- Holes 401 and 402 are preferably employed to properly align pedestal 202 with a printed circuit board to which it is being attached.
- Ears 404 and 405 are also optionally provided to aid in properly aligning pedestal 202 . It will be appreciated that ears 404 and 405 as well as holes 401 and 402 are both optional in the design of pedestal 202 .
- FIG. 5 is a cross-sectional view 500 of a pedestal including through hole vias 501 according to a preferred embodiment of the present invention.
- a typical conductive path for signals traveling through pedestal 202 would be from PCB 2 203 through solder connection 503 , to conductive landing 502 , along through-hole via 501 onto a lower landing 504 through another solder connection 505 and on to PCB 1 201 .
- solder connections 502 and 504 could be employed in place of solder connections 502 and 504 , as discussed elsewhere in this application, and all such variations are included within the scope of the present invention.
- Other via configurations may be employed as well as shown in FIG. 6.
- FIG. 6 is a cross-sectional view 600 of a pedestal 202 including blind and buried vias according to a preferred embodiment of the present invention.
- the embodiment of FIG. 6 augments the embodiment depicted in FIG. 5 by including both blind vias and buried vias as well as through-hole vias as parts of a conductive path through pedestal 202 .
- One possible conductive path between PCB 2 203 and PCB 1 201 proceeds through solder connection 503 to conductive landing 603 , along blind via 601 , then along conductive layer 604 to buried via 602 , along second conductive pad 605 , along blind via 606 , to conductive landing 604 , through solder connection 505 , and onto PCB 1 201 .
- the inventive pedestal is not limited to being a substantially flat specialized PCB with a rectangular footprint which interfaces general purpose PCBs which are aligned parallel to each other.
- Alternative designs could include pedestals which connect printed circuit boards at various distances and relative orientations with respect to each other.
- a pedestal could be configured in the shape of an angle bracket which connects two PCBs oriented ninety, degrees apart.
- the angle bracket shaped pedestal could form electrical connections either through the side of each PCB, or as in the preferred embodiment, employing an interface on one or more surfaces of the PCB.
- other relative orientations of PCBs could be accommodated by the inventive pedestal.
Abstract
A system and method is described for providing a robust mechanical and electrical connection between two or more circuit boards which may be employed for diagnostic purposes and/or for permanent connections. A spacer block, connection block, or pedestal, preferably made of PCB type material is preferably disposed between two PCBs. The pedestal is preferably dimensioned to space the two PCBs far enough apart that the surface mount components on two boards connected employing the inventive pedestal do not interfere with one another. The pedestal preferably provides for ample signal density and signal quality because of the block thickness and availability of insulation within the pedestal.
Description
- This application claims priority benefit of U.S. Utility Patent Application No. 09/561,808 entitled “CONNECTION BLOCK FOR INTERFACING A PLURALITY OF PRINTED CIRCUIT BOARDS,” filed Apr. 29, 2000, the disclosure of which is hereby incorporated herein by reference.
- The invention relates in general to printed circuit board design and in particular to printed circuit board interconnection.
- When designing large computer systems it is desirable to establish connections between various printed circuit boards (PCBs) within the computer system. Historically, specialized connectors have been designed to accomplish the purpose of connecting various circuit boards together. Such connectors are generally designed to conform to the particular electrical and geometric requirements of a particular computer system layout. A problem with this approach is that considerable design time may be expended designing such connectors in such a way as to not disturb the signals being transmitted along high speed connections. Such connectors have been increasingly used for debugging operations for various functions, such as, for example, connecting a system under test to a logic analyzer for diagnostic purposes. However, since the connections in question are generally performed primarily during diagnostic operations, there is generally no space on the PCBs dedicated for such connections. This lack of space arises because the boards are designed with their ultimate operation in mind at which time diagnostic operations are usually not conducted. Moreover, connectors added for diagnostic purposes may degrade signal integrity by introducing inductances and capacitances into various signal paths.
- As a result, later prior art solutions used temporary connections between PCBs known as flex circuits. FIG. 1 depicts deployment of
flex circuit 102 in order to establish connections to acircuit board 101 for diagnostic purposes. Signal transmission generally proceeds from PCB 101 throughinterposer 105, which generally includes an array of conductive or resistive contacts, toflex circuit 102 and presented atconnector 103 for connection to other circuit boards in a computer system. Althoughflex circuit 102 appears as a line in the cutaway view of FIG. 1,flex circuit 102 generally has a planar shape substantially matching the two dimensional footprint ofinterposer 105 and its associated array of conductive elements. The two dimensional shape offlex circuit 102 would generally be visible when viewed from above. -
Flex circuit 102 is generally held in place withback plate 104 which is secured employingbolts 106. The portion offlex circuit 102 which extends beyond theback plate 104 is generally flexed upward to avoid contact withsurface mount components 107 and generally terminates atconnector 103 which may be employed to transmit signals originating in PCB 101 to other circuit boards in a computer system. - A problem which generally arises with the use of flex circuits is that the flexibility of the circuit generally requires that the material be kept quite thin. The thinness of the material tends to limit the number of signal layers, and thus the number of signals which may be transmitted along the flex circuit and tends to compromise the resulting signal quality. Accordingly, it is a limitation of the use of flex circuits that the number of signals which may be transmitted from circuit board to other parts of a computer system is limited. Moreover, the construction of the flex circuit precludes the use of a sufficient amount of protective material on either side of the conductive material, thereby generally compromising the signal integrity of the flex circuit transmission. Flex circuits may be also be difficult to obtain due to their specialized designs and difficulty of manufacture.
- Another approach to the connection of printed circuit boards was to directly attach two circuits boards back to back employing an interposer disposed between the two boards. This was possible many years ago because the socket technologies were thicker than they are today, and the distance between the boards was therefore sufficient to avoid interference between surface mount components on the two boards. However, the thinness of socket technologies in use today makes such direct back to back PCB connection impractical.
- Therefore, it is a problem in the art that space is usually not provided on a printed circuit board for connectors dedicated to diagnostic operations.
- It is a further problem in the art that dedicated diagnostic connectors signal integrity by introducing additional inductance and capacitance along the signal paths.
- It is a still further problem in the art that flex circuits generally do not provide enough signal density to transmit a sufficient number of signals from a modern printed circuit board.
- It is a still further problem in the art that flex circuits generally cause signal of a lack of sufficient shielding and dielectric of the conductive portion of the flex circuit structure.
- These and other objects, features and technical advantages are achieved by a system and method which disposes a pedestal between two PCBs to provide for secure mechanical attachment of, and robust electrical connection between, the two PCBs. The pedestal is preferably dimensioned so as to space the two boards sufficiently far apart that even the tallest surface mount components on each board which point toward the attached board will not contact one another.
- In a preferred embodiment, the pedestal has a generally rectangular cross section for convenience of manufacturing and is made of materials typically used for the production of PCBs themselves, such as, for instance, FR4, TEFLON®, polyimide, Gore-Tex®, epoxy impregnated PTFE (TEFLON®), GETEK®, RU-DUROID®, and fiberglass-epoxy.
- Effectively, the pedestal may operate as a special purpose printed circuit board, which instead of supporting a variety of different surface mount components, is primarily dedicated toward providing a mechanically and electrically robust connection between two general purpose circuit boards. However, small parts, very fast parts (rapidly responsive parts), and passive components including passive resistors could be disposed either on, or within the pedestal and such variations are included within the scope of the present invention.
- In a preferred embodiment, the pedestal is designed with sufficient thickness to allow for a far greater number of signal layer paths therein than was available with flex circuits or with connectors of the prior art. Moreover, the thickness of the pedestal enables ample protection of the conductive paths to be installed, thereby providing for much improved signal integrity over the flex circuits of the prior art. The pedestal may generally be manufactured separately from the other PCBs and then affixed to them at a convenient point in the production process. Connection between the general purpose PCBs and the pedestal may be made employing land grid arrays. Alternatively, the inventive mechanism could deploy ball grid arrays, or other form of conductive interposer or conductive interface. In a preferred embodiment, in view of the sturdiness, signal efficiency, and signal integrity of the inventive pedestal, the pedestal may be appropriate for both diagnostic purposes as well for permanent installation between the two circuit boards. In a preferred embodiment, additional benefit may be obtained from deployment of the inventive pedestal by disposing it on a general purpose PCB directly opposite an ASIC (Application Specific Integrated Circuit) installed on the opposite side of the same general purpose PCB. Generally, general purpose circuit boards incorporate particularly high density signal routing in the vicinity of ASIC connections because of the number of signals traveling in both directions near an ASIC attachment. Substantial economy of design and resources may be obtained by disposing the inventive pedestal and an ASIC on opposite sides of the same region of high density signal routing. Since many signals with destinations outside a PCB originate from ASICs, the conductive path and signal integrity between an ASIC and its destination may be improved by locating the ASIC opposite a pedestal, which is in turn preferably disposed in close proximity to another printed circuit board.
- Furthermore, due to the improved quality of PCB to PCB signal connection provided by the inventive pedestal in comparison with the prior art, circuit connections which previously had to be entirely disposed on a single PCB may potentially be spread out between two or more PCBs when using the inventive pedestal, thereby providing greater flexibility in PCB circuit design.
- An alternative approach to providing appropriate spacing between circuit boards while providing sufficient signal transmission quality is to generate a three dimensional circuit board design which provides a protrusion on one or more surfaces of the circuit board through milling or other process which rises substantially above the rest of the circuit board surface which protrusion is used for attachment to another circuit board. The protrusion is preferably thick enough that surface mount components on the board do make contact with a board attached to the surface of the protrusion. A problem in providing the above protrusion is that the cost producing boards having such protrusions are generally prohibitive because of the low production yield. Another problem is that holes drilled for vias in the region of the board having the protrusion generally need to be wider in order to sustain an acceptable yield rate with a thicker board. Finally, the described milling process generally experiences a fairly low yield rate due to the difficulty of the process involved.
- Accordingly, it is an advantage of a preferred embodiment of the present invention that a robust mechanical attachment between two circuit boards is provided by the inventive pedestal.
- It is a further advantage of a preferred embodiment of the present invention that the inventive pedestal provides greater signal density as well as greater signal integrity than the flex circuits and other approaches of the prior art.
- It is a still further advantage of a preferred embodiment of the present invention that the inventive pedestal may be suitable for permanent placement between two circuit boards as well as for diagnostic purposes.
- It is a still further advantage of a preferred embodiment of the present invention that economy of effort in PCB design may be obtained by placing the inventive pedestal opposite a location of installation of an ASIC attached to the same PCB.
- It is a still further advantage of a preferred embodiment of the present invention that the quality of signal transmission through the inventive pedestal preferably enables greater flexibility in the distribution of circuit components among a plurality of circuit boards.
- The foregoing has outlined rather broadly the features and technical advantages of the present invention in order that the detailed description of the intention that follows may be better understood. Additional features and advantages of the invention will be described hereinafter which form the subject of the claims of the invention. It should be appreciated by those skilled in the art that the conception and specific embodiment disclosed may be readily utilized as a basis for modifying or designing other structures for carrying out the same purposes of the present invention. It should also be realized by those skilled in the art that such equivalent constructions do not depart from the spirit and scope of the invention as set forth in the appended claims. The novel features which are believed to be characteristic of the invention, both as to its organization and method of operation, together with further objects and advantages will be better understood from the following description when considered in connection with the accompanying figures. It is to be expressly understood, however, that each of the figures is provided for the purpose of illustration and description only and is not intended as a definition of the limits of the present invention.
- FIG. 1 depicts deployment of flex circuit in order to establish connections between different circuit boards in a computer system;
- FIG. 2 depicts a pedestal disposed between two printed circuit boards according to a preferred embodiment of the present invention;
- FIG. 3 depicts an ASIC and a pedestal disposed opposite one another on the same printed circuit board according to a preferred embodiment of the present invention;
- FIG. 4 depicts a top view of the inventive pedestal according to a preferred embodiment of the present invention;
- FIG. 5 is a cross-sectional view of a pedestal including through hole vias according to a preferred embodiment of the present invention; and
- FIG. 6 is a cross-sectional view of a pedestal including blind vias according to a preferred embodiment of the present invention.
- FIG. 2 depicts a pedestal disposed between two printed
circuit boards - In a preferred embodiment,
pedestal 202 is disposed betweenPCB 1 201 andPCB 2 203 with these and other layers held in place bybolts 207 andcompression plate 204. Of course, means of attachment other than bolts including, clips, clamps, screws, and pins may be employed, and all such variations are included within the scope of the present invention. Conductive or resistive mechanisms are preferably disposed at the interfaces betweenPCB 1 201 and thepedestal 202 and between thepedestal 202 andPCB 2 203.Standard ASIC socket 206 is shown providing a conductive interface betweenPCB 1 201 andpedestal 202, while a ballgrid array attachment 205 is shown at the interface betweenpedestal 202 andPCB 2 203. - It will be appreciated that a range of different conductive mechanisms or conductive or resistive interfaces or interposers may be employed at either of the two PCB-pedestal interface locations and all such variations are included within the scope of the present invention. Conductive mechanisms which may be employed include but are not limited to: metallized polymer interposer, ball grid arrays, land grid arrays coupled with an appropriate connection mechanism, and spring loaded pogo pins which couple with corresponding contacts.
- In a preferred embodiment, the thickness of
pedestal 202 is such thatPCB 1 201 andPCB 2 203 are spaced far enough apart that surface components (not shown) on the two boards do not make contact whenpedestal 202 is properly in place between the two PCBs. The other dimensions ofpedestal 202 are preferably flexible depending upon the application. The availability of real estate on the printedcircuit boards pedestal 202, and the amount of dielectric employed to protect the conductive paths withinpedestal 202 may all be factors in determining the width and length ofpedestal 202. - In a preferred embodiment, the structure of
pedestal 202 is substantially that of a special purpose printed circuit board. Generally,pedestal 202 is provided with a rectangular footprint and may be fabricated employing materials which are the same or similar to those employed in the manufacture of general purpose PCBs, such as, for instance, FR4, TEFLON®, polyimide, Gore-Tex®, epoxy impregnated expanded PTFE (TEFLON®), GETEK®, RU-DUROID®, and fiberglass-epoxy. Althoughpedestal 202 may generally be provided with a rectangular layout (footprint), the inventive pedestal may assume any shape and remain within the scope of the present invention. Electrical transmission throughpedestal 202 may also be provided in a manner similar to that provided in general purpose printed circuit boards. For example, conductive landings may be provided on the upper and lower surfaces ofpedestal 202 which are coupled to vias for providing electrical conductance between the two surfaces ofpedestal 202. Vias may be provided in various forms withinpedestal 202 including but not limited to: through-hole vias, blind vias, and buried vias. Moreover, parts, including but not limited to electronic components, may be disposed within vias of any of the above-listed varieties of vias. - In a preferred embodiment, the thickness of
pedestal 202 is such as to enable ample insulation of the conductive paths connecting the two surfaces ofpedestal 202, and thereby the two PCBs connected topedestal 202. The conductive paths are thereby preferably able to provide a high level of signal integrity for electrical communication transmitted throughpedestal 202. The thickness ofpedestal 202 also preferably allows for room to permit a number of signal layers withinpedestal 202, thereby providing for considerably greater signal density, or bandwidth, than was available with prior art approaches. - Preferably, one by-product of the improvement in signal quality or integrity through
pedestal 202, is that circuit sub-systems which previously had to be located on a single PCB because the loss of signal integrity when employing connectors between two PCBs may located on two or more PCBs when these PCBs are connected employing one or more inventive pedestals. Thepedestal 202 may thereby operate to remove a burdensome design constraint, reduce design time, and remove the burdensome need to incorporate an entire circuit sub-system on a single chip. It will be appreciated that two general purpose PCBs are shown joined by one pedestal in the embodiment depicted in FIG. 2 such PCBs may be joined by any number of pedestals, and all such variations are included in the scope of the present invention. - In a preferred embodiment,
pedestal 202 forms a permanent attachment with one PCB and is joined with the other employing a more easily removable connection to another. Alternatively, both connections could be permanent, or both easily removable, and all such variations are included within the scope of the present invention. In FIG. 2, ballgrid array connection 205 betweenpedestal 202 andPCB 2 203 generally serves as a permanent (low inductance) connection, while asocket connection 205, which is preferably a metalized polymer socket interposer is shown at the interface betweenpedestal 202 andPCB 1 201. An optional additional step which may be performed to add stability to the soldered connection betweenpedestal 202 andPCB 2 is to add non-conductive epoxy to the soldered connection to lend strength to this connection to prevent breakage or deformation of the solder under compression. - FIG. 3 depicts an
ASIC 303 and apedestal 202 disposed opposite one another on the same printedcircuit board 201 according to a preferred embodiment of the present invention. The embodiment of FIG. 3 adds an ASIC to the embodiment shown in FIG. 2.ASIC 303 is preferably connected toPCB 1 201opposite pedestal 202. Substantial economy of effort and synergy may be effected by connectingASIC 303 andpedestal 202 in this manner. Preferably, matching LGAs (land grid arrays) 302 are employed to connectpedestal 202 andASIC 303, respectively, toPCB 1 201. Preferably, the use of matching LGAs in this manner enables the same LGA artwork to be used for both LGAs, thereby providing conservation of design time. - In a preferred embodiment, the area on
PCB 1 201 to whichASIC 303 would be attached would generally be configured with provision for high density electrical signal connections. Accordingly, connectingpedestal 202 directly oppositeASIC 303 onPCB 1 201 operates to efficiently employ the high density connection area onPCB 1 201 for attachment of two devices instead of one, thereby providing added efficiency. Such proximate attachment ofASIC 303 topedestal 202 also preferably beneficially reduces signal path length and associated disruptions in signal integrity for signals traveling to and fromASIC 303 throughpedestal 202. - As in FIG. 2,
pedestal 202 is shown connected tocompression plate 204 employing a solderball grid array 205. However, it will be appreciated than any of the connections betweenPCB 2 203 andpedestal 202, betweenPCB 1 201 andpedestal 202, andPCB 1 201 andASIC 303 may be established employing a range of connection mechanisms including but not limited ball grid arrays, land grid arrays, metalized polymer interface interposer, and pogo pins or other spring metallic contacts.Connection 205 is shown employing a ball grid array because generally the pedestal is substantially permanently attached to one of the PCBs, which in the embodiment of FIG. 3, isPCB 2 203. Alternatively however,pedestal 202 could be permanently attached to both PCBs, or to neither PCB, and all such variations are included in the scope of the present invention. - FIG. 4 depicts a
top view 400 of theinventive pedestal 202 according to a preferred embodiment of the present invention.Pedestal 202 preferably boasts a footprint (two dimensional shape in the view of FIG. 4) substantially matching that of atypical ASIC 303 which may be attached to any of the general purpose printed circuit boards employed in a computer assembly. Preferably,pad array 403 is suitable for connection to a land grid array or other conductive mechanism for insertion in betweenpedestal 202 and one of the general purpose printedcircuit boards Holes pedestal 202 with a printed circuit board to which it is being attached.Ears pedestal 202. It will be appreciated thatears holes pedestal 202. - FIG. 5 is a
cross-sectional view 500 of a pedestal including throughhole vias 501 according to a preferred embodiment of the present invention. Preferably, a typical conductive path for signals traveling throughpedestal 202 would be fromPCB 2 203 throughsolder connection 503, toconductive landing 502, along through-hole via 501 onto alower landing 504 through anothersolder connection 505 and on toPCB 1 201. It will be appreciated that a range of conductive or resistive connection mechanisms could be employed in place ofsolder connections - FIG. 6 is a
cross-sectional view 600 of apedestal 202 including blind and buried vias according to a preferred embodiment of the present invention. The embodiment of FIG. 6 augments the embodiment depicted in FIG. 5 by including both blind vias and buried vias as well as through-hole vias as parts of a conductive path throughpedestal 202. One possible conductive path betweenPCB 2 203 andPCB 1 201 proceeds throughsolder connection 503 toconductive landing 603, along blind via 601, then alongconductive layer 604 to buried via 602, along secondconductive pad 605, along blind via 606, toconductive landing 604, throughsolder connection 505, and ontoPCB 1 201. It will be appreciated that numerous conductive connections could be made in place ofsolder connections - In an alternative embodiment, the inventive pedestal is not limited to being a substantially flat specialized PCB with a rectangular footprint which interfaces general purpose PCBs which are aligned parallel to each other. Alternative designs could include pedestals which connect printed circuit boards at various distances and relative orientations with respect to each other. For example, a pedestal could be configured in the shape of an angle bracket which connects two PCBs oriented ninety, degrees apart. The angle bracket shaped pedestal could form electrical connections either through the side of each PCB, or as in the preferred embodiment, employing an interface on one or more surfaces of the PCB. Preferably, other relative orientations of PCBs could be accommodated by the inventive pedestal.
- Although the present invention and its advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the invention as defined by the appended claims. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the present invention, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present invention. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.
Claims (20)
1. Apparatus for connecting a plurality of printed circuit boards to provide robust mechanical and electrical attachment of said circuit boards, the apparatus comprising:
a spacer block dimensioned to provide separation between first and second printed circuit boards sufficient to prevent interference between surface mount components mounted to said first and second printed circuit boards;
first and second surfaces of said spacer block configured for electrical connection, respectively, to said first and second printed circuit boards; and
conductive paths through said spacer block insulated so as to provide high signal integrity for communication between said first and second printed circuit boards.
2. The apparatus of claim 1 further comprising:
a first interposer disposed between said first surface of said spacer block and said first printed circuit board; and
a second interposer disposed between said second surface of said spacer block and said second printed circuit board.
3. The apparatus of claim 1 wherein at least one of said conductive paths within said spacer block comprises:
conductive landings disposed on said first and second surfaces of said spacer block.
4. The apparatus of claim 1 wherein at least one of said conductive paths within said spacer block comprises:
a through-hole via for conducting electrical signals through said spacer block.
5. The apparatus of claim 1 wherein at least one of said conductive paths within said spacer block comprises:
at least one conductive layer linking a plurality of vias within said spacer block.
6. The apparatus of claim 1 wherein said spacer block is parallel to said first and second printed circuit boards and has a substantially rectangular footprint.
7. The apparatus of claim 1 further comprising:
dielectric material disposed within said spacer block for protecting said conductive paths thereby providing high signal integrity for signals transmitted through said spacer block.
8. The apparatus of claim 1 further comprising:
an ASIC disposed on a surface of said second printed circuit board opposite a region of attachment of said spacer block, thereby providing a short and direct signal path for communication to and from said ASIC traveling through said spacer block.
9. The apparatus of claim 1 wherein said spacer block is composed substantially of a material selected from the group consisting of:
polytetrafluoroethylene, FR4, and polyimide.
10. A method for providing an electrically and mechanically robust connection between first and second printed circuit boards, the method comprising the steps of:
disposing at least one pedestal between said first and second printed circuit boards;
dimensioning a thickness of said pedestal such that surface mount components on said first and second printed circuit boards do not make contact; and
securing first and second surfaces, respectively, of said at least one pedestal to said first and second printed circuit boards, thereby providing a robust mechanical connection between said first and second printed circuit boards.
11. The method of claim 10 further comprising the step of:
orienting said pedestal, said first printed circuit board, and said second printed circuit board substantially parallel to one another.
12. The method of claim 10 further comprising the step of:
providing conductive paths through said at least one pedestal;
aligning said conductive paths through said at least one pedestal with electrical contact points on said first and second printed circuit boards, thereby providing robust electrical connections between said first and second printed circuit boards.
13. The method of claim 12 wherein the step of providing conductive paths comprises:
disposing conductive landings on said first and second surfaces of said at least one pedestal; and
aligning said conductive landings on said at least one pedestal with said electrical contact points on said first and second printed circuit boards.
14. The method of claim 10 wherein the step of disposing at least one pedestal comprises:
disposing only one pedestal between said first and second printed circuit boards.
15. The method of claim 10 further comprising:
disposing a first conductive interface between said first surface of said at least one pedestal and said first printed circuit board; and
disposing a second conductive interface between said second surface of said at least one pedestal and said second printed circuit board.
16. The method of claim 10 further comprising the step of:
employing said disposed pedestal for diagnostic purposes.
17. The method of claim 10 further comprising the step of:
including said disposed pedestal in a permanent assembly of said first and second printed circuit boards.
18. A system for providing a compact connection between a plurality of printed circuit boards, the system comprising:
means for separating first and second printed circuit boards employing a connection block, wherein said separation is sufficient to prevent any mechanical interference between components mounted to said first and second printed circuit boards;
means for disposing said connection block and said first and second printed circuit boards within a sturdy compact mechanical assembly; and
means for providing high density and high integrity signal transmission between said first and second printed circuit boards through said connection block.
19. The system of claim 18 wherein said means for disposing comprises:
means for aligning said connection block, said first printed circuit board, and said second printed circuit board substantially parallel to one another; and
means for establishing substantially full surface contact, between first and second surfaces of said connection block and said first printed circuit board and said second printed circuit board, respectively.
20. The system of claim 18 wherein said means for providing comprises:
means for receiving signal transmission on said first and second surfaces of said connection block; and
means for conducting said signal transmission through a thickness of said connection block between signal transmission means on said first and said second surfaces of said connection block.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/243,432 US20030014728A1 (en) | 2000-04-29 | 2002-09-13 | Connection block for interfacing a plurality of printed circuit boards |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/561,808 US6460170B1 (en) | 2000-04-29 | 2000-04-29 | Connection block for interfacing a plurality of printed circuit boards |
US10/243,432 US20030014728A1 (en) | 2000-04-29 | 2002-09-13 | Connection block for interfacing a plurality of printed circuit boards |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/561,808 Continuation US6460170B1 (en) | 2000-04-29 | 2000-04-29 | Connection block for interfacing a plurality of printed circuit boards |
Publications (1)
Publication Number | Publication Date |
---|---|
US20030014728A1 true US20030014728A1 (en) | 2003-01-16 |
Family
ID=24243557
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/561,808 Expired - Fee Related US6460170B1 (en) | 2000-04-29 | 2000-04-29 | Connection block for interfacing a plurality of printed circuit boards |
US10/243,432 Abandoned US20030014728A1 (en) | 2000-04-29 | 2002-09-13 | Connection block for interfacing a plurality of printed circuit boards |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/561,808 Expired - Fee Related US6460170B1 (en) | 2000-04-29 | 2000-04-29 | Connection block for interfacing a plurality of printed circuit boards |
Country Status (1)
Country | Link |
---|---|
US (2) | US6460170B1 (en) |
Cited By (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20020069395A1 (en) * | 2000-12-04 | 2002-06-06 | Hiroaki Fujiwara | Method and apparatus of checking mount quality of circuit board |
US20050124184A1 (en) * | 2003-12-09 | 2005-06-09 | Xytrans, Inc. | Board-to-board connector |
US20050276248A1 (en) * | 2004-06-09 | 2005-12-15 | Amit Butala | Erasure detection and power control for a transport channel with unknown format in a wireless communication system |
US20060174179A1 (en) * | 2005-02-02 | 2006-08-03 | Arun Visvanathan | Erasure detection for a transport channel with an unknown format |
US20070024305A1 (en) * | 2005-07-29 | 2007-02-01 | Samsung Electronics Co., Ltd. | Apparatuses for inspecting pogo pins of an electrical die sorting system and a method for performing the same |
US20070173279A1 (en) * | 2006-01-20 | 2007-07-26 | Nec Corporation | Transmission power control technique and wireless communications system using the same |
US7323358B1 (en) * | 2003-08-13 | 2008-01-29 | Hewlett-Packard Development Company, L.P. | Method and system for sizing a load plate |
US20080034342A1 (en) * | 2003-11-21 | 2008-02-07 | Mentor Graphics Corporation | Distributed Autorouting of Conductive Paths |
US20080163236A1 (en) * | 2005-02-25 | 2008-07-03 | Richard Louis Arndt | Method, system, and computer program product for virtual adapter destruction on a physical adapter that supports virtual adapters |
US20080216085A1 (en) * | 2005-02-25 | 2008-09-04 | International Business Machines Corporation | System and Method for Virtual Adapter Resource Allocation |
US20080270735A1 (en) * | 2005-02-25 | 2008-10-30 | International Business Machines Corporation | Association of Host Translations that are Associated to an Access Control Level on a PCI Bridge that Supports Virtualization |
US20090007118A1 (en) * | 2005-02-25 | 2009-01-01 | International Business Machines Corporation | Native Virtualization on a Partially Trusted Adapter Using PCI Host Bus, Device, and Function Number for Identification |
US20090146267A1 (en) * | 2007-12-05 | 2009-06-11 | Atmel Corporation | Secure connector grid array package |
US20100199240A1 (en) * | 2001-12-10 | 2010-08-05 | Mentor Graphics Corporation | Parallel Electronic Design Automation: Shared Simultaneous Editing |
US20100197150A1 (en) * | 2009-02-02 | 2010-08-05 | Dalibor Smejtek | Printed circuit assembly |
Families Citing this family (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6678878B2 (en) * | 2002-03-04 | 2004-01-13 | Daniel J. Smith | Intelligent milling path creation for panelization abstract |
US6924654B2 (en) * | 2003-03-12 | 2005-08-02 | Celerity Research, Inc. | Structures for testing circuits and methods for fabricating the structures |
US20040177985A1 (en) * | 2003-03-12 | 2004-09-16 | Nexcleon, Inc. | Structures for testing circuits and methods for fabricating the structures |
US6946859B2 (en) * | 2003-03-12 | 2005-09-20 | Celerity Research, Inc. | Probe structures using clamped substrates with compliant interconnectors |
US7170306B2 (en) * | 2003-03-12 | 2007-01-30 | Celerity Research, Inc. | Connecting a probe card and an interposer using a compliant connector |
US20040177995A1 (en) * | 2003-03-12 | 2004-09-16 | Nexcleon, Inc. | Structures for testing circuits and methods for fabricating the structures |
US7038914B2 (en) * | 2003-06-20 | 2006-05-02 | Apple Computer, Inc. | Processor module mounting assembly and a method of use |
JP4154397B2 (en) * | 2005-02-25 | 2008-09-24 | 富士通株式会社 | Electronic device, standoff member, and method of manufacturing electronic device |
US7649255B2 (en) * | 2006-12-06 | 2010-01-19 | Sun Microsystems, Inc. | Determining chip separation by comparing coupling capacitances |
US20100244871A1 (en) * | 2009-02-24 | 2010-09-30 | Qualcomm Incorporated | Space transformer connector printed circuit board assembly |
US20130003336A1 (en) * | 2011-06-28 | 2013-01-03 | Delphi Technologies, Inc. | Machine placeable circuit board interposer |
WO2013088642A1 (en) * | 2011-12-13 | 2013-06-20 | 富士電機株式会社 | Power conversion device |
US9538633B2 (en) * | 2012-12-13 | 2017-01-03 | Nvidia Corporation | Passive cooling system integrated into a printed circuit board for cooling electronic components |
US9750158B2 (en) | 2014-05-02 | 2017-08-29 | Honeywell International Inc. | Reduced thermal transfer to Peltier cooled FETs |
US10218098B1 (en) * | 2017-08-28 | 2019-02-26 | Finisar Corporation | Module mount interposer |
US10455685B1 (en) * | 2018-10-15 | 2019-10-22 | Intel Corporation | Electronic device, socket, and spacer to alter socket profile |
Citations (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5334029A (en) * | 1993-05-11 | 1994-08-02 | At&T Bell Laboratories | High density connector for stacked circuit boards |
US5345366A (en) * | 1993-05-21 | 1994-09-06 | Motorola, Inc. | Substrate to substrate standoff assembly |
US5380211A (en) * | 1992-08-05 | 1995-01-10 | The Whitaker Corporation | Coaxial connector for connecting two circuit boards |
US5406211A (en) * | 1992-10-30 | 1995-04-11 | Japan Synthetic Rubber Co., Ltd. | Jigs for burn-in test |
US5462442A (en) * | 1993-02-24 | 1995-10-31 | Hitachi, Ltd. | Module for information processing apparatus using stacked printed circuit boards and connector for stacking printed circuit boards |
US5646826A (en) * | 1995-01-26 | 1997-07-08 | Northern Telecom Limited | Printed circuit board and heat sink arrangement |
US5661902A (en) * | 1993-10-08 | 1997-09-02 | Northern Telecom Limited | Methods of making printed circuit boards and heat sink structures |
US5768104A (en) * | 1996-02-22 | 1998-06-16 | Cray Research, Inc. | Cooling approach for high power integrated circuits mounted on printed circuit boards |
US5777844A (en) * | 1996-08-30 | 1998-07-07 | General Electric Company | Electronic control with heat sink |
US5793618A (en) * | 1996-11-26 | 1998-08-11 | International Business Machines Corporation | Module mounting assembly |
US5825633A (en) * | 1996-11-05 | 1998-10-20 | Motorola, Inc. | Multi-board electronic assembly including spacer for multiple electrical interconnections |
US6079986A (en) * | 1998-02-07 | 2000-06-27 | Berg Technology, Inc. | Stacking coaxial connector for three printed circuit boards |
US6282095B1 (en) * | 1999-02-02 | 2001-08-28 | Compaq Computer Corporation | Method and system for controlling radio frequency radiation in microelectronic packages using heat dissipation structures |
US6531951B2 (en) * | 1998-09-11 | 2003-03-11 | I.E.E. International Electronics & Engineering S.A.R.L. | Force sensor |
US6684007B2 (en) * | 1998-10-09 | 2004-01-27 | Fujitsu Limited | Optical coupling structures and the fabrication processes |
US20040211591A1 (en) * | 1998-01-27 | 2004-10-28 | Hitachi Cable Ltd. | Wiring board, semiconductor device, electronic device, and circuit board for electronic parts |
US20050156705A1 (en) * | 2001-02-08 | 2005-07-21 | Interlink Electronics, Inc. | Electronic pressure sensitive transducer apparatus and method for manufacturing same |
US6978538B2 (en) * | 1996-12-13 | 2005-12-27 | Tessera, Inc. | Method for making a microelectronic interposer |
-
2000
- 2000-04-29 US US09/561,808 patent/US6460170B1/en not_active Expired - Fee Related
-
2002
- 2002-09-13 US US10/243,432 patent/US20030014728A1/en not_active Abandoned
Patent Citations (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5380211A (en) * | 1992-08-05 | 1995-01-10 | The Whitaker Corporation | Coaxial connector for connecting two circuit boards |
US5406211A (en) * | 1992-10-30 | 1995-04-11 | Japan Synthetic Rubber Co., Ltd. | Jigs for burn-in test |
US5462442A (en) * | 1993-02-24 | 1995-10-31 | Hitachi, Ltd. | Module for information processing apparatus using stacked printed circuit boards and connector for stacking printed circuit boards |
US5334029A (en) * | 1993-05-11 | 1994-08-02 | At&T Bell Laboratories | High density connector for stacked circuit boards |
US5345366A (en) * | 1993-05-21 | 1994-09-06 | Motorola, Inc. | Substrate to substrate standoff assembly |
US5661902A (en) * | 1993-10-08 | 1997-09-02 | Northern Telecom Limited | Methods of making printed circuit boards and heat sink structures |
US5646826A (en) * | 1995-01-26 | 1997-07-08 | Northern Telecom Limited | Printed circuit board and heat sink arrangement |
US5768104A (en) * | 1996-02-22 | 1998-06-16 | Cray Research, Inc. | Cooling approach for high power integrated circuits mounted on printed circuit boards |
US5777844A (en) * | 1996-08-30 | 1998-07-07 | General Electric Company | Electronic control with heat sink |
US5825633A (en) * | 1996-11-05 | 1998-10-20 | Motorola, Inc. | Multi-board electronic assembly including spacer for multiple electrical interconnections |
US5793618A (en) * | 1996-11-26 | 1998-08-11 | International Business Machines Corporation | Module mounting assembly |
US6978538B2 (en) * | 1996-12-13 | 2005-12-27 | Tessera, Inc. | Method for making a microelectronic interposer |
US20040211591A1 (en) * | 1998-01-27 | 2004-10-28 | Hitachi Cable Ltd. | Wiring board, semiconductor device, electronic device, and circuit board for electronic parts |
US6079986A (en) * | 1998-02-07 | 2000-06-27 | Berg Technology, Inc. | Stacking coaxial connector for three printed circuit boards |
US6531951B2 (en) * | 1998-09-11 | 2003-03-11 | I.E.E. International Electronics & Engineering S.A.R.L. | Force sensor |
US6684007B2 (en) * | 1998-10-09 | 2004-01-27 | Fujitsu Limited | Optical coupling structures and the fabrication processes |
US6282095B1 (en) * | 1999-02-02 | 2001-08-28 | Compaq Computer Corporation | Method and system for controlling radio frequency radiation in microelectronic packages using heat dissipation structures |
US20050156705A1 (en) * | 2001-02-08 | 2005-07-21 | Interlink Electronics, Inc. | Electronic pressure sensitive transducer apparatus and method for manufacturing same |
Cited By (28)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6665854B2 (en) * | 2000-12-04 | 2003-12-16 | Matsushita Electric Industrial Co., Ltd. | Method and apparatus of checking mount quality of circuit board |
US20020069395A1 (en) * | 2000-12-04 | 2002-06-06 | Hiroaki Fujiwara | Method and apparatus of checking mount quality of circuit board |
US7949990B2 (en) | 2001-12-10 | 2011-05-24 | Mentor Graphics Corporation | Parallel electronic design automation: shared simultaneous editing |
US20100199240A1 (en) * | 2001-12-10 | 2010-08-05 | Mentor Graphics Corporation | Parallel Electronic Design Automation: Shared Simultaneous Editing |
US7323358B1 (en) * | 2003-08-13 | 2008-01-29 | Hewlett-Packard Development Company, L.P. | Method and system for sizing a load plate |
US7788622B2 (en) * | 2003-11-21 | 2010-08-31 | Mentor Graphics Corporation | Distributed autorouting of conductive paths |
US20080034342A1 (en) * | 2003-11-21 | 2008-02-07 | Mentor Graphics Corporation | Distributed Autorouting of Conductive Paths |
US20050124184A1 (en) * | 2003-12-09 | 2005-06-09 | Xytrans, Inc. | Board-to-board connector |
US7086868B2 (en) | 2003-12-09 | 2006-08-08 | Xytrans, Inc. | Board-to-board connector |
US7730381B2 (en) | 2004-06-09 | 2010-06-01 | Qualcomm Incorporated | Erasure detection and power control for a transport channel with unknown format in a wireless communication system |
US20050276248A1 (en) * | 2004-06-09 | 2005-12-15 | Amit Butala | Erasure detection and power control for a transport channel with unknown format in a wireless communication system |
US8074158B2 (en) | 2005-02-02 | 2011-12-06 | Qualcomm Incorporated | Erasure detection for a transport channel with an unknown format |
US20060174179A1 (en) * | 2005-02-02 | 2006-08-03 | Arun Visvanathan | Erasure detection for a transport channel with an unknown format |
US20080270735A1 (en) * | 2005-02-25 | 2008-10-30 | International Business Machines Corporation | Association of Host Translations that are Associated to an Access Control Level on a PCI Bridge that Supports Virtualization |
US20090007118A1 (en) * | 2005-02-25 | 2009-01-01 | International Business Machines Corporation | Native Virtualization on a Partially Trusted Adapter Using PCI Host Bus, Device, and Function Number for Identification |
US7941577B2 (en) | 2005-02-25 | 2011-05-10 | International Business Machines Corporation | Association of host translations that are associated to an access control level on a PCI bridge that supports virtualization |
US7577764B2 (en) | 2005-02-25 | 2009-08-18 | International Business Machines Corporation | Method, system, and computer program product for virtual adapter destruction on a physical adapter that supports virtual adapters |
US20080216085A1 (en) * | 2005-02-25 | 2008-09-04 | International Business Machines Corporation | System and Method for Virtual Adapter Resource Allocation |
US20080163236A1 (en) * | 2005-02-25 | 2008-07-03 | Richard Louis Arndt | Method, system, and computer program product for virtual adapter destruction on a physical adapter that supports virtual adapters |
US8028105B2 (en) | 2005-02-25 | 2011-09-27 | International Business Machines Corporation | System and method for virtual adapter resource allocation matrix that defines the amount of resources of a physical I/O adapter |
US7466153B2 (en) * | 2005-07-29 | 2008-12-16 | Samsung Electronics Co., Ltd. | Apparatuses for inspecting pogo pins of an electrical die sorting system and a method for performing the same |
US20070024305A1 (en) * | 2005-07-29 | 2007-02-01 | Samsung Electronics Co., Ltd. | Apparatuses for inspecting pogo pins of an electrical die sorting system and a method for performing the same |
US20070173279A1 (en) * | 2006-01-20 | 2007-07-26 | Nec Corporation | Transmission power control technique and wireless communications system using the same |
US8369883B2 (en) * | 2006-01-20 | 2013-02-05 | Nec Corporation | Transmission power control technique and wireless communications system using the same |
US7812428B2 (en) | 2007-12-05 | 2010-10-12 | Atmel Rousset S.A.S. | Secure connector grid array package |
US20090146267A1 (en) * | 2007-12-05 | 2009-06-11 | Atmel Corporation | Secure connector grid array package |
US7972143B2 (en) | 2009-02-02 | 2011-07-05 | Tyco Electronics Corporation | Printed circuit assembly |
US20100197150A1 (en) * | 2009-02-02 | 2010-08-05 | Dalibor Smejtek | Printed circuit assembly |
Also Published As
Publication number | Publication date |
---|---|
US6460170B1 (en) | 2002-10-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6460170B1 (en) | Connection block for interfacing a plurality of printed circuit boards | |
US6417747B1 (en) | Low cost, large scale RF hybrid package for simple assembly onto mixed signal printed wiring boards | |
CN108432355B (en) | Recess type circuit board | |
WO1994003942A1 (en) | Circuit interconnect system | |
US6232564B1 (en) | Printed wiring board wireability enhancement | |
TWI438438B (en) | Test system with high frequency interposer | |
US20060254810A1 (en) | Technique for accommodating electronic components on a multilayer signal routing device | |
US6643916B2 (en) | Method to assemble a capacitor plate for substrate components | |
US6628130B2 (en) | Wireless test fixture for printed circuit board test systems | |
US7173193B2 (en) | Method and structure for implementing enhanced interconnection performance of a land grid array (LGA) module and a printed wiring board | |
US10705134B2 (en) | High speed chip substrate test fixture | |
US6529385B1 (en) | Component array adapter | |
EP1642484A1 (en) | Testing of interconnections between stacked circuit boards | |
KR20040057895A (en) | Technique for electrically interconnecting electrical signals between an electronic component and a multilayer signal routing device | |
US6818838B1 (en) | PCB component placement and trace routing therebetween | |
US7091732B2 (en) | Systems and methods for probing processor signals | |
TWI773381B (en) | Electrical testing carrier board device | |
US10944191B1 (en) | Offset ;lug connector on a board connection area | |
KR101124729B1 (en) | Technique for accommodating electronic components on a multilayer signal routing device | |
US20220294123A1 (en) | Orthogonal printed circuit board interface | |
US7459921B2 (en) | Method and apparatus for a paddle board probe card | |
US20210045244A1 (en) | Multiple circuit boards with high-density compression interconnect | |
CN116564938A (en) | Electrical property detection carrier plate device | |
US20020173072A1 (en) | Data capture plate for substrate components | |
KR20060037322A (en) | Testing of interconnections between stacked circuit boards |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: HEWLETT-PACKARD DEVELOPMENT COMPANY, L.P., COLORAD Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HEWLETT-PACKARD COMPANY;REEL/FRAME:013776/0928 Effective date: 20030131 Owner name: HEWLETT-PACKARD DEVELOPMENT COMPANY, L.P.,COLORADO Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HEWLETT-PACKARD COMPANY;REEL/FRAME:013776/0928 Effective date: 20030131 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |