US20020089007A1 - Vertical mosfet - Google Patents

Vertical mosfet Download PDF

Info

Publication number
US20020089007A1
US20020089007A1 US09/790,011 US79001101A US2002089007A1 US 20020089007 A1 US20020089007 A1 US 20020089007A1 US 79001101 A US79001101 A US 79001101A US 2002089007 A1 US2002089007 A1 US 2002089007A1
Authority
US
United States
Prior art keywords
recess
gate conductor
oxide
top surface
trench
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/790,011
Other versions
US6414347B1 (en
Inventor
Ramachandra Divakaruni
Heon Lee
Jack Mandelman
Carl Radens
Jai-Hoon Sim
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US09/757,514 external-priority patent/US6440793B1/en
Application filed by Individual filed Critical Individual
Application granted granted Critical
Publication of US6414347B1 publication Critical patent/US6414347B1/en
Publication of US20020089007A1 publication Critical patent/US20020089007A1/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/01Manufacture or treatment
    • H10B12/02Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
    • H10B12/03Making the capacitor or connections thereto
    • H10B12/038Making the capacitor or connections thereto the capacitor being in a trench in the substrate
    • H10B12/0383Making the capacitor or connections thereto the capacitor being in a trench in the substrate wherein the transistor is vertical
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/26Bombardment with radiation
    • H01L21/263Bombardment with radiation with high-energy radiation
    • H01L21/265Bombardment with radiation with high-energy radiation producing ion implantation
    • H01L21/26586Bombardment with radiation with high-energy radiation producing ion implantation characterised by the angle between the ion beam and the crystal planes or the main crystal surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66666Vertical transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/7827Vertical transistors
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/30DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
    • H10B12/39DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells the capacitor and the transistor being in a same trench
    • H10B12/395DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells the capacitor and the transistor being in a same trench the transistor being vertical
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/22Diffusion of impurity materials, e.g. doping materials, electrode materials, into or out of a semiconductor body, or between semiconductor regions; Interactions between two or more impurities; Redistribution of impurities
    • H01L21/225Diffusion of impurity materials, e.g. doping materials, electrode materials, into or out of a semiconductor body, or between semiconductor regions; Interactions between two or more impurities; Redistribution of impurities using diffusion into or out of a solid from or into a solid phase, e.g. a doped oxide layer
    • H01L21/2251Diffusion into or out of group IV semiconductors
    • H01L21/2254Diffusion into or out of group IV semiconductors from or through or into an applied layer, e.g. photoresist, nitrides
    • H01L21/2255Diffusion into or out of group IV semiconductors from or through or into an applied layer, e.g. photoresist, nitrides the applied layer comprising oxides only, e.g. P2O5, PSG, H3BO3, doped oxides

Definitions

  • the present invention relates to the fabrication of improved vertical metal oxide semiconductor field effect transistors (MOSFETs).
  • MOSFETs vertical metal oxide semiconductor field effect transistors
  • a MOSFET is used in forming dynamic random access memory (DRAM).
  • DRAM dynamic random access memory
  • a DRAM circuit usually will include an array of memory cells interconnected by rows and columns, which are known as wordlines and bitlines, respectively. Reading data from or writing data to memory cells is achieved by activating selected wordlines and bitlines.
  • a DRAM memory cell comprises a MOSFET connected to a capacitor.
  • the capacitor includes gate and diffusion regions which are referred to as either drain or source regions, depending on the operation of the transistor.
  • a planar MOSFET is a transistor where a surface of the channel region of the transistor is generally parallel to the primary surface of the substrate.
  • a vertical MOSFET is a transistor where a surface of the channel region of the transistor is generally perpendicular to the primary surface of the substrate.
  • a trench MOSFET is a transistor where a surface of the channel region of the transistor is not parallel to the primary surface of the substrate and the channel region lies within the substrate. For a trench MOSFET, the surface of the channel region is usually perpendicular to the primary surface, although this is not required.
  • a trench capacitor is a three-dimensional structure formed into a silicon substrate. This is normally formed by etching trenches of various dimensions into the silicon substrate. Trenches commonly have N+ doped polysilicon as one plate of the capacitor (a storage node). The other plate of the capacitor is formed usually by diffusing N+ dopants out from a dopant source into a portion of the substrate surrounding the lower part of the trench. Between these two plates, a dielectric layer is placed which thereby forms the capacitor.
  • LOCOS field oxidation regions are formed by first depositing a layer of silicon nitride (“nitride”) on the substrate surface and then selectively etching a portion of the silicon nitride layer to form a mask exposing the substrate where the field oxidation will be formed.
  • nitride silicon nitride
  • STI shallow trench isolation
  • DRAM technology for 1 Gb and beyond requires the use of vertical MOSFETs to overcome the scalability limitations of planar MOSFET DRAM access transistors.
  • vertical MOSFETs allow the bit densities required for effective size reduction, the use of vertical MOSFETs may result in performance and yield reduction tradeoffs.
  • FIG. 1 is a cross-sectional view of a vertical MOSFET in which the vertical gate conductor 10 overlaps the entire depth of the bitline diffusion 20 .
  • Prior art attempts to address this concern generally require that the depth of the bitline diffusion be minimized.
  • minimization of bitline diffusion depth is complicated by the fact that integration requirements may dictate a relatively high thermal budget (i.e., bitline diffusion (XA) needing to be performed relatively early in the process).
  • XA bitline diffusion
  • an improved process for making a vertical MOSFET structure has been developed which features reduced gate to top diffusion overlap capacitance (reduced bitline capacitance), reduced bitline diffusion area, reduced incidence of diffusion to gate shorts (reduced incidence of CB-DT shorts), and improved immunity to backside parasitic conduction.
  • the improved vertical MOSFET structure is accomplished by a process wherein the gate conductor polysilicon of the DRAM array first is recessed below the top surface of the silicon substrate. This recessing operation maybe performed using any one of a variety of conventional etching techniques, such as wet etching, chemical dry etching (CDE), plasma etching, and the like. An angled implant of an N-type dopant species then is made through the exposed gate dielectric and into the deep trench sidewall which will contain the gated surface of the vertical MOSFET. This implant forms an N-type doping pocket in the array P-well.
  • CDE chemical dry etching
  • this N-type doping pocket will link up with the outdiffusion from the bitline contact stud, providing an electrical connection between the bitline and the upper source/drain diffusion of the vertical MOSFET. It should be noted that this N-type doping pocket is self-aligned with the edge of the gate conductor. As the result of this self-alignment, there essentially are no variations in gate to diffusion overlap capacitance.
  • an oxide optionally, may be grown to reduce the surface state concentration. Then, a chemical vapor deposition (CVD) oxide may be deposited and reactive ion etched (RIE'd), forming spacers on the sidewalls of the apertures above the deep trenches.
  • An additional layer of an N+ doped polysilicon then is deposited and planarized to the top surface of the high-density plasma (HDP) oxide.
  • Standard processing steps follow that include formation of wordlines, bitline studs (CBs), interlevel dielectrics, and additional wiring levels.
  • the array gate conductor polysilicon first is recessed below the top surface of the silicon substrate, in the same manner as described above. Then, an arsenic-silicate glass (ASG), or other suitable Ntype doped glass, is deposited and reactive-ion etched to form doped glass spacers on the sidewalls of the apertures above the deep trenches. Subsequent hot process steps (for example, junction anneal steps) will cause the dopant from the N-type doped glass to outdiffuse into the silicon of the deep trench sidewall which will contain the gated surface of the vertical MOSFET, then forming N-type bitline diffusion pockets in the array Pwell.
  • ASG arsenic-silicate glass
  • an additional layer of N+ doped polysilicon then is deposited and planarized to the top surface of the HDP oxide.
  • Standard, conventional processing then follows, including formation of wordlines, bitline studs, interlevel dielectrics, and additional wiring levels.
  • the resulting improved vertical MOSFET structure reduces the incidence of shorts between the diffusion stud and the gate conductor, since the structure now contains an additional spacer (in addition to the wordlines spacers) between the bitline diffusion and the gate conductor.
  • Another advantage of the present improved vertical MOSFET structure is the formation of an asymmetric bitline diffusion, such that the bitline diffusion intersects the gated surface of the MOSFET but does not intersect the backside surface of the MOSFET.
  • the asymmetry in the bitline diffusion provides increased electric potential barrier in the parasitic conduction path on the back surface of the MOSFET.
  • DIBL drain induced barrier lowering
  • FIGS. 1 - 3 illustrate prior art embodiments of vertical MOSFET structures.
  • FIG. 4 depicts the improved vertical MOSFET structure of the present invention, featuring advantages over the prior art.
  • FIGS. 5 - 9 show process steps for forming an improved vertical MOSFET.
  • FIG. 10 depicts another embodiment of a process for forming an improved vertical MOSFET.
  • FIG. 1 a prior art vertical MOSFET structure 10 is shown including trench top oxide (TTO) layer 12 , gate conductor (GC) 14 , wordline (WL) 16 , nitride cap 18, bitline diffusion (XA) 20 , storage node diffusion 22 , and diffusion stud 24 .
  • TTO trench top oxide
  • GC gate conductor
  • WL wordline
  • XA bitline diffusion
  • storage node diffusion 22 storage node diffusion 22
  • diffusion stud 24 diffusion stud 24 .
  • the large overlap 26 of the vertical gate conductor 14 over the entire depth of the bitline diffusion 20 results in a larger total bitline capacitance with this vertical MOSFET then with a conventional planar MOSFET.
  • FIG. 2 another prior art vertical MOSFET structure is shown which illustrates a misalignment between the edge of the wordline 16 and the edge of the deep trench. This results in the occurrence of diffusion stud 24 to gate conductor shorts, as indicated at 15 .
  • FIG. 3 also shows a prior art vertical MOSFET structure illustrating possible backside parasitic conduction problems.
  • the adjacent wordline 26 has an increasing influence on the potential in the silicon in the body of the vertical MOSFET 10 . This increases the likelihood of conduction between storage node 22 and bitline diffusions 20 , as depicted by double sided arrow 28 .
  • FIG. 4 shows the improved vertical MOSFET structure of the present invention with the improved structure, including N-type doping pocket 30 , the bitline diffusion ( 20 in FIG. 3) does not intersect the backside of the MOSFET, thus impeding the parasitic current 28 .
  • Reduced bitline diffusion area 29 further results in decreased DIBL and a further reduction in bitline diffusion capacitance.
  • FIG. 5 shows a vertical MOSFET DRAM cell formed in substrate 20 fabricated using standard processing techniques through planarization of the array MOSFET gate conductor polysilicon 22 to the top surface of the trench top oxide (TTO) layer 24 .
  • standard processing typically includes the following steps:
  • a pad structure consisting of a thin thermal oxide (2-20 nm) is grown on the silicon substrate; a deposited layer of silicon nitride (50-200 nm), a layer of densified TEOS oxide (or HDP oxide) (50-500 nm), and a deposited top layer of BSG oxide (50-500 nm) then is formed.
  • a deposited layer of silicon nitride 50-200 nm
  • a layer of densified TEOS oxide (or HDP oxide) 50-500 nm
  • BSG oxide 50-500 nm
  • Deep trench storage capacitors are then formed in the customarily practiced manner by opening the trench pattern in the pad structure and anisotropically etching the silicon to a depth of approximately 7 micrometers.
  • a poly buffered LOCOS collar 36 (or other type of oxide collar) is formed in the upper portion (approx top 1 micrometers).
  • a buried plate diffusion is formed in the lower portion of the storage trench, using any one of a number of well known methods (e.g. outdiffusion from an ASG glass, gas phase doping and the like).
  • a storage node dielectric 38 is formed.
  • the trench is filled with N+ doped polysilicon 42 which is then planarized to the densified TEOS oxide layer and BSG layers. Any remaining BSG maybe stripped with HF/Sulfuric acid or HF vapor.
  • the N+ doped poly is recessed to a depth below the surface of the silicon substrate at which it is desired to form a buried-strap.
  • a standard buried-strap process is used to form a strap outdiffusion 31 from the N+ poly into the sidewall of the deep storage trench.
  • the standard strap process includes the removal of the collar oxide from one side of the storage trench, above the point at which the strap is to be formed, and deposition and etching of the strap polysilicon.
  • the strap polysilicon electrically bridges the N+ poly in the deep trench (storage node electrode of the capacitor) to the single crystal silicon.
  • a strap outdiffusion is subsequently formed in the course of processing at elevated temperatures.
  • a sacrificial oxide is grown on the trench sidewall and top surface of the silicon substrate.
  • N+ bitline diffusion (XA) and array well (VA) 32 implants are made through the sacrificial oxide.
  • a trench top oxide (TTO) 44 is formed on the top surface of the recessed N+ poly, by HDP oxide deposition.
  • a gate oxide 34 for the vertical array MOSFET is grown on the exposed (portion not covered by the collar oxide) sidewall of the storage trench.
  • N+ polysilicon gate conductor (GC) 22 is deposited, filling the aperture in the trench above the TTO.
  • N+ GC poly 22 is then planarized to the top surface of the TTO 24 which had been formed on the top surface of the silicon substrate.
  • the array GC polysilicon 22 then is recessed below the top surface of the silicon substrate 20 using standard etch techniques to expose the gate dielectric in recess 39 .
  • an angled implant (represented by arrows 40 ) of an N-type dopant species is made through the exposed gate dielectric in recess 39 and into the deep trench sidewall to form N-type doping pockets 46 ; which is self-aligned with the edge of the gate conductor 22 .
  • a CVD oxide layer may be deposited and RIE'd, forming spacers 44 on the sidewalls of the apertures above the deep trenches.
  • An additional layer of N+ doped polysilicon 22 then is deposited and planarized to the top surface of the TTO HDP oxide 24 , as shown in FIG. 9. Following this step, standard processing techniques are applied to form wordlines, bitline studs, interlevel dielectrics, additional wiring levels, and the like.
  • FIG. 10 illustrates a second embodiment of the present invention wherein a N-type doped glass, such as ASG, is deposited in the gate dielectric recess 39 of the structure shown in FIG. 5.
  • This N-type doped glass deposit then is reactive ion etched to form doped glass spacers 48 .
  • Subsequent hot processing steps in the MOSFET DRAM fabrication process will cause the dopant from glass spacers 48 to outdiffuse and form N-type bitline diffusion pockets on the front side of the MOSFET, similar to those represented by 46 in FIGS. 7, 8 & 9 .
  • the thick oxide on the backside of the transistor blocks the formation of a diffusion pocket.

Abstract

An improved process for making a vertical MOSFET structure comprising: A method of forming a semiconductor memory cell array structure comprising: providing a vertical MOSFET DRAM cell structure having a deposited gate conductor layer planarized to a top surface of a trench top oxide on the overlying silicon substrate; forming a recess in the gate conductor layer below the top surface of the silicon substrate; implanting N-type dopant species through the recess at an angle to form doping pockets in the array P-well; depositing an oxide layer into the recess and etching said oxide layer to form spacers on sidewalls of the recess; depositing a gate conductor material into said recess and planarizing said gate conductor to said top surface of the trench top oxide.

Description

    BACKGROUND OF THE INVENTION
  • The present invention relates to the fabrication of improved vertical metal oxide semiconductor field effect transistors (MOSFETs). [0001]
  • A MOSFET is used in forming dynamic random access memory (DRAM). A DRAM circuit usually will include an array of memory cells interconnected by rows and columns, which are known as wordlines and bitlines, respectively. Reading data from or writing data to memory cells is achieved by activating selected wordlines and bitlines. Typically, a DRAM memory cell comprises a MOSFET connected to a capacitor. The capacitor includes gate and diffusion regions which are referred to as either drain or source regions, depending on the operation of the transistor. [0002]
  • There are different types of MOSFETs. A planar MOSFET is a transistor where a surface of the channel region of the transistor is generally parallel to the primary surface of the substrate. A vertical MOSFET is a transistor where a surface of the channel region of the transistor is generally perpendicular to the primary surface of the substrate. A trench MOSFET is a transistor where a surface of the channel region of the transistor is not parallel to the primary surface of the substrate and the channel region lies within the substrate. For a trench MOSFET, the surface of the channel region is usually perpendicular to the primary surface, although this is not required. [0003]
  • Specifically, trench capacitors are frequently used with DRAM cells. A trench capacitor is a three-dimensional structure formed into a silicon substrate. This is normally formed by etching trenches of various dimensions into the silicon substrate. Trenches commonly have N+ doped polysilicon as one plate of the capacitor (a storage node). The other plate of the capacitor is formed usually by diffusing N+ dopants out from a dopant source into a portion of the substrate surrounding the lower part of the trench. Between these two plates, a dielectric layer is placed which thereby forms the capacitor. [0004]
  • To prevent carriers from traveling through the substrate between the adjacent devices, e.g. capacitors, device isolation regions are formed between adjacent semiconductor devices. Generally, device isolation regions take the form of thick field oxide regions extending below the surface of the semiconductor substrate. The most common early technique for forming a field oxide region is the local oxidation of silicon (“LOCOS”) technique. LOCOS field oxidation regions are formed by first depositing a layer of silicon nitride (“nitride”) on the substrate surface and then selectively etching a portion of the silicon nitride layer to form a mask exposing the substrate where the field oxidation will be formed. The masked substrate is placed in an oxidation environment and a thick silicon oxide layer is grown at the regions exposed by the mask, forming an oxide layer extending above and below the surface of the substrate. An alternative to LOCOS field oxidation is the use of shallow trench isolation (“STI”). In STI, a sharply defined trench is formed in the semiconductor substrate by, for example, anisotropic etching. The trench is filled with oxide back to the surface of the substrate to provide a device isolation region. Trench isolation regions formed by STI have the advantages of providing device isolation across their entire lateral extent and of providing a more planar structure. Using improved isolation, continued reductions in size are possible. [0005]
  • DRAM technology for 1 Gb and beyond requires the use of vertical MOSFETs to overcome the scalability limitations of planar MOSFET DRAM access transistors. However, although vertical MOSFETs allow the bit densities required for effective size reduction, the use of vertical MOSFETs may result in performance and yield reduction tradeoffs. [0006]
  • For example, as the result of increased gate conductor to bitline diffusion overlap area, total bitline capacitance may be larger with vertical MOSFETs than with conventional planar MOSFET structures. Such a prior art structure is shown in FIG. [0007] 1 which is a cross-sectional view of a vertical MOSFET in which the vertical gate conductor 10 overlaps the entire depth of the bitline diffusion 20. Prior art attempts to address this concern generally require that the depth of the bitline diffusion be minimized. However, minimization of bitline diffusion depth is complicated by the fact that integration requirements may dictate a relatively high thermal budget (i.e., bitline diffusion (XA) needing to be performed relatively early in the process).
  • An additional concern encountered with vertical MOSFETs is the occurrence of diffusion stud (CB) to gate conductor (DT) shorts. These short circuits may result from misalignment between the edge of the wordline (WL) [0008] 16 and the edge of the deep trench 15, as shown in FIG. 2.
  • Yet another chronic problem with vertical MOSFETs is parasitic backside conduction. This issue arises as the distance between deep trench sidewalls is scaled below 100 nm. At this proximity, the adjacent wordline exerts an increasing influence on the potential in the silicon in the body of the vertical MOSFET. This influence increases the likelihood of leakage conduction between the [0009] storage node 22 and bitline diffusions 20, as illustrated in FIG. 3. When the adjacent wordline is high, it maybe possible to form a weakly inverted conductive path on the backside of the vertical MOSFET.
  • What is needed is a process for fabricating a scalable vertical MOSFET structure with minimized adverse performance and yield impacts. [0010]
  • SUMMARY OF THE INVENTION
  • Now, according to the present invention, an improved process for making a vertical MOSFET structure has been developed which features reduced gate to top diffusion overlap capacitance (reduced bitline capacitance), reduced bitline diffusion area, reduced incidence of diffusion to gate shorts (reduced incidence of CB-DT shorts), and improved immunity to backside parasitic conduction. [0011]
  • The improved vertical MOSFET structure is accomplished by a process wherein the gate conductor polysilicon of the DRAM array first is recessed below the top surface of the silicon substrate. This recessing operation maybe performed using any one of a variety of conventional etching techniques, such as wet etching, chemical dry etching (CDE), plasma etching, and the like. An angled implant of an N-type dopant species then is made through the exposed gate dielectric and into the deep trench sidewall which will contain the gated surface of the vertical MOSFET. This implant forms an N-type doping pocket in the array P-well. At a subsequent processing step, this N-type doping pocket will link up with the outdiffusion from the bitline contact stud, providing an electrical connection between the bitline and the upper source/drain diffusion of the vertical MOSFET. It should be noted that this N-type doping pocket is self-aligned with the edge of the gate conductor. As the result of this self-alignment, there essentially are no variations in gate to diffusion overlap capacitance. Following the angled implant of the N-type dopant species, an oxide, optionally, may be grown to reduce the surface state concentration. Then, a chemical vapor deposition (CVD) oxide may be deposited and reactive ion etched (RIE'd), forming spacers on the sidewalls of the apertures above the deep trenches. [0012]
  • An additional layer of an N+ doped polysilicon then is deposited and planarized to the top surface of the high-density plasma (HDP) oxide. Standard processing steps follow that include formation of wordlines, bitline studs (CBs), interlevel dielectrics, and additional wiring levels. [0013]
  • In another embodiment of the present invention, the array gate conductor polysilicon first is recessed below the top surface of the silicon substrate, in the same manner as described above. Then, an arsenic-silicate glass (ASG), or other suitable Ntype doped glass, is deposited and reactive-ion etched to form doped glass spacers on the sidewalls of the apertures above the deep trenches. Subsequent hot process steps (for example, junction anneal steps) will cause the dopant from the N-type doped glass to outdiffuse into the silicon of the deep trench sidewall which will contain the gated surface of the vertical MOSFET, then forming N-type bitline diffusion pockets in the array Pwell. [0014]
  • As described above in reference to the previous embodiment, an additional layer of N+ doped polysilicon then is deposited and planarized to the top surface of the HDP oxide. Standard, conventional processing then follows, including formation of wordlines, bitline studs, interlevel dielectrics, and additional wiring levels. [0015]
  • The resulting improved vertical MOSFET structure reduces the incidence of shorts between the diffusion stud and the gate conductor, since the structure now contains an additional spacer (in addition to the wordlines spacers) between the bitline diffusion and the gate conductor. Another advantage of the present improved vertical MOSFET structure is the formation of an asymmetric bitline diffusion, such that the bitline diffusion intersects the gated surface of the MOSFET but does not intersect the backside surface of the MOSFET. The asymmetry in the bitline diffusion provides increased electric potential barrier in the parasitic conduction path on the back surface of the MOSFET. Furthermore, since the length of the diffusion is reduced relative to the structures of the prior art, drain induced barrier lowering (DIBL) is reduced as well. Reduced DIBL results in reduced sensitivity of device electrical characteristics to variations in the channel length of the vertical MOSFET (resulting from variations in DT storage node polysilicon recess). [0016]
  • It also should be noted that during the entire processing procedure to form the improved vertical MOSFET structure, as described in both embodiments above, the peripheral support areas of the chip are continuously protected by the top layer of HDP oxide, thus requiring no additional masking techniques during the processing.[0017]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIGS. [0018] 1-3 illustrate prior art embodiments of vertical MOSFET structures.
  • FIG. 4 depicts the improved vertical MOSFET structure of the present invention, featuring advantages over the prior art. [0019]
  • FIGS. [0020] 5-9 show process steps for forming an improved vertical MOSFET.
  • FIG. 10 depicts another embodiment of a process for forming an improved vertical MOSFET.[0021]
  • DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS
  • Referring now to FIG. 1, a prior art [0022] vertical MOSFET structure 10 is shown including trench top oxide (TTO) layer 12, gate conductor (GC) 14, wordline (WL) 16, nitride cap 18, bitline diffusion (XA) 20, storage node diffusion 22, and diffusion stud 24. The large overlap 26 of the vertical gate conductor 14 over the entire depth of the bitline diffusion 20 results in a larger total bitline capacitance with this vertical MOSFET then with a conventional planar MOSFET.
  • In FIG. 2, another prior art vertical MOSFET structure is shown which illustrates a misalignment between the edge of the [0023] wordline 16 and the edge of the deep trench. This results in the occurrence of diffusion stud 24 to gate conductor shorts, as indicated at 15.
  • FIG. 3 also shows a prior art vertical MOSFET structure illustrating possible backside parasitic conduction problems. As the distance between the deep trench sidewalls is scaled below 100 nm, the [0024] adjacent wordline 26 has an increasing influence on the potential in the silicon in the body of the vertical MOSFET 10. This increases the likelihood of conduction between storage node 22 and bitline diffusions 20, as depicted by double sided arrow 28.
  • FIG. 4 shows the improved vertical MOSFET structure of the present invention with the improved structure, including N-[0025] type doping pocket 30, the bitline diffusion (20 in FIG. 3) does not intersect the backside of the MOSFET, thus impeding the parasitic current 28. Reduced bitline diffusion area 29 further results in decreased DIBL and a further reduction in bitline diffusion capacitance.
  • FIG. 5 shows a vertical MOSFET DRAM cell formed in [0026] substrate 20 fabricated using standard processing techniques through planarization of the array MOSFET gate conductor polysilicon 22 to the top surface of the trench top oxide (TTO) layer 24. Such standard processing typically includes the following steps:
  • 1) Starting with a silicon substrate, a pad structure consisting of a thin thermal oxide (2-20 nm) is grown on the silicon substrate; a deposited layer of silicon nitride (50-200 nm), a layer of densified TEOS oxide (or HDP oxide) (50-500 nm), and a deposited top layer of BSG oxide (50-500 nm) then is formed. [0027]
  • 2) Deep trench storage capacitors are then formed in the customarily practiced manner by opening the trench pattern in the pad structure and anisotropically etching the silicon to a depth of approximately 7 micrometers. [0028]
  • 3) A poly buffered LOCOS collar [0029] 36 (or other type of oxide collar) is formed in the upper portion (approx top 1 micrometers).
  • 4) A buried plate diffusion is formed in the lower portion of the storage trench, using any one of a number of well known methods (e.g. outdiffusion from an ASG glass, gas phase doping and the like). [0030]
  • 5) A [0031] storage node dielectric 38 is formed.
  • 6) The trench is filled with N+ doped [0032] polysilicon 42 which is then planarized to the densified TEOS oxide layer and BSG layers. Any remaining BSG maybe stripped with HF/Sulfuric acid or HF vapor.
  • 7) The N+ doped poly is recessed to a depth below the surface of the silicon substrate at which it is desired to form a buried-strap. [0033]
  • 8) A standard buried-strap process is used to form a [0034] strap outdiffusion 31 from the N+ poly into the sidewall of the deep storage trench. The standard strap process includes the removal of the collar oxide from one side of the storage trench, above the point at which the strap is to be formed, and deposition and etching of the strap polysilicon. The strap polysilicon electrically bridges the N+ poly in the deep trench (storage node electrode of the capacitor) to the single crystal silicon. A strap outdiffusion is subsequently formed in the course of processing at elevated temperatures.
  • 9) The pad layers (SiN and underlying thin oxide) are then removed by standard etch processes. [0035]
  • 10) A sacrificial oxide is grown on the trench sidewall and top surface of the silicon substrate. [0036]
  • 11) N+ bitline diffusion (XA) and array well (VA) [0037] 32 implants are made through the sacrificial oxide.
  • 12) The sacrificial oxide is stripped. [0038]
  • 13) A trench top oxide (TTO) [0039] 44 is formed on the top surface of the recessed N+ poly, by HDP oxide deposition.
  • 14) A [0040] gate oxide 34 for the vertical array MOSFET is grown on the exposed (portion not covered by the collar oxide) sidewall of the storage trench.
  • 15) N+ polysilicon gate conductor (GC) [0041] 22 is deposited, filling the aperture in the trench above the TTO.
  • 16) The [0042] N+ GC poly 22 is then planarized to the top surface of the TTO 24 which had been formed on the top surface of the silicon substrate.
  • As depicted in FIG. 6, the [0043] array GC polysilicon 22 then is recessed below the top surface of the silicon substrate 20 using standard etch techniques to expose the gate dielectric in recess 39.
  • In FIG. 7, an angled implant (represented by arrows [0044] 40) of an N-type dopant species is made through the exposed gate dielectric in recess 39 and into the deep trench sidewall to form N-type doping pockets 46; which is self-aligned with the edge of the gate conductor 22. In an optional process step, shown in FIG. 8, a CVD oxide layer may be deposited and RIE'd, forming spacers 44 on the sidewalls of the apertures above the deep trenches.
  • An additional layer of N+ doped [0045] polysilicon 22 then is deposited and planarized to the top surface of the TTO HDP oxide 24, as shown in FIG. 9. Following this step, standard processing techniques are applied to form wordlines, bitline studs, interlevel dielectrics, additional wiring levels, and the like.
  • FIG. 10 illustrates a second embodiment of the present invention wherein a N-type doped glass, such as ASG, is deposited in the [0046] gate dielectric recess 39 of the structure shown in FIG. 5. This N-type doped glass deposit then is reactive ion etched to form doped glass spacers 48. Subsequent hot processing steps in the MOSFET DRAM fabrication process will cause the dopant from glass spacers 48 to outdiffuse and form N-type bitline diffusion pockets on the front side of the MOSFET, similar to those represented by 46 in FIGS. 7, 8 & 9. The thick oxide on the backside of the transistor blocks the formation of a diffusion pocket.
  • While the invention has been described in terms of two particular embodiments, those skilled in the art will appreciate that the invention maybe practiced in various versions within the spirit and scope of the following claims. [0047]

Claims (6)

We claim:
1. A method of forming a semiconductor memory cell array structure comprising:
providing a vertical MOSFET DRAM cell structure having a deposited gate conductor layer planarized to a top surface of a trench top oxide on the overlying silicon substrate;
forming a recess in the gate conductor layer below the top surface of the silicon substrate;
implanting N-type dopant species through the recess at an angle to form doping pockets in the array P-well;
depositing a gate conductor material into said recess and planarizing said gate conductor to said top surface of the trench top oxide.
2. The method of claim 1 further comprising depositing an oxide layer into the recess and etching said oxide layer to form spacers on sidewalls of the recess prior to depositing the gate conductor material into said recess.
3. The method of claim 1 wherein said doping pockets are self-aligned with the gate conductor.
4. A method of forming a semiconductor memory cell array structure comprising:
providing a vertical MOSFET DRAM cell structure having a deposited gate conductor layer planarized to a top surface of a trench top oxide on the overlying silicon substrate;
forming a recess in the gate conductor layer below the top surface of the silicon substrate;
implanting N-type dopant species through the recess at an angle to form doping pockets in the array P-well;
depositing an oxide layer into the recess and etching said oxide layer to form spacers on sidewalls of the recess;
depositing a gate conductor material into said recess and planarizing said gate conductor to said top surface of the trench top oxide.
5. A method of forming a semiconductor memory cell array structure comprising:
providing a vertical MOSFET DRAM cell structure having a deposited gate conductor layer planarized to a top surface of a trench top oxide on the overlying silicon substrate;
forming a recess in the gate conductor layer below the top surface of the silicon substrate;
depositing an N-doped glass layer into said recess and etching said glass layer to form spacers or sidewalls of the recess;
depositing a gate conductor material into said recess and planarizing said gate conductor to said top surface of the trench top oxide.
6. The method of claim 5 wherein said N-doped glass layer is an arsenic-silicate glass material.
US09/790,011 2001-01-10 2001-02-09 Vertical MOSFET Expired - Fee Related US6414347B1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US09/757,514 US6440793B1 (en) 2001-01-10 2001-01-10 Vertical MOSFET
US79001101 2001-02-09

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/757,514 Division US6440793B1 (en) 2001-01-10 2001-01-10 Vertical MOSFET

Publications (2)

Publication Number Publication Date
US6414347B1 US6414347B1 (en) 2002-07-02
US20020089007A1 true US20020089007A1 (en) 2002-07-11

Family

ID=27624973

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/790,011 Expired - Fee Related US6414347B1 (en) 2001-01-10 2001-02-09 Vertical MOSFET

Country Status (1)

Country Link
US (1) US6414347B1 (en)

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6586300B1 (en) * 2002-04-18 2003-07-01 Infineon Technologies Ag Spacer assisted trench top isolation for vertical DRAM's
US20040066672A1 (en) * 2002-06-21 2004-04-08 Micron Technology, Inc. Vertical NROM having a storage density of 1 bit per IF2
US20050059207A1 (en) * 2003-09-17 2005-03-17 Chih-Han Chang Method for forming a deep trench capacitor buried plate
US20050167721A1 (en) * 2004-01-30 2005-08-04 Nanya Technology Corporation Memory cell with a vertical transistor and fabrication method thereof
US20060138477A1 (en) * 2004-12-24 2006-06-29 Hynix Semiconductor, Inc. Asymmetric recessed gate MOSFET and method for manufacturing the same
US20060228861A1 (en) * 2005-04-07 2006-10-12 Kang Woo-Tag Partially recessed DRAM cell structure and method of making the same

Families Citing this family (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6579759B1 (en) * 2002-08-23 2003-06-17 International Business Machines Corporation Formation of self-aligned buried strap connector
US6913968B2 (en) * 2003-07-30 2005-07-05 International Business Machines Corporation Method and structure for vertical DRAM devices with self-aligned upper trench shaping
US6930004B2 (en) 2003-08-13 2005-08-16 International Business Machines Corporation Self-aligned drain/channel junction in vertical pass transistor DRAM cell design for device scaling
US6974991B2 (en) * 2003-10-29 2005-12-13 International Business Machines Corp. DRAM cell with buried collar and self-aligned buried strap
US6998666B2 (en) * 2004-01-09 2006-02-14 International Business Machines Corporation Nitrided STI liner oxide for reduced corner device impact on vertical device performance
JP4145262B2 (en) * 2004-03-23 2008-09-03 三洋電機株式会社 Multilayer ceramic substrate
US7268395B2 (en) 2004-06-04 2007-09-11 International Rectifier Corporation Deep trench super switch device
US20060046392A1 (en) * 2004-08-26 2006-03-02 Manning H M Methods of forming vertical transistor structures
US7528035B2 (en) * 2007-03-20 2009-05-05 International Business Machines Corporation Vertical trench memory cell with insulating ring
US9824934B1 (en) 2016-09-30 2017-11-21 International Business Machines Corporation Shallow trench isolation recess process flow for vertical field effect transistor fabrication

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3291957B2 (en) * 1995-02-17 2002-06-17 富士電機株式会社 Vertical trench MISFET and method of manufacturing the same
US5827765A (en) 1996-02-22 1998-10-27 Siemens Aktiengesellschaft Buried-strap formation in a dram trench capacitor
US5981332A (en) 1997-09-30 1999-11-09 Siemens Aktiengesellschaft Reduced parasitic leakage in semiconductor devices
JP3219045B2 (en) * 1998-02-20 2001-10-15 日本電気株式会社 Manufacturing method of vertical MISFET

Cited By (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6586300B1 (en) * 2002-04-18 2003-07-01 Infineon Technologies Ag Spacer assisted trench top isolation for vertical DRAM's
US20050255647A1 (en) * 2002-06-21 2005-11-17 Micron Technology, Inc. Vertical NROM having a storage density of 1 bit per 1F2
US20040066672A1 (en) * 2002-06-21 2004-04-08 Micron Technology, Inc. Vertical NROM having a storage density of 1 bit per IF2
US6906953B2 (en) 2002-06-21 2005-06-14 Micron Technology, Inc. Vertical NROM having a storage density of 1 bit per 1F2
US7230848B2 (en) 2002-06-21 2007-06-12 Micron Technology, Inc. Vertical NROM having a storage density of 1 bit per 1F2
US7232718B2 (en) * 2003-09-17 2007-06-19 Nanya Technology Corp. Method for forming a deep trench capacitor buried plate
US20050059207A1 (en) * 2003-09-17 2005-03-17 Chih-Han Chang Method for forming a deep trench capacitor buried plate
US20050167721A1 (en) * 2004-01-30 2005-08-04 Nanya Technology Corporation Memory cell with a vertical transistor and fabrication method thereof
US20070187752A1 (en) * 2004-01-30 2007-08-16 Nanya Technology Coraporation Memory cell with a vertical transistor and fabrication method thereof
US20060138477A1 (en) * 2004-12-24 2006-06-29 Hynix Semiconductor, Inc. Asymmetric recessed gate MOSFET and method for manufacturing the same
US7723768B2 (en) 2004-12-24 2010-05-25 Hynix Semiconductor Inc. Asymmetric recessed gate MOSFET and method for manufacturing the same
US20060228861A1 (en) * 2005-04-07 2006-10-12 Kang Woo-Tag Partially recessed DRAM cell structure and method of making the same
US7256441B2 (en) 2005-04-07 2007-08-14 Infineon Technologies Ag Partially recessed DRAM cell structure

Also Published As

Publication number Publication date
US6414347B1 (en) 2002-07-02

Similar Documents

Publication Publication Date Title
US6440793B1 (en) Vertical MOSFET
US6204140B1 (en) Dynamic random access memory
KR100560647B1 (en) Reduced parasitic leakage in semiconductor devices
US5395786A (en) Method of making a DRAM cell with trench capacitor
KR100458772B1 (en) Embedded dram on silicon-on-insulator substrate
US6437401B1 (en) Structure and method for improved isolation in trench storage cells
US5990511A (en) Memory cell with transfer device node in selective polysilicon
US6258659B1 (en) Embedded vertical DRAM cells and dual workfunction logic gates
US6255684B1 (en) DRAM cell configuration and method for its production
US6391705B1 (en) Fabrication method of high-density semiconductor memory cell structure having a trench
US6414347B1 (en) Vertical MOSFET
US20050218446A1 (en) Field-effect transistor structure, associated semiconductor memory cell and associated fabrication method
KR20010050067A (en) Vertical dram cell with wordline self-aligned to storage trench
US7390730B2 (en) Method of fabricating a body capacitor for SOI memory
KR20040002643A (en) Asymmetric inside spacer for vertical transistor
US6555862B1 (en) Self-aligned buried strap for vertical transistors
KR20100051355A (en) Capacitor-less dram device
US6373086B1 (en) Notched collar isolation for suppression of vertical parasitic MOSFET and the method of preparing the same
US6242310B1 (en) Method of forming buried-strap with reduced outdiffusion including removing a sacrificial insulator leaving a gap and supporting spacer
US6541810B2 (en) Modified vertical MOSFET and methods of formation thereof
US6919245B2 (en) Dynamic random access memory cell layout and fabrication method thereof
US6274441B1 (en) Method of forming bitline diffusion halo under gate conductor ledge
KR100517219B1 (en) Dram cell arrangement with dynamic gain memory cells, and method for the production thereof
US6902982B2 (en) Trench capacitor and process for preventing parasitic leakage
US6747306B1 (en) Vertical gate conductor with buried contact layer for increased contact landing area

Legal Events

Date Code Title Description
FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20140702