US20020031868A1 - Semiconductor flip-chip package and method for the fabrication thereof - Google Patents

Semiconductor flip-chip package and method for the fabrication thereof Download PDF

Info

Publication number
US20020031868A1
US20020031868A1 US09/948,921 US94892101A US2002031868A1 US 20020031868 A1 US20020031868 A1 US 20020031868A1 US 94892101 A US94892101 A US 94892101A US 2002031868 A1 US2002031868 A1 US 2002031868A1
Authority
US
United States
Prior art keywords
encapsulant
substrate
solder
layer
chip
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/948,921
Other versions
US6399426B1 (en
Inventor
Miguel Capote
Xiaoqi Zhu
Robert Burress
Yong-Joon Lee
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Adeia Semiconductor Technologies LLC
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US09/120,172 external-priority patent/US6121689A/en
Priority claimed from US09/517,839 external-priority patent/US6335571B1/en
Priority to US09/948,921 priority Critical patent/US6399426B1/en
Application filed by Individual filed Critical Individual
Publication of US20020031868A1 publication Critical patent/US20020031868A1/en
Publication of US6399426B1 publication Critical patent/US6399426B1/en
Application granted granted Critical
Assigned to AGUILA TECHNOLOGIES, INC. reassignment AGUILA TECHNOLOGIES, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CAPOTE, MIGUEL ALBERT
Assigned to CREATIVE ELECTRON, INC. reassignment CREATIVE ELECTRON, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: AGUILA TECHNOLOGIES, INC.
Assigned to TESSERA INTELLECTUAL PROPERTIES, INC. reassignment TESSERA INTELLECTUAL PROPERTIES, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CREATIVE ELECTRON, INC.
Assigned to INVENSAS CORPORATION reassignment INVENSAS CORPORATION CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: TESSERA INTELLECTUAL PROPERTIES, INC.
Assigned to ROYAL BANK OF CANADA, AS COLLATERAL AGENT reassignment ROYAL BANK OF CANADA, AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: DIGITALOPTICS CORPORATION, DigitalOptics Corporation MEMS, DTS, INC., DTS, LLC, IBIQUITY DIGITAL CORPORATION, INVENSAS CORPORATION, PHORUS, INC., TESSERA ADVANCED TECHNOLOGIES, INC., TESSERA, INC., ZIPTRONIX, INC.
Anticipated expiration legal-status Critical
Assigned to FOTONATION CORPORATION (F/K/A DIGITALOPTICS CORPORATION AND F/K/A DIGITALOPTICS CORPORATION MEMS), PHORUS, INC., IBIQUITY DIGITAL CORPORATION, DTS, INC., TESSERA ADVANCED TECHNOLOGIES, INC, INVENSAS CORPORATION, TESSERA, INC., INVENSAS BONDING TECHNOLOGIES, INC. (F/K/A ZIPTRONIX, INC.), DTS LLC reassignment FOTONATION CORPORATION (F/K/A DIGITALOPTICS CORPORATION AND F/K/A DIGITALOPTICS CORPORATION MEMS) RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: ROYAL BANK OF CANADA
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • H01L21/563Encapsulation of active face of flip-chip device, e.g. underfilling or underencapsulation of flip-chip, encapsulation preform on chip or mounting substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49827Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L24/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L24/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0556Disposition
    • H01L2224/05568Disposition the whole external layer protruding from the surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05573Single external layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/11Manufacturing methods
    • H01L2224/1147Manufacturing methods using a lift-off mask
    • H01L2224/1148Permanent masks, i.e. masks left in the finished device, e.g. passivation layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/27Manufacturing methods
    • H01L2224/274Manufacturing methods by blanket deposition of the material of the layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/731Location prior to the connecting process
    • H01L2224/73101Location prior to the connecting process on the same surface
    • H01L2224/73103Bump and layer connectors
    • H01L2224/73104Bump and layer connectors the bump connector being embedded into the layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • H01L2224/73204Bump and layer connectors the bump connector being embedded into the layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/8319Arrangement of the layer connectors prior to mounting
    • H01L2224/83193Arrangement of the layer connectors prior to mounting wherein the layer connectors are disposed on both the semiconductor or solid-state body and another item or body to be connected to the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01005Boron [B]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01011Sodium [Na]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01023Vanadium [V]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01027Cobalt [Co]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01039Yttrium [Y]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01049Indium [In]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/0105Tin [Sn]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01082Lead [Pb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/0132Binary Alloys
    • H01L2924/01327Intermediate phases, i.e. intermetallics compounds
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1204Optical Diode
    • H01L2924/12042LASER
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/35Mechanical effects
    • H01L2924/351Thermal stress
    • H01L2924/3511Warping

Definitions

  • This invention relates generally to semiconductor chips electrically and mechanically connected to a substrate, particularly to flip-chip configurations.
  • FIG. 1 illustrates a semi-conductor chip having solder bumps formed on the active side of the semi-conductor chip 100 that is inverted and bonded to a substrate 101 through the solder joints 102 by reflowing solder to wet metallized pads 106 .
  • Structural solder joints 102 are formed from solder bumps situated between the semi-conductor chip and the substrate to form the mechanical and electrical connections between the chip and substrate.
  • a narrow gap 103 is left between the semi-conductor chip and the substrate.
  • solder joints are flexed and distorted since they are constrained only by their attachment at both ends by the substrate and chip.
  • the air gap 103 between the chip and the substrate allows these two parts to expand and contract at relatively different rates thereby distorting the solder joints.
  • this flexing and bending weakens the solder joints which causes them to quickly fail.
  • another approach to fatigue life involves underfilling the air gap between the chip and the substrate completely with a solid underfill encapsulant material 104 that consists of a composite of polymer and an inorganic filler and that has a thermal expansion of 20-30 ppm/° C. and an elastic modulus of 2-20 GPa.
  • the underfill composite material is typically dispensed around two adjacent sides of the semiconductor chip after the chip 100 has been soldered to the substrate 101 .
  • the underfill composite material 104 slowly flows by capillary action to fill the gap between the chip and the substrate.
  • the underfill material is then hardened by baking for an extended period.
  • Underfilling the chip with a subsequently cured encapsulant has been shown to reduce solder joint fatigue failure caused by thermal expansion mismatch between the chip and the substrate.
  • the underfill encapsulant For the underfill encapsulant to be effective, it is important that it adheres well to the chip 100 and the substrate 101 . Unlike the previous interposer methods, there cannot be an air gap or separation between the underfill 104 and the chip 100 or the substrate 101 .
  • the cured encapsulant reduces the fatigue cycling of the solder joints by virtue of the relative stiffness, or high modulus, of the underfill material in conjunction with the strong solid contact made between the underfill material, the semiconductor chip, the solder joints, and the underlying printed circuit.
  • the hardened, gap-free encapsulant transforms the expansion and contraction forces of the substrate that are induced by temperature changes, into bulging of the entire assembly, which virtually eliminates distortion of the solder joints.
  • the bulging reduces the fatigue of the solder joints and virtually eliminates solder fatigue failure.
  • the underfilled flip chip assembly solder joint lifetime is greatly increased relative to that of an air gap flip chip solder joint.
  • the underfilling process makes the assembly of encapsulated flip-chip printed wire boards a time consuming, labor intensive and expensive process with a number of uncertainties.
  • the process involves first applying a soldering flux, generally a no-clean, low residue flux, to the solder bumps on the chip. Then the chip is placed on the substrate. The assembly is subsequently subjected to a solder reflowing thermal cycle whereby the solder melts and joins the chip to the substrate under the action of the soldering flux. The surface tension of the solder aids to self-align the chip to the substrate terminals. After reflow, due to the close proximity of the chip to the substrate, removing any remaining flux residues from under the chip is such a difficult operation that it is generally not done. Yet these residues are known to reduce the reliability and integrity of the subsequent underfill encapsulant.
  • underfill encapsulation of the chip generally follows.
  • the polymers of choice for the underfill encapsulation have been epoxy resins.
  • the thermal expansion coefficients and elastic moduli of the resins can be reduced by the addition of inorganic fillers, such as silica or alumina.
  • inorganic fillers such as silica or alumina.
  • a coefficient of thermal expansion in the vicinity of 20-30 ppm/° C. and an elastic modulus of 2 to 20 Gpa are preferred. Since the preferred epoxies have coefficient of thermal expansion exceeding 80 ppm/° C.
  • the inorganic fillers selected generally have much lower coefficient of thermal expansions and much higher moduli so that, in the aggregate, the epoxy-inorganic mixture is within the desired range for these values.
  • the filler to resin volume ratio is in the range of 50 to 65%, but this high filler concentration tends to make the resin mixture very viscous, which slows the rate at which it can flow into the gap between chip and substrate during underfilling. Consequently, the slow underfill process is expensive to perform in a large throughput manufacturing environment.
  • Air bubbles can be trapped in the underfill encapsulant during the underfilling process and these bubbles later become sites for solder joint failure.
  • U.S. Pat. No. 5,128,746 describes a prior art method for underfill encapsulation of a chip and substrate assembly whereby a liquid polymer encapsulant, which includes a fluxing agent but no inorganic fillers, is applied to the chip or substrate prior to assembly.
  • a liquid polymer encapsulant which includes a fluxing agent but no inorganic fillers
  • the liquid encapsulant 109 is applied to completely fill the gap between chip and substrate, and engulf the solder bumps 108 . This allows the chip 100 to be positioned on the substrate 101 with the liquid polymer flux 109 situated in between. Then, as shown in FIG.
  • the solder bumps 108 are reflowed during which process the flux in the liquid encapsulant promotes wetting of the molten solder to the metallized pads 106 on the substrate as the solder joints or interconnections 102 are formed and the chip self-aligns to the metallized pads.
  • the polymer in the liquid encapsulant cures during the reflow step and hardens to produce mechanical interconnection 110 located between the substrate and chip and to encapsulate the solder joints 102 .
  • One advantage of this technique is that the reflow and underfilling steps are combined into one, thereby eliminating the slow underfill operation since the encapsulating underfill is applied prior to assembly.
  • the chief limitation of this technique is that in order for the molten solder to readily wet the substrate metallized pads and to allow the solder, through surface tension, to self-align the chip to the substrate metallized pads, the polymer flux encapsulant must have a very low viscosity during the reflow step. However, the viscosity of the material is severely increased by the presence of inorganic fillers above a concentration of more that a few percent.
  • the thermal expansion coefficients of these unfilled polymer flux encapsulant materials are much larger than 20-30 ppm/° C. and the elastic moduli are less than 2 GPa.
  • This approach fails to produce an underfill encapsulant material that can serve as both the flux and the encapsulant with the required low coefficient of thermal expansion and high modulus needed for optimum reliability.
  • the art is in need of a method to pre-apply an underfill encapsulant containing the required inorganic fillers to fill completely the gap between the chip and substrate in such a way that the coefficient of expansion of the material in the gap is near that of the solder, 25 ppm/° C., and the modulus is at least 2 GPa.
  • the present invention is based in part on the discovery of employing a multilayer underfill encapsulant that comprises at least first and second portions or layers, at least one of which comprises a polymer flux.
  • a multilayer underfill encapsulant that comprises at least first and second portions or layers, at least one of which comprises a polymer flux.
  • the use of two or more layers allows the layers to have different physical properties as measured by their thermal expansion coefficients and elastic moduli. Electrical components such as flip-chips employing the inventive layers have superior structural integrity. Since the polymer flux generally has a coefficient of expansion exceeding 30 ppm per degree C, this multilayer approach allows the use of polymer fluxes without adversely affecting reliability at the final assembly.
  • the invention is directed to an electrical component assembly that includes:
  • an encapsulant interposed between substrate and the integrated circuit chip wherein the encapsulant comprises at least two layers including a first layer comprising a polymer or polymer composite having a coefficient of thermal expansion of about 30 ppm/° C. or less and an elastic modulus of at least 2 Gpa, and a second layer comprising a polymer flux wherein the encapsulant defines a plurality of channels that are filled with solder and wherein each channel extends from a contact on the active surface to a pad on the substrate surface.
  • the invention is directed to a method for making an electrical component assembly that includes the steps of:
  • the invention is directed to a method for making an electrical component assembly that includes the steps of:
  • the invention is directed to a method for making an electrical component assembly that includes the steps of:
  • the invention is directed to a method for making an electrical component assembly that includes the steps of:
  • the semiconductor chip package structures of the present invention provide, among other advantages, simple chip placement followed by reflow without labor intensive underfill steps; a solder bumped chip or substrate with an encapsulant pre-attached, with the encapsulant performing a mechanical function and the solder performing an electrical function; a low-cost method for applying the solder bumps to a flip chip or flip chip substrate by creating holes in a pre-coated encapsulant; and a pre-coated chip encapsulant of two or more layers, with each layer performing a distinct function.
  • FIGS. 1 - 9 illustrate prior art flip-chip assemblies.
  • FIGS. 10 - 12 illustrate a flip-chip assembly process.
  • FIG. 13- 15 illustrate another flip-chip assembly process.
  • FIG. 16 is a representative flip-chip structure of the present invention.
  • FIG. 17 illustrates a flip-chip structure wherein the first portion of the encapsulant material is applied to the bumped chip and the second portion is applied over the substrate.
  • FIG. 18 illustrates a flip-chip structure wherein the first portion of the encapsulant material is applied to a bumped chip and the second portion is applied over the first portion.
  • FIGS. 19 - 21 illustrate a method for applying solder bumps to a chip.
  • FIGS. 22 - 24 illustrate a method for applying solder bumps to a substrate.
  • FIG. 25 illustrates a flip-chip structure wherein the first portion of the encapsulant material is applied to a bumped substrate and the second portion is applied over the first portion.
  • FIG. 26 illustrates flip-chip structure wherein the first portion of the encapsulant material is applied to a bumped substrate and the second portion is applied over the chip.
  • FIG. 27 illustrates flip-chip structures of FIG. 22 and FIG. 23 after solder reflow and encapsulant hardening.
  • FIG. 28 illustrates a flip-chip structure that is applied to a wafer prior to dicing into individual chips.
  • FIG. 29 is the cross section magnification of a wafer having the flip-chip structure of FIG. 28.
  • FIG. 30 is a graph of a thermal cycle (temperature vs. time) used during reflow.
  • an integrated circuit chip 10 is mounted on a substrate 20 .
  • a plurality of solder pads 12 on the top surface 26 of the substrate is arranged to receive corresponding solder bumps 14 that are connected to the contact pads 24 of the chip.
  • Each of the solder pads 12 is metallized so as to become solderable and electrically conductive to provide an electrical interconnection between the chip and the substrate.
  • a gap 18 is formed around the solder bumps between the top surface 26 of the substrate 20 and the bottom surface 16 of the chip 10 .
  • the gap typically varies from 20 to 300 microns in height and is preferably completely filled with encapsulant materials 37 and 39 .
  • the encapsulant materials are rigid compositions and comprise at least two portions 37 and 39 .
  • the encapsulant materials can be deposited as a multilayer structure with alternating layers of materials that have different thermal coefficients of expansion and elastic moduli as further described herein.
  • a preferred structure has two portions (or layers) 37 and 39 .
  • the first portion of the encapsulant 37 comprises a hardened layer of a polymer or polymer composite having a coefficient of thermal expansion of at most 30 ppm/° C. and a modulus of 2 GPa or more.
  • the second portion 39 comprises a hardened polymer flux which generally has a thermal expansion coefficient greater than 30 ppm/° C. and a modulus that may be less that 2 GPa.
  • the coefficient of thermal expansion and elastic modulus are measured at room temperature (i.e., about 25° C.).
  • the thickness of the gap 18 composed of first portion 37 is at least equal to the thickness of the second portion 39 .
  • the thickness of the first portion 37 is at least 50% more than the thickness of the second portion 39 , thus having reduced effect on the reliability of the flip-chip solder interconnections 14 despite the second portion 39 having generally a lower modulus and higher coefficient of thermal expansion than the first portion 37 .
  • the distance between the chip and the substrate, which is encapsulated ranges from about 20 and 300 microns. Further, generally the larger the distance, the less the maximum stress on the solder joints.
  • the thickness of the first layer encapsulant is about the same or greater than that of the second. Preferably, the thickness of the first layer encapsulant ranges from about 10 to 250 microns. For smaller interconnect pitches, generally a smaller encapsulant layer is required. In chips having a 100 to 250 micron joint pitch, the preferred thickness for the encapsulant is 20 to 150 microns; as a corollary, the first encapsulant layer thickness preferably is in the range of about 10 to 130 microns.
  • a 50 to 100 micron pitch chip will have a total encapsulant thickness ranging from 20 to 75 microns, therefore, a particularly preferred thickness for the first encapsulant layer ranges from about of 10 to 65 microns.
  • the volume of the first portion 37 is greater than two times the volume of the second portion 39 and the second portion 39 is no more than about 30 microns thick at the thickest point.
  • the encapsulant layers exhibit a gradient in thermal expansion and modulus between the substrate and the chip. This means that in an ideal configuration, the encapsulant layer applied to the chip should have an expansion coefficient and modulus that are nearer to those of the chip and the encapsulant layer applied to the substrate should have an expansion coefficient and modulus that are nearer to those of the substrate. Overall, the composite expansion coefficient for the entire encapsulant should be comparable to the expansion coefficient of the solder (about 25 ppm/° C.) to minimize stress on the solder.
  • the expansion coefficient of the polymer flux layer is generally greater than about 30 ppm/° C.
  • the expansion coefficient of the first encapsulant layer should be about 10 to 30 ppm/° C.
  • the first encapsulant layer has an expansion coefficient closer to that of the solder, i.e., 12 to 28 ppm/° C.
  • a particularly preferred range is about 18 to 27 ppm/° C. which minimizes the stress on the solder joint for the first encapsulant.
  • the modulus should range from about 2 to 12 Gpa. The highest moduli will produce the largest shear stress on the encapsulant at the chip-to-encapsulant interface and may even exceed the adhesive strength of the encapsulant. Therefore, a preferred modulus range is about 3 to 10 GPa and a more preferred range is about 3 to 8 GPa.
  • one preferred composition for the first portion 37 is a polymer resin that is filled with a sufficient amount of silica powder to produce the desired coefficient of thermal expansion and elastic modulus.
  • the first portion comprises a polymer having an intrinsically high elastic modulus and low coefficient of thermal expansion in the plane of the structure as compared to the second portion, such as polyimide films sold under the trade name UPILEX and available from Oxychem, Grand Island, N.Y. Other conventional encapsulants can be employed.
  • the first portion comprises a mixture comprising silica or alumina powder and a polymerizable, hardened resin, such as, e.g., an epoxy.
  • a number of flux compositions suitable for the second portion of the encapsulant 39 are described in U.S. Pat. Nos. 5,376,403, 5,088,189, 5,136,365 and 5,128,746, which are incorporated herein by reference.
  • One type of polymer flux composition useful for the second portion 39 is a mixture of epoxy resins, anhydride or amine curing agents, and organic acids such as adipic or malic acid.
  • Such polymer fluxes are available commercially as SE-CURE from the Kester Solder Company, Des Plaines, Ill.
  • a preferred composition is directed to fluxing adhesive compositions that include a fluxing agent comprising a single active component which is capable of functioning as both a primary fluxing agent and a self-polymerizing monomer.
  • the thermally curable adhesive composition comprises (a) a fluxing agent having a carboxylic acid group and one or more carbon-carbon double bonds capable of self-polymerization, (b) a crosslinkable diluent capable of polymerizing with the carbon-carbon double bonds of the fluxing agent, (c) optionally, a free-radical initiator, and (d) an epoxide.
  • a fluxing agent having a carboxylic acid group and one or more carbon-carbon double bonds capable of self-polymerization a crosslinkable diluent capable of polymerizing with the carbon-carbon double bonds of the fluxing agent
  • c optionally, a free-radical initiator
  • an epoxide an epoxide.
  • FIG. 10 shows a flip-chip structure prior to being assembled.
  • the chip 100 with separate discrete solder bumps 108 pre-assembled thereon, is coated with the first portion of a two-portion encapsulant 11 prior to being assembled to the substrate 101 .
  • the major encapsulant portion 111 comprises a liquid polymer resin that is filled with inorganic powder such that after full cure the encapsulant portion has a coefficient of expansion of at most 30 ppm/° C. and an elastic modulus greater than 2 GPa.
  • the encapsulating material 111 is uniformly spread across the surface of the chip and between the solder bumps 108 to cover the remainder of the chip.
  • the first portion of encapsulant material 111 is applied to the chip in liquid form.
  • the second portion 109 comprises a conventional polymer flux.
  • the second portion is applied in liquid form to the substrate and most preferably remains liquid during the reflow operation.
  • the chip 100 is then positioned so that the solder bumps 108 face the substrate 101 and is aligned with the solder pads 106 of the substrate.
  • the chip assembly 100 with its solder bumps 108 and first portion encapsulant layer 107 , is then moved into intimate contact with the substrate 101 and solder pads 106 , respectively, such that the two liquid encapsulant portions 107 and 109 lie between the two parts and the tips of the solder bumps 108 have been squeezed through the first portion encapsulant 107 and now reside in the second portion encapsulant 109 .
  • the assembly is then heated preferably using convection reflow technology to cure the liquid encapsulants to form encapsulants 110 and 112 and to reflow the solder thereby attaching the solder interconnections or joints 102 to the contact pads 106 of the substrate.
  • the encapsulants 110 and 112 provide a continuous seal between the chip 100 and the substrate 101 completely engulfing the solder interconnections 102 .
  • the encapsulants are essentially completely free of entrapped gas bubbles or voids that can lead to increased fatigue on the solder interconnections 102 during subsequent thermal cycling.
  • FIG. 13 shows another flip-chip structure prior to being assembled.
  • the chip 100 with separate solder bumps 108 pre-assembled thereon, is coated with the first portion of a two-portion encapsulant 112 prior to assembly to the substrate 101 in such a way that the tips of the solder bumps remain exposed.
  • the major encapsulant portion 112 comprises a solid polymer resin that is filled with inorganic powder such that it has a coefficient of expansion of at most 30 ppm/° C. and an elastic modulus greater than 2 GPa after being fully cured.
  • the first encapsulant can be, but does not need to be, fully cured at this stage.
  • the first portion encapsulating material is first uniformly spread in liquid form across the surface of the chip 100 and between the solder bumps 108 covering the remainder of the chip 100 , but leaving the tips of the solder bumps uncoated, then it is subsequently hardened. This can be accomplished by stencil printing the first portion encapsulant selectively to avoid the solder bumps, then hardening it. Another method involves first applying to the solder bumps 108 a temporary protective coating that repels the encapsulant to keep the encapsulant 112 off the solder bumps 108 .
  • a suitable temporary coating is the No. 60 screen filler available from Ulano, Brooklyn, N.Y.
  • Such temporary coatings can melt away or dissolve away after curing the first portion encapsulant. Subsequently, the first portion encapsulant 112 is hardened and the temporary coating is removed to expose the solder bumps.
  • An alterative method is to apply the first portion encapsulant 112 to the chip in liquid form, hardening it, and then scrubbing the top surface of the encapsulant 112 off the solder bumps 108 by chemical etching or plasma scrubbing.
  • the second portion 109 which comprises a polymer flux as previously described, is applied in liquid form on the substrate 101 or on the pre-encapsulated chip and hardened first portion encapsulant 112 and most preferably remains liquid during the reflow operation.
  • the chip 100 is then positioned so that the solder bumps 108 face the substrate 101 and is aligned with the solder pads 106 of the substrate 101 . As shown in FIG.
  • the chip 100 with its solder bumps 108 and first portion encapsulant layer 112 , is moved into intimate contact with the substrate 101 and solder pads 106 , respectively, such that the two encapsulant portions 109 and 112 lie between the two parts and the tips of the solder bumps 108 now reside in the second portion encapsulant 109 .
  • the assembly is then heated using convection reflow technology to harden the encapsulant 110 and to reflow the solder, thereby attaching the solder joints 102 to the contact pads 106 of the substrate.
  • FIGS. 17 and 18, illustrate techniques whereby the chip 10 with separate discrete solder bumps 14 pre-assembled thereon is precoated with the first portion of a two-portion encapsulant 37 prior to being assembled to the substrate 20 .
  • the major encapsulant portion 37 comprises a solid polymer resin that is filled with inorganic powder such that after full cure the encapsulant portion has a coefficient of expansion of at most 30 ppm/° C. and an elastic modulus greater than 2 GPa.
  • the encapsulating material 37 is uniformly spread across the surface 16 of the chip 10 between the solder bumps 14 covering the remainder of the chip 10 .
  • the first portion of the encapsulant material 37 is applied to the chip in either liquid or laminated adhesive tape form, then hardened.
  • the second portion 39 comprises a polymer flux such as those known in the prior art.
  • the second portion 39 is applied in liquid form to either the chip 10 or the substrate 20 , as shown in FIGS. 18 and 17, respectively. However, in either case, the second portion most preferably remains liquid during the reflow operation. Alternately, the second portion 39 may be applied as a solid or viscous liquid that melts to a low viscosity liquid during reflow operation to either the chip or substrate as shown in FIGS. 18 and 17, respectively.
  • chip 10 is then positioned so that the solder bumps 14 face the substrate 20 and aligned with the solder pads 12 of the substrate.
  • the solder bumps 14 protrude beyond the first portion encapsulant 37 after the encapsulant coating step.
  • the chip assembly 10 with its solder bumps 14 and encapsulant are moved into intimate contact with the substrate 20 and solder pads 12 , respectively, such that the second portion encapsulant 39 lies between the two parts.
  • the assembly is heated to harden the encapsulant 39 and simultaneously reflow the solder 14 using convection reflow technology, preferably in a nitrogen blanket, to attach the solder joints that form to the contact pads 12 of the substrate 20 .
  • convection reflow technology preferably in a nitrogen blanket
  • Other heating and reflow and curing techniques known to those skilled in the art, are possible.
  • the encapsulant 37 and 39 provides a continuous seal between the chip 10 and the substrate 20 .
  • FIGS. 19 - 21 illustrate a method for creating the solder bumps where the first portion of the encapsulant 37 is solid and the first portion is applied to the chip 10 prior to the solder bumps 30 being applied. Openings 38 are created in the solid first portion 37 that expose underlying chip metallization pads 24 . These openings 38 can be created by printing the first portion 37 with the openings 38 in place or by subsequently imaging and developing the first portion encapsulant or drilling the first portion 37 with lasers, plasmas, or chemical enchants or other means know in the art. Alternatively, if the first portion is applied in a laminated tape form, the openings may be drilled or punched in the tape prior to application to the chip.
  • the openings in the tape are aligned with the metallization pads on the chip.
  • the openings 38 are then filled with solder 30 by plating or solder paste filling, as shown in U.S. Pat. No. 5,587,342 and European Patent Application 94203167.5, solder jetting, or solder injection molding, as shown in U.S. Pat. No. 5,244,143 which are all incorporated herein by reference.
  • the paste method has the advantage of leaving the thick stencil layer permanently attached to the chip so that it becomes part of the chip underfill encapsulant.
  • any of the above-described embodiments can be modified by precoating the substrate, rather than the chip, with the encapsulant or encapsulant and solder combination as shown in FIGS. 22 through 27.
  • the circuitry on the top surface 26 of the substrate 20 is coated with the first portion encapsulant 37 .
  • the contact pads 12 on the substrate 20 are exposed by making vias 38 through the first portion encapsulant 37 as described previously.
  • the first portion encapsulant is printed with the vias already formed as shown in FIG. 23.
  • the vias 38 within the first portion encapsulant 37 are then filled with solder 30 as also described previously.
  • solder 30 as also described previously.
  • the substrate solder bumps 14 and the encapsulant 37 are both coated with the polymer flux encapsulant 39 and the bare chip 10 is positioned to align with the solder bumps 14 on the substrate 20 with the metallized pads 24 on the chip.
  • the chip metallization pads 24 are coated with the polymer flux encapsulant 39 and the coated chip 10 is positioned to align with the bumps 14 with the metallized pads 24 .
  • the solder 30 is reflowed to form the electrical connection between the chip 10 and the substrate 20 while the second portion encapsulant 39 bonds to the chip 20 and the first portion 37 to form the structural connection as shown in FIG. 27.
  • FIGS. 28 and 29 illustrate a wafer 41 consisting of an array of undiced semiconductor chips 40 , the first portion encapsulant 37 and the solder-filled openings 14 applied to the wafer metallization pads 12 on the surface of the wafer 20 .
  • the present invention also provides chips with underfilling encapsulants pre-coated and pre-assembled on the chips for assembly to a substrate, wherein the encapsulant consists of more than one layer or portion, each portion performing one or more distinct functions such as adhesion, stress reduction, electrical redistribution, reworkability, or other functions.
  • the entitled encapsulant comprising a polymer flux, was prepared from a mixture that contained:
  • This composition was mixed and cured for 4 hours at 165° C. It produced a solid having a thermal coefficient of expansion of about 180 ppm/° C.
  • a set of ten flip chip assemblies was fabricated. Specifically, a bumped semiconductor chip, part FBT-250 available from Flip Chip Technologies, Phoenix, Ariz., was coated with a first portion liquid encapsulant 111 as shown FIG. 10.
  • the first portion of the encapsulant consisted of a liquid layer, approximately 50 to 75 microns thick, that covered the underside of the chip and the solder bumps completely. It was formed from a mixture that contained:
  • composition was mixed and cured for 4 hours at 165° C. It produced a solid having a thermal coefficient of expansion of less than 30 ppm/° C. and a storage modulus of greater than 2 GPa.
  • a printed circuit board substrate was fabricated with a matching pattern of solderable gold-plated copper pads, consisting of approximately 0.8 mm thick BT resin/glass laminate with approximately 30 microns of copper foil.
  • the printed circuit had a solder mask which defined the matching soldering pads to be between 170-200 microns on each side, the solder mask comprising Morton Dynachem Conformask.
  • the printed circuit board substrate was baked overnight at 120° C. then baked for 1 hour at 160° C. prior to assembly to expel moisture and trapped volatiles. Subsequently, the board was kept in a dessicator until used for assembly.
  • a layer of the second portion liquid encapsulant of Example 1, approximately 30 microns thick, (corresponding to layer 109 of FIG. 10) was carefully applied to the printed circuit substrate with a stencil so as to avoid creating air bubbles in the printed layer.
  • solder bumps 108 on the chip were aligned to the metallization pads 106 on the substrate and the two parts were squeezed together thereby moving the solder 108 bumps into intimate contact with the soldering pads 106 . During this operation, care was taken so as not to entrap any air in the interface between the substrate and chip.
  • the solder was then reflowed in a convection/infra-red belt oven having a thermal reflow cycle as shown in FIG. 30. The process caused the solder bumps to melt and wet the metallized soldering pads and also to harden the two encapsulant portions, as shown in FIG. 12. Subsequently, the assemblies were post-cured for 2 hours at 165° C.
  • the assemblies were found to produce electrical interconnections at each and every soldering bump and pad, as demonstrated by electrical continuity testing.
  • the assemblies were tested in an acoustic microscope to detect any voids left in the encapsulant, and none was found. Transmission x-ray testing indicated all the chip's solder bumps had aligned with the pads on the substrates.
  • Five assemblies were tested for adhesion and solder wetting by shearing the chips from the substrates. The force needed to separate the assemblies was so great that it required use of a hammer and chisel. Separation of the chip from the assembly revealed most of the encapsulant remained attached to the substrates.
  • solder bumps were entirely remaining attached to the metallization pads after shearing the assemblies, leaving no visible solder on the chips.
  • Three of the remaining assemblies were cross sectioned and examined under high magnification. The cross sections revealed that the solder bumps had completely melted and engulfed the top and sides of the metallization pads on the substrate, a confirmation of good solder wetting.
  • the remaining two assemblies were subjected to 525 hours of highly accelerated stress testing (HAST), which consisted of constant 120° C., greater than 85% relative humidity and pressures exceeding 200 KPa. Neither of the parts failed as determined by electrical continuity measurements.
  • HAST highly accelerated stress testing
  • a similar assembly fabricated with a commercial underfill encapsulant was found to fail the same test at 400 hours, indicating that the inventive assembly was more durable than the prior art underfill encapsulant assembly.
  • 2-allyl phenyl glycidyl ether was synthesized by heating 2-allyl phenol (AP) and 10 times excess molar ratio epichlorohydrin (EPH) to 115° C. under nitrogen in the presence of aqueous sodium hydroxide (NaOH). During the reaction, water which must be removed is formed by the reaction between 2-AP and EPH. Since water and EPH form an azeotrope, water was removed from the reaction by azeotropic distillation, which to drives the reaction forward. Collected EPH was returned as needed to the mixture to prevent undesirable side reactions. After 4 hours, the resultant salts were separated from the product.
  • AP 2-allyl phenol
  • EPH epichlorohydrin
  • the product was then purified by extraction of the oil phase with toluene, followed by removing the excess EPH and aqueous phase with toluene, which was also used as an azeotropic agent.
  • the product obtained was a thin, yellowish, transparent liquid. Yield was about 90%. Distillation at low pressure (0.3 mm of Hg) yielded a water white mobile liquid, identified as 2-allyl phenyl glycidyl ether, with a boiling point of 72-72° C.
  • a bumped semiconductor chip, part FBT-250 was coated with the first portion liquid encapsulant produced in Example 3.
  • the first portion of the encapsulant consisted of a liquid layer, approximately 50 to 60 microns thick, that covered the underside of the chip but was applied through a stencil to leave the solder bumps completely exposed.
  • the first portion encapsulant which was applied to the flip chip was subsequently hardened by heating in an oven for 1 hour at 165° C.
  • a printed circuit board substrate was fabricated with a matching pattern of solderable gold-plated copper pads, as described in Example 2.
  • the printed circuit board substrate was baked overnight at 120° C. then baked for 1 hour at 160° C. prior to assembly to expel moisture and trapped volatiles. Subsequently, the board was kept in a dessicator until used for assembly.
  • solder bumps 108 on the chip were aligned to the metallization pads 106 on the substrate and the two parts were squeezed together, putting the solder 108 bumps into intimate contact with the soldering pads 106 .
  • the solder was then reflowed in a convection/infra-red belt oven having a thermal reflow cycle (FIG. 30) which wetted the solder bumps to the metallized soldering pads and hardened the second portion encapsulant (FIG. 15). Subsequently, the assemblies were post-cured for 2 hours at 165° C.
  • the assemblies were found to produce electrical interconnections at each and every soldering bump and pad, as demonstrated by electrical continuity testing.
  • the assemblies were tested in an acoustic microscope to detect any voids left in the encapsulant, and only one was found.
  • Five assemblies were tested for adhesion and solder wetting by attempting to shear the chips from the substrates. It was found impossible to separate the chips from the assemblies without completely destroying the chip, even when a hammer and chisel were employed as in Example 1. This indicated that the adhesion of the encapsulant to the chip was greater than the intrinsic strength of the chip itself.
  • Three of the remaining assemblies were cross sectioned and examined under high magnification. The cross sections revealed that the solder bumps had completely melted and engulfed the top and sides of the metallization pads on the substrate, a confirmation of good solder wetting.
  • An unbumped semiconductor wafer comprised of part FBT-250 chips, was obtained with a vanadium-copper underbump metallization and a silicon nitride passivation layer.
  • the wafer was coated by stencil printing with the first portion liquid encapsulant produced in Example 3, excepting no powder filler was employed.
  • the first portion of the encapsulant consisted of a liquid layer, approximately 75 microns thick, that covered the entire underside of the wafer including the metallized pads.
  • the first portion encapsulant was subsequently hardened by heating in an oven for 2 hours at 165° C.
  • Openings were created in the first portion encapsulant by laser drilling.
  • An excimer laser was employed operating at 248 nanometers with a focused spot diameter of 113 microns and a shot power of 0.13 to 0.25 Joules/cm 2 . Between 400 and 500 shots were used to drill each opening, taking care not to penetrate into the metallization. Drilling was done in a helium jet. The openings created were 95-110 microns at the surface of the encapsulant and tapered down to about 70-80 microns at the surface of the wafer. The openings in the solid first portion exposed the underlying chip metallization pads.
  • the wafer was cleaned in isopropanol in an ultrasonic bath (Sonix IV). This was followed by etching in a YES plasma chamber for ten minutes in oxygen, followed by five minutes in nitrogen. The openings were then filled with solder paste SMQ92 from Indium Corporation by stencil printing. The wafers were then passed through a solder reflow cycle, similar to that shown in FIG. 30, in a nitrogen atmosphere to create the solder bumps.
  • the wafer was cross sectioned and examined under scanning electron microscopic magnification.
  • the cross sections revealed that the solder paste had completely melted and engulfed the top of the metallization pads on the wafer, a confirmation of good solder wetting.
  • a thin layer of tin-copper intermetallic was confirmed present throughout the bottom of the solder bump, which also confirmed good solder wetting.
  • An unbumped semiconductor wafer comprised of part FBT-250 chips, was obtained with a vanadium-copper underbump metallization and a silicon nitride passivation layer.
  • the wafer was coated by laminating with a 50 micron thick layer of UPILEX polyimide film coated with a thin layer of polyimide siloxane thermoplastic adhesive, available from Oxychem, Grand Island, N.Y.
  • the film has a storage modulus of over 5 GPa and a thermal expansion coefficient in the plane of the film of less than 20 ppm/° C.
  • the first portion encapsulant was laminated in an autoclave at a pressure of 350 KPa and a temperature of 180° C. for 2 hours.
  • Openings were created in the first portion encapsulant by laser drilling.
  • An excimer laser was employed operating at 248 nanometers with a focused spot diameter of about 120 microns and a shot power of 0.10 to 0.25 Joules/cm 2 . Between 200 and 400 shots were used to drill each opening, taking care not to penetrate into the metallization. Drilling was done in ambient air.
  • the openings created were 95-120 microns at the surface of the encapsulant and tapered down to about 70-80 microns at the surface of the wafer.
  • the openings in the solid first portion exposed the underlying chip metallization pads.
  • the wafer was cleaned in isopropanol in an ultrasonic bath (Sonix IV). This was followed by etching in a YES plasma chamber for ten minutes in oxygen, followed by five minutes in nitrogen. The openings were then filled with solder paste SMQ92 from Indium Corporation by stencil printing. The wafers were then passed through a solder reflow cycle, similar to that shown in FIG. 30, in a nitrogen atmosphere to create the solder bumps.
  • the wafer was diced into singulated chips. Some of the chips produced were cross sectioned and examined under scanning electron microscopic magnification. The cross sections revealed that the solder paste had melted and wetted the top of the metallization pads on the wafer. A thin layer of tin-copper intermetallic was confirmed present at the bottom of the solder bump. A portion of the solder was observed to protrude the surface of the first portion encapsulant by approximately 20 microns.
  • a printed circuit board substrate was fabricated with a matching pattern of solderable gold-plated copper pads and prepared, as described in Example 2.
  • solder bumps 14 on the chip were aligned to the metallization pads 12 on the substrate and the two parts were squeezed together, putting the solder 14 bumps into intimate contact with the soldering pads 12 .
  • the solder was then reflowed in a convection/infra-red belt oven having a thermal reflow cycle (FIG. 30) which wetted the solder bumps to the metallized soldering pads and hardened the second portion encapsulant.
  • the assemblies were found to produce electrical interconnections at the soldering bumps and pads, as demonstrated by electrical continuity testing.

Abstract

A flip-chip device and process for fabricating the device employs a multilayer encapsulant that includes a first portion encapsulant having a coefficient of thermal expansion of at most 30 ppm/° C. and an elastic modulus of 2-20 GPa and a second portion comprising a polymer flux having a coefficient of thermal expansion that may exceed 30 ppm/° C.

Description

  • This application is a divisional of applicationi Ser. No. 09/517,839 filed on Mar. 2, 2000, which is a continuation-in-part of application Ser. Nos. 09/120,172 and 09/137,971, filed Jul. 21, 1998 and Aug. 21, 1998, respectively, and which are incorporated herein in their entireties[0001]
  • [0002] The U.S. Government has a paid-up license in this invention and the right in limited circumstances to require the patent owner to license others on reasonable terms as provided for by the terms of contract no. N00164-96-C-0089 awarded by Defense Advanced Research Projects Agency.
  • FIELD OF THE INVENTION
  • This invention relates generally to semiconductor chips electrically and mechanically connected to a substrate, particularly to flip-chip configurations. [0003]
  • BACKGROUND OF THE INVENTION
  • Flip-chip technology is well known in the art. FIG. 1 illustrates a semi-conductor chip having solder bumps formed on the active side of the [0004] semi-conductor chip 100 that is inverted and bonded to a substrate 101 through the solder joints 102 by reflowing solder to wet metallized pads 106. Structural solder joints 102 are formed from solder bumps situated between the semi-conductor chip and the substrate to form the mechanical and electrical connections between the chip and substrate. A narrow gap 103 is left between the semi-conductor chip and the substrate.
  • One obstacle to flip-chip technology when applied to polymer printed circuit substrates (i.e., circuit boards) is the unacceptably poor reliability of the solder joints due to the mismatch of the coefficients of thermal expansion of the (i) chip, which typically has a coefficient of thermal expansion of about 3 ppm/° C., (ii) the polymer substrate, e.g. epoxy-glass, which has a coefficient of thermal expansion of about 16 to 26 ppm/° C., and (iii) the solder joint which has a coefficient of thermal expansion of about 25 ppm/° C. As shown in FIGS. 2 and 3, as the [0005] flip chip 100 and printed circuit substrate 101 undergo thermal excursions, the substrate expands and contracts at a greater rate than does the chip. (This occurs, for example, in electronic components that are switched on and off.) Because the chip and substrate are stiffer than the solder joints 104, the solder joints are flexed and distorted since they are constrained only by their attachment at both ends by the substrate and chip. The air gap 103 between the chip and the substrate allows these two parts to expand and contract at relatively different rates thereby distorting the solder joints. As the chip and substrate are thermally cycled through normal use, this flexing and bending weakens the solder joints which causes them to quickly fail.
  • In the past, the problem of solder joint fatigue life in flip-chip/substrate interconnects was addressed by several methods. A typical approach, which is described in U.S. Pat. No. 5,801,449, involves positioning an interposer made of flexible circuitry between the chip and the solder joints. The flex circuit undergoes expansion and contraction without distorting the solder joints despite the presence of the air gap around the solder joints. [0006]
  • As illustrated in FIG. 4, another approach to fatigue life involves underfilling the air gap between the chip and the substrate completely with a solid underfill [0007] encapsulant material 104 that consists of a composite of polymer and an inorganic filler and that has a thermal expansion of 20-30 ppm/° C. and an elastic modulus of 2-20 GPa. The underfill composite material is typically dispensed around two adjacent sides of the semiconductor chip after the chip 100 has been soldered to the substrate 101. The underfill composite material 104 slowly flows by capillary action to fill the gap between the chip and the substrate. The underfill material is then hardened by baking for an extended period. Underfilling the chip with a subsequently cured encapsulant has been shown to reduce solder joint fatigue failure caused by thermal expansion mismatch between the chip and the substrate. For the underfill encapsulant to be effective, it is important that it adheres well to the chip 100 and the substrate 101. Unlike the previous interposer methods, there cannot be an air gap or separation between the underfill 104 and the chip 100 or the substrate 101. The cured encapsulant reduces the fatigue cycling of the solder joints by virtue of the relative stiffness, or high modulus, of the underfill material in conjunction with the strong solid contact made between the underfill material, the semiconductor chip, the solder joints, and the underlying printed circuit.
  • As illustrated further in FIGS. 5 and 6, since the [0008] solid underfill composite 104 fills the entire gap between the chip 100 and the substrate 101, and since it has a thermal expansion coefficient that is close to that of the solder 102, the substrate and chip no longer expand and contract independently of each other. Instead the relatively larger expansion and contraction of the substrate relative to the chip is constrained by the underfill 104 which is rigidly adhered to both; this also causes the entire assembly to bulge upwards as the temperature is decreased or downwards as the temperature is increased. This bulging effect essentially keeps the relatively fragile solder joints encased solidly in the underfill, and prevents them from appreciably distorting. The result is a large reduction in solder joint fatigue. The hardened, gap-free encapsulant transforms the expansion and contraction forces of the substrate that are induced by temperature changes, into bulging of the entire assembly, which virtually eliminates distortion of the solder joints. The bulging reduces the fatigue of the solder joints and virtually eliminates solder fatigue failure. As a result, the underfilled flip chip assembly solder joint lifetime is greatly increased relative to that of an air gap flip chip solder joint.
  • The underfilling process, however, makes the assembly of encapsulated flip-chip printed wire boards a time consuming, labor intensive and expensive process with a number of uncertainties. The process involves first applying a soldering flux, generally a no-clean, low residue flux, to the solder bumps on the chip. Then the chip is placed on the substrate. The assembly is subsequently subjected to a solder reflowing thermal cycle whereby the solder melts and joins the chip to the substrate under the action of the soldering flux. The surface tension of the solder aids to self-align the chip to the substrate terminals. After reflow, due to the close proximity of the chip to the substrate, removing any remaining flux residues from under the chip is such a difficult operation that it is generally not done. Yet these residues are known to reduce the reliability and integrity of the subsequent underfill encapsulant. [0009]
  • After soldering, underfill encapsulation of the chip generally follows. In the prior art, as described, for example, in U.S. Pat. No. 5,880,530, the polymers of choice for the underfill encapsulation have been epoxy resins. The thermal expansion coefficients and elastic moduli of the resins can be reduced by the addition of inorganic fillers, such as silica or alumina. To achieve optimum reliability, a coefficient of thermal expansion in the vicinity of 20-30 ppm/° C. and an elastic modulus of 2 to 20 Gpa are preferred. Since the preferred epoxies have coefficient of thermal expansion exceeding 80 ppm/° C. and elastic moduli of 0.01-2 GPa, the inorganic fillers selected generally have much lower coefficient of thermal expansions and much higher moduli so that, in the aggregate, the epoxy-inorganic mixture is within the desired range for these values. Typically, the filler to resin volume ratio is in the range of 50 to 65%, but this high filler concentration tends to make the resin mixture very viscous, which slows the rate at which it can flow into the gap between chip and substrate during underfilling. Consequently, the slow underfill process is expensive to perform in a large throughput manufacturing environment. [0010]
  • The underfilling encapsulation techniques of the prior art have at least five principal disadvantages: [0011]
  • 1. The reflowing of the solder bump and subsequent underfilling and curing of the encapsulant is an inefficient multi-step process. [0012]
  • 2. Underfilling a flip-chip assembly is time consuming because the viscous resin material must flow through the tiny gap between the chip and the substrate. [0013]
  • 3. Air bubbles can be trapped in the underfill encapsulant during the underfilling process and these bubbles later become sites for solder joint failure. [0014]
  • 4. The flux residues remaining in the gap reduce the adhesive and cohesive strengths of the underfill encapsulating adhesive, thereby adversely affecting the reliability of the assembly. [0015]
  • 5. For larger chips, the limiting effect of capillary action becomes more critical and makes the underfilling procedure more time consuming and more susceptible to void formation and to the separation of the polymer from the fillers during underfilling. [0016]
  • U.S. Pat. No. 5,128,746 describes a prior art method for underfill encapsulation of a chip and substrate assembly whereby a liquid polymer encapsulant, which includes a fluxing agent but no inorganic fillers, is applied to the chip or substrate prior to assembly. As shown in to FIGS. 7 and 8, prior to solder reflow, the [0017] liquid encapsulant 109 is applied to completely fill the gap between chip and substrate, and engulf the solder bumps 108. This allows the chip 100 to be positioned on the substrate 101 with the liquid polymer flux 109 situated in between. Then, as shown in FIG. 9, the solder bumps 108 are reflowed during which process the flux in the liquid encapsulant promotes wetting of the molten solder to the metallized pads 106 on the substrate as the solder joints or interconnections 102 are formed and the chip self-aligns to the metallized pads. The polymer in the liquid encapsulant cures during the reflow step and hardens to produce mechanical interconnection 110 located between the substrate and chip and to encapsulate the solder joints 102.
  • One advantage of this technique is that the reflow and underfilling steps are combined into one, thereby eliminating the slow underfill operation since the encapsulating underfill is applied prior to assembly. However, the chief limitation of this technique is that in order for the molten solder to readily wet the substrate metallized pads and to allow the solder, through surface tension, to self-align the chip to the substrate metallized pads, the polymer flux encapsulant must have a very low viscosity during the reflow step. However, the viscosity of the material is severely increased by the presence of inorganic fillers above a concentration of more that a few percent. As a result, the thermal expansion coefficients of these unfilled polymer flux encapsulant materials are much larger than 20-30 ppm/° C. and the elastic moduli are less than 2 GPa. This approach fails to produce an underfill encapsulant material that can serve as both the flux and the encapsulant with the required low coefficient of thermal expansion and high modulus needed for optimum reliability. [0018]
  • The art is in need of a method to pre-apply an underfill encapsulant containing the required inorganic fillers to fill completely the gap between the chip and substrate in such a way that the coefficient of expansion of the material in the gap is near that of the solder, 25 ppm/° C., and the modulus is at least 2 GPa. [0019]
  • SUMMARY OF THE INVENTION
  • The present invention is based in part on the discovery of employing a multilayer underfill encapsulant that comprises at least first and second portions or layers, at least one of which comprises a polymer flux. The use of two or more layers allows the layers to have different physical properties as measured by their thermal expansion coefficients and elastic moduli. Electrical components such as flip-chips employing the inventive layers have superior structural integrity. Since the polymer flux generally has a coefficient of expansion exceeding 30 ppm per degree C, this multilayer approach allows the use of polymer fluxes without adversely affecting reliability at the final assembly. [0020]
  • In one aspect, the invention is directed to an electrical component assembly that includes: [0021]
  • (a) a substrate having a substrate surface with a plurality of pads thereon; [0022]
  • (b) an integrated circuit chip having an active surface with a plurality of contacts thereon wherein the substrate surface faces the active surface; and [0023]
  • (c) an encapsulant interposed between substrate and the integrated circuit chip wherein the encapsulant comprises at least two layers including a first layer comprising a polymer or polymer composite having a coefficient of thermal expansion of about 30 ppm/° C. or less and an elastic modulus of at least [0024] 2 Gpa, and a second layer comprising a polymer flux wherein the encapsulant defines a plurality of channels that are filled with solder and wherein each channel extends from a contact on the active surface to a pad on the substrate surface.
  • In another aspect, the invention is directed to a method for making an electrical component assembly that includes the steps of: [0025]
  • (a) providing an integrated circuit chip having an active surface with a plurality of contacts thereon and having discrete solder bumps on the plurality of contacts; [0026]
  • (b) coating the active surface of the integrated circuit chip having separate discrete solder bumps thereon with a first encapsulant layer that comprises a liquid polymer resin mixed with inorganic powder wherein the first encapsulant layer after being cured has a coefficient of thermal expansion of about 30 ppm/° C. or less and an elastic modulus of at least about 2 GPa; [0027]
  • (c) providing a printed circuit substrate having a substrate surface with a plurality of discrete metallized pads thereon; [0028]
  • (d) coating the printed circuit substrate with a second encapsulant layer comprising a liquid polymer flux; [0029]
  • (e) placing the coated integrated circuit chip on the coated substrate whereby the first and second encapsulant layers are in contact with each other and thereafter causing the solder bumps to penetrate into the second encapsulant layer; [0030]
  • (f) curing the first and second encapsulant layers; and [0031]
  • (g) simultaneously reflowing the solder bumps to electrically connect the contacts of the integrated circuit chip to the pads of the substrate. [0032]
  • In yet another aspect, the invention is directed to a method for making an electrical component assembly that includes the steps of: [0033]
  • (a) providing an integrated circuit chip that has an active surface with a plurality of contacts thereon and having discrete solder bumps on the plurality of contacts; [0034]
  • (b) coating the active surface of the integrated circuit chip having separate discrete solder bumps thereon with a hardened first encapsulant layer comprising a polymer resin and an inorganic filler wherein the first encapsulant layer after being cured has a coefficient of thermal expansion of 30 ppm/° C. or less and an elastic modulus greater than 2 GPa; [0035]
  • (c) partially exposing tips of the solder bumps; [0036]
  • (d) coating the first encapsulant with a second encapsulant layer comprising a liquid polymer flux; [0037]
  • (e) providing a printed circuit substrate having a substrate surface with discrete metallized pads thereon; [0038]
  • (f) placing the coated integrated circuit chip on the substrate and thereafter causing the solder bumps tips to penetrate into the second encapsulant layer; [0039]
  • (g) curing the first and second encapsulant layers; and [0040]
  • (h) simultaneously reflowing the solder bumps to electrically connect the contacts of integrated circuit chip to the pads of the substrate. [0041]
  • In still another aspect, the invention is directed to a method for making an electrical component assembly that includes the steps of: [0042]
  • (a) providing an integrated circuit chip having an active surface with a plurality of contact pads thereon; [0043]
  • (b) coating the active surface of the integrated circuit chip with a first encapsulant layer that after being cured has a coefficient of expansion of about 30 ppm/° C. or less and an elastic modulus greater than about 2 GPa; [0044]
  • (c) removing portions of the first encapsulant layer to form holes that expose the contact pads on the active surface of the integrated circuit chip; [0045]
  • (d) filling the holes with solder; [0046]
  • (e) coating the first encapsulant layer with a second encapsulant layer that comprises a polymer flux; [0047]
  • (f) placing the integrated circuit chip on a substrate having a substrate surface with a plurality of metallized pads thereon with the first and second encapsulant layers located between the integrated circuit chip and the substrate; [0048]
  • (g) curing the second encapsulant layer; and [0049]
  • (h) simultaneously reflowing the solder to electrically connect the contact pads of the integrated circuit chip to the metallized pads of the substrate. [0050]
  • In still another aspect, the invention is directed to a method for making an electrical component assembly that includes the steps of: [0051]
  • (a) providing a printed circuit board substrate having a substrate surface with a plurality of metallized pads thereon; [0052]
  • (b) coating the metallization pads with a first encapsulant layer that has a coefficient of expansion of about 30 ppm/° C. or less and an elastic modulus of greater than about 2 GPa; [0053]
  • (c) removing portions of the first encapsulant layer to form holes that expose the metallization pads; [0054]
  • (d) filling the holes with solder; [0055]
  • (e) coating the first encapsulant layer with a second encapsulant layer that comprises a polymer flux; [0056]
  • (f) placing an integrated circuit chip having an active surface with a plurality of contact pads thereon on the substrate with the first and second encapsulant layers located between the integrated circuit chip and the substrate; [0057]
  • (g) curing the second encapsulant layer; and [0058]
  • (h) simultaneously reflowing the solder to electrically connect the contact pads of the integrated circuit chip to the metallized pads of the substrate. [0059]
  • The semiconductor chip package structures of the present invention provide, among other advantages, simple chip placement followed by reflow without labor intensive underfill steps; a solder bumped chip or substrate with an encapsulant pre-attached, with the encapsulant performing a mechanical function and the solder performing an electrical function; a low-cost method for applying the solder bumps to a flip chip or flip chip substrate by creating holes in a pre-coated encapsulant; and a pre-coated chip encapsulant of two or more layers, with each layer performing a distinct function.[0060]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIGS. [0061] 1-9 illustrate prior art flip-chip assemblies.
  • FIGS. [0062] 10-12 illustrate a flip-chip assembly process.
  • FIG. 13-[0063] 15 illustrate another flip-chip assembly process.
  • FIG. 16 is a representative flip-chip structure of the present invention. [0064]
  • FIG. 17 illustrates a flip-chip structure wherein the first portion of the encapsulant material is applied to the bumped chip and the second portion is applied over the substrate. [0065]
  • FIG. 18 illustrates a flip-chip structure wherein the first portion of the encapsulant material is applied to a bumped chip and the second portion is applied over the first portion. [0066]
  • FIGS. [0067] 19-21 illustrate a method for applying solder bumps to a chip.
  • FIGS. [0068] 22-24 illustrate a method for applying solder bumps to a substrate.
  • FIG. 25 illustrates a flip-chip structure wherein the first portion of the encapsulant material is applied to a bumped substrate and the second portion is applied over the first portion. [0069]
  • FIG. 26 illustrates flip-chip structure wherein the first portion of the encapsulant material is applied to a bumped substrate and the second portion is applied over the chip. [0070]
  • FIG. 27 illustrates flip-chip structures of FIG. 22 and FIG. 23 after solder reflow and encapsulant hardening. [0071]
  • FIG. 28 illustrates a flip-chip structure that is applied to a wafer prior to dicing into individual chips. [0072]
  • FIG. 29 is the cross section magnification of a wafer having the flip-chip structure of FIG. 28. [0073]
  • FIG. 30 is a graph of a thermal cycle (temperature vs. time) used during reflow.[0074]
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • As illustrated in FIG. 16, an [0075] integrated circuit chip 10 is mounted on a substrate 20. A plurality of solder pads 12 on the top surface 26 of the substrate is arranged to receive corresponding solder bumps 14 that are connected to the contact pads 24 of the chip. Each of the solder pads 12 is metallized so as to become solderable and electrically conductive to provide an electrical interconnection between the chip and the substrate. With this flip-chip mounting arrangement, a gap 18 is formed around the solder bumps between the top surface 26 of the substrate 20 and the bottom surface 16 of the chip 10. The gap typically varies from 20 to 300 microns in height and is preferably completely filled with encapsulant materials 37 and 39. The encapsulant materials are rigid compositions and comprise at least two portions 37 and 39.
  • For example, the encapsulant materials can be deposited as a multilayer structure with alternating layers of materials that have different thermal coefficients of expansion and elastic moduli as further described herein. A preferred structure has two portions (or layers) [0076] 37 and 39.
  • The first portion of the [0077] encapsulant 37 comprises a hardened layer of a polymer or polymer composite having a coefficient of thermal expansion of at most 30 ppm/° C. and a modulus of 2 GPa or more. The second portion 39 comprises a hardened polymer flux which generally has a thermal expansion coefficient greater than 30 ppm/° C. and a modulus that may be less that 2 GPa. The coefficient of thermal expansion and elastic modulus are measured at room temperature (i.e., about 25° C.). The thickness of the gap 18 composed of first portion 37 is at least equal to the thickness of the second portion 39. More preferred, the thickness of the first portion 37 is at least 50% more than the thickness of the second portion 39, thus having reduced effect on the reliability of the flip-chip solder interconnections 14 despite the second portion 39 having generally a lower modulus and higher coefficient of thermal expansion than the first portion 37.
  • In most flip chip assemblies, the distance between the chip and the substrate, which is encapsulated, ranges from about 20 and 300 microns. Further, generally the larger the distance, the less the maximum stress on the solder joints. To provide for a reliable interconnection, the thickness of the first layer encapsulant is about the same or greater than that of the second. Preferably, the thickness of the first layer encapsulant ranges from about 10 to 250 microns. For smaller interconnect pitches, generally a smaller encapsulant layer is required. In chips having a 100 to 250 micron joint pitch, the preferred thickness for the encapsulant is 20 to 150 microns; as a corollary, the first encapsulant layer thickness preferably is in the range of about 10 to 130 microns. The smallest chip pitches will require very thin encapsulant layers. A 50 to 100 micron pitch chip will have a total encapsulant thickness ranging from 20 to 75 microns, therefore, a particularly preferred thickness for the first encapsulant layer ranges from about of 10 to 65 microns. [0078]
  • In a particularly preferred structure, the volume of the [0079] first portion 37 is greater than two times the volume of the second portion 39 and the second portion 39 is no more than about 30 microns thick at the thickest point. An advantage of constituting the encapsulant with two layers is that the majority of the underfill encapsulant has the essential properties needed to reduce solder joint fatigue, namely, a completely solidly-filled gap 18 between chip 10 and substrate 20 with a material 37 generally having a coefficient of thermal expansion at most 30 ppm/° C. and an elastic modulus greater than 2 GPa. Yet the thin portion of the polymer flux 39 provides good solder wetting and spread during reflow, aiding in self alignment of the chip to the substrate metallization.
  • In one embodiment of the flip chip multilayer encapsulant structure, the encapsulant layers exhibit a gradient in thermal expansion and modulus between the substrate and the chip. This means that in an ideal configuration, the encapsulant layer applied to the chip should have an expansion coefficient and modulus that are nearer to those of the chip and the encapsulant layer applied to the substrate should have an expansion coefficient and modulus that are nearer to those of the substrate. Overall, the composite expansion coefficient for the entire encapsulant should be comparable to the expansion coefficient of the solder (about 25 ppm/° C.) to minimize stress on the solder. Since the expansion coefficient of the polymer flux layer is generally greater than about 30 ppm/° C., the expansion coefficient of the first encapsulant layer should be about 10 to 30 ppm/° C. Preferably, the first encapsulant layer has an expansion coefficient closer to that of the solder, i.e., 12 to 28 ppm/° C. A particularly preferred range is about 18 to 27 ppm/° C. which minimizes the stress on the solder joint for the first encapsulant. Similarly, the modulus should range from about 2 to 12 Gpa. The highest moduli will produce the largest shear stress on the encapsulant at the chip-to-encapsulant interface and may even exceed the adhesive strength of the encapsulant. Therefore, a preferred modulus range is about 3 to 10 GPa and a more preferred range is about 3 to 8 GPa. [0080]
  • Referring to FIG. 16, one preferred composition for the [0081] first portion 37 is a polymer resin that is filled with a sufficient amount of silica powder to produce the desired coefficient of thermal expansion and elastic modulus. Alternatively, the first portion comprises a polymer having an intrinsically high elastic modulus and low coefficient of thermal expansion in the plane of the structure as compared to the second portion, such as polyimide films sold under the trade name UPILEX and available from Oxychem, Grand Island, N.Y. Other conventional encapsulants can be employed. Preferably, the first portion comprises a mixture comprising silica or alumina powder and a polymerizable, hardened resin, such as, e.g., an epoxy.
  • A number of flux compositions suitable for the second portion of the [0082] encapsulant 39, are described in U.S. Pat. Nos. 5,376,403, 5,088,189, 5,136,365 and 5,128,746, which are incorporated herein by reference. One type of polymer flux composition useful for the second portion 39 is a mixture of epoxy resins, anhydride or amine curing agents, and organic acids such as adipic or malic acid. Such polymer fluxes are available commercially as SE-CURE from the Kester Solder Company, Des Plaines, Ill. A preferred composition is directed to fluxing adhesive compositions that include a fluxing agent comprising a single active component which is capable of functioning as both a primary fluxing agent and a self-polymerizing monomer. Generally, depending upon the intended end use, the thermally curable adhesive composition comprises (a) a fluxing agent having a carboxylic acid group and one or more carbon-carbon double bonds capable of self-polymerization, (b) a crosslinkable diluent capable of polymerizing with the carbon-carbon double bonds of the fluxing agent, (c) optionally, a free-radical initiator, and (d) an epoxide. Such preferred compositions are described in U.S. Pat. Nos. 5,985,456 and 5,985,043 which are incorporated herein by reference.
  • FIG. 10 shows a flip-chip structure prior to being assembled. The [0083] chip 100, with separate discrete solder bumps 108 pre-assembled thereon, is coated with the first portion of a two-portion encapsulant 11 prior to being assembled to the substrate 101. The major encapsulant portion 111 comprises a liquid polymer resin that is filled with inorganic powder such that after full cure the encapsulant portion has a coefficient of expansion of at most 30 ppm/° C. and an elastic modulus greater than 2 GPa. The encapsulating material 111 is uniformly spread across the surface of the chip and between the solder bumps 108 to cover the remainder of the chip. The first portion of encapsulant material 111 is applied to the chip in liquid form.
  • The [0084] second portion 109 comprises a conventional polymer flux. The second portion is applied in liquid form to the substrate and most preferably remains liquid during the reflow operation. As further shown in FIG. 11, the chip 100, is then positioned so that the solder bumps 108 face the substrate 101 and is aligned with the solder pads 106 of the substrate. The chip assembly 100, with its solder bumps 108 and first portion encapsulant layer 107, is then moved into intimate contact with the substrate 101 and solder pads 106, respectively, such that the two liquid encapsulant portions 107 and 109 lie between the two parts and the tips of the solder bumps 108 have been squeezed through the first portion encapsulant 107 and now reside in the second portion encapsulant 109.
  • Finally, as shown in FIG. 12, the assembly is then heated preferably using convection reflow technology to cure the liquid encapsulants to form [0085] encapsulants 110 and 112 and to reflow the solder thereby attaching the solder interconnections or joints 102 to the contact pads 106 of the substrate. The encapsulants 110 and 112 provide a continuous seal between the chip 100 and the substrate 101 completely engulfing the solder interconnections 102. In this process, most preferably, the encapsulants are essentially completely free of entrapped gas bubbles or voids that can lead to increased fatigue on the solder interconnections 102 during subsequent thermal cycling.
  • FIG. 13 shows another flip-chip structure prior to being assembled. The [0086] chip 100, with separate solder bumps 108 pre-assembled thereon, is coated with the first portion of a two-portion encapsulant 112 prior to assembly to the substrate 101 in such a way that the tips of the solder bumps remain exposed. The major encapsulant portion 112 comprises a solid polymer resin that is filled with inorganic powder such that it has a coefficient of expansion of at most 30 ppm/° C. and an elastic modulus greater than 2 GPa after being fully cured. (The first encapsulant can be, but does not need to be, fully cured at this stage.) The first portion encapsulating material is first uniformly spread in liquid form across the surface of the chip 100 and between the solder bumps 108 covering the remainder of the chip 100, but leaving the tips of the solder bumps uncoated, then it is subsequently hardened. This can be accomplished by stencil printing the first portion encapsulant selectively to avoid the solder bumps, then hardening it. Another method involves first applying to the solder bumps 108 a temporary protective coating that repels the encapsulant to keep the encapsulant 112 off the solder bumps 108. A suitable temporary coating is the No. 60 screen filler available from Ulano, Brooklyn, N.Y. Such temporary coatings can melt away or dissolve away after curing the first portion encapsulant. Subsequently, the first portion encapsulant 112 is hardened and the temporary coating is removed to expose the solder bumps. An alterative method is to apply the first portion encapsulant 112 to the chip in liquid form, hardening it, and then scrubbing the top surface of the encapsulant 112 off the solder bumps 108 by chemical etching or plasma scrubbing.
  • The [0087] second portion 109, which comprises a polymer flux as previously described, is applied in liquid form on the substrate 101 or on the pre-encapsulated chip and hardened first portion encapsulant 112 and most preferably remains liquid during the reflow operation. The chip 100 is then positioned so that the solder bumps 108 face the substrate 101 and is aligned with the solder pads 106 of the substrate 101. As shown in FIG. 14, the chip 100, with its solder bumps 108 and first portion encapsulant layer 112, is moved into intimate contact with the substrate 101 and solder pads 106, respectively, such that the two encapsulant portions 109 and 112 lie between the two parts and the tips of the solder bumps 108 now reside in the second portion encapsulant 109. Finally, as shown in FIG. 15, the assembly is then heated using convection reflow technology to harden the encapsulant 110 and to reflow the solder, thereby attaching the solder joints 102 to the contact pads 106 of the substrate.
  • FIGS. 17 and 18, illustrate techniques whereby the [0088] chip 10 with separate discrete solder bumps 14 pre-assembled thereon is precoated with the first portion of a two-portion encapsulant 37 prior to being assembled to the substrate 20. The major encapsulant portion 37 comprises a solid polymer resin that is filled with inorganic powder such that after full cure the encapsulant portion has a coefficient of expansion of at most 30 ppm/° C. and an elastic modulus greater than 2 GPa. The encapsulating material 37 is uniformly spread across the surface 16 of the chip 10 between the solder bumps 14 covering the remainder of the chip 10. The first portion of the encapsulant material 37 is applied to the chip in either liquid or laminated adhesive tape form, then hardened. The second portion 39 comprises a polymer flux such as those known in the prior art. The second portion 39 is applied in liquid form to either the chip 10 or the substrate 20, as shown in FIGS. 18 and 17, respectively. However, in either case, the second portion most preferably remains liquid during the reflow operation. Alternately, the second portion 39 may be applied as a solid or viscous liquid that melts to a low viscosity liquid during reflow operation to either the chip or substrate as shown in FIGS. 18 and 17, respectively.
  • Finally, [0089] chip 10 is then positioned so that the solder bumps 14 face the substrate 20 and aligned with the solder pads 12 of the substrate. In both embodiments, the solder bumps 14 protrude beyond the first portion encapsulant 37 after the encapsulant coating step. The chip assembly 10 with its solder bumps 14 and encapsulant are moved into intimate contact with the substrate 20 and solder pads 12, respectively, such that the second portion encapsulant 39 lies between the two parts. The assembly is heated to harden the encapsulant 39 and simultaneously reflow the solder 14 using convection reflow technology, preferably in a nitrogen blanket, to attach the solder joints that form to the contact pads 12 of the substrate 20. Other heating and reflow and curing techniques, known to those skilled in the art, are possible. The encapsulant 37 and 39 provides a continuous seal between the chip 10 and the substrate 20.
  • FIGS. [0090] 19-21 illustrate a method for creating the solder bumps where the first portion of the encapsulant 37 is solid and the first portion is applied to the chip 10 prior to the solder bumps 30 being applied. Openings 38 are created in the solid first portion 37 that expose underlying chip metallization pads 24. These openings 38 can be created by printing the first portion 37 with the openings 38 in place or by subsequently imaging and developing the first portion encapsulant or drilling the first portion 37 with lasers, plasmas, or chemical enchants or other means know in the art. Alternatively, if the first portion is applied in a laminated tape form, the openings may be drilled or punched in the tape prior to application to the chip. This would require that the openings in the tape be aligned with the metallization pads on the chip. The openings 38, being subsequently cleared of debris and contaminants by plasma etching, chemical etching, ultrasonic cleaning or other methods known to the art, are then filled with solder 30 by plating or solder paste filling, as shown in U.S. Pat. No. 5,587,342 and European Patent Application 94203167.5, solder jetting, or solder injection molding, as shown in U.S. Pat. No. 5,244,143 which are all incorporated herein by reference. The paste method has the advantage of leaving the thick stencil layer permanently attached to the chip so that it becomes part of the chip underfill encapsulant.
  • As can be easily appreciated by one of ordinary skill in the art, any of the above-described embodiments can be modified by precoating the substrate, rather than the chip, with the encapsulant or encapsulant and solder combination as shown in FIGS. 22 through 27. In FIG. 22, the circuitry on the [0091] top surface 26 of the substrate 20 is coated with the first portion encapsulant 37. As illustrated in FIG. 23, the contact pads 12 on the substrate 20 are exposed by making vias 38 through the first portion encapsulant 37 as described previously. Alternately, the first portion encapsulant is printed with the vias already formed as shown in FIG. 23. As illustrated in FIG. 24, the vias 38 within the first portion encapsulant 37 are then filled with solder 30 as also described previously. In FIG. 25, the substrate solder bumps 14 and the encapsulant 37 are both coated with the polymer flux encapsulant 39 and the bare chip 10 is positioned to align with the solder bumps 14 on the substrate 20 with the metallized pads 24 on the chip. In FIG. 26, the chip metallization pads 24 are coated with the polymer flux encapsulant 39 and the coated chip 10 is positioned to align with the bumps 14 with the metallized pads 24. The solder 30 is reflowed to form the electrical connection between the chip 10 and the substrate 20 while the second portion encapsulant 39 bonds to the chip 20 and the first portion 37 to form the structural connection as shown in FIG. 27.
  • When implemented to manufacture integrated circuit chips, the inventive procedure is preferably performed prior to dicing the wafer on which the chips are fabricated, so the application of the encapsulating layers and solder bumps is done on many chips simultaneously. For example, FIGS. 28 and 29 illustrate a [0092] wafer 41 consisting of an array of undiced semiconductor chips 40, the first portion encapsulant 37 and the solder-filled openings 14 applied to the wafer metallization pads 12 on the surface of the wafer 20.
  • The present invention also provides chips with underfilling encapsulants pre-coated and pre-assembled on the chips for assembly to a substrate, wherein the encapsulant consists of more than one layer or portion, each portion performing one or more distinct functions such as adhesion, stress reduction, electrical redistribution, reworkability, or other functions. [0093]
  • EXAMPLE 1 (Preparation of Encapsulant that is suitable for use as the Second Portion Encapsulant 39 in FIG. 16)
  • The entitled encapsulant, comprising a polymer flux, was prepared from a mixture that contained: [0094]
  • 1. 25 grams bisphenol A glycerolate di(2-octen-1-ylsuccinic) acid monoester; [0095]
  • 2. 12.5 grams of bisphenol A epoxy; and [0096]
  • 3. 4 grams of glycidyl 4-nonylphenyl ether. [0097]
  • This composition was mixed and cured for 4 hours at 165° C. It produced a solid having a thermal coefficient of expansion of about 180 ppm/° C. [0098]
  • EXAMPLE 2 (Preparation of Two-Portion Liquid Underfill Encapsulants Applied Before Assembly)
  • A set of ten flip chip assemblies was fabricated. Specifically, a bumped semiconductor chip, part FBT-250 available from Flip Chip Technologies, Phoenix, Ariz., was coated with a first [0099] portion liquid encapsulant 111 as shown FIG. 10. The first portion of the encapsulant consisted of a liquid layer, approximately 50 to 75 microns thick, that covered the underside of the chip and the solder bumps completely. It was formed from a mixture that contained:
  • 1. Bisphenol A epoxy 15 weight %; [0100]
  • 2. Glycidyl 4-nonylphenyl ether 6 weight %; [0101]
  • 3. [0102] Pentaeryethritol triacrylate 18 weight %
  • 4. Tert-butyl peroxide 0.06 weight %; [0103]
  • 5. Glass spheres 40 weight % (Aldrich catalog No. 44,034-5); and [0104]
  • 6. Bisphenol A glycerolate di(2-octen-1-ylsuccinic) acid monoester 20.94 weight %. [0105]
  • The composition was mixed and cured for 4 hours at 165° C. It produced a solid having a thermal coefficient of expansion of less than 30 ppm/° C. and a storage modulus of greater than 2 GPa. [0106]
  • Separately, a printed circuit board substrate was fabricated with a matching pattern of solderable gold-plated copper pads, consisting of approximately 0.8 mm thick BT resin/glass laminate with approximately 30 microns of copper foil. The printed circuit had a solder mask which defined the matching soldering pads to be between 170-200 microns on each side, the solder mask comprising Morton Dynachem Conformask. The printed circuit board substrate was baked overnight at 120° C. then baked for 1 hour at 160° C. prior to assembly to expel moisture and trapped volatiles. Subsequently, the board was kept in a dessicator until used for assembly. A layer of the second portion liquid encapsulant of Example 1, approximately 30 microns thick, (corresponding to layer [0107] 109 of FIG. 10) was carefully applied to the printed circuit substrate with a stencil so as to avoid creating air bubbles in the printed layer.
  • As in FIG. 11, the solder bumps [0108] 108 on the chip were aligned to the metallization pads 106 on the substrate and the two parts were squeezed together thereby moving the solder 108 bumps into intimate contact with the soldering pads 106. During this operation, care was taken so as not to entrap any air in the interface between the substrate and chip. The solder was then reflowed in a convection/infra-red belt oven having a thermal reflow cycle as shown in FIG. 30. The process caused the solder bumps to melt and wet the metallized soldering pads and also to harden the two encapsulant portions, as shown in FIG. 12. Subsequently, the assemblies were post-cured for 2 hours at 165° C.
  • The assemblies were found to produce electrical interconnections at each and every soldering bump and pad, as demonstrated by electrical continuity testing. The assemblies were tested in an acoustic microscope to detect any voids left in the encapsulant, and none was found. Transmission x-ray testing indicated all the chip's solder bumps had aligned with the pads on the substrates. Five assemblies were tested for adhesion and solder wetting by shearing the chips from the substrates. The force needed to separate the assemblies was so great that it required use of a hammer and chisel. Separation of the chip from the assembly revealed most of the encapsulant remained attached to the substrates. The solder bumps were entirely remaining attached to the metallization pads after shearing the assemblies, leaving no visible solder on the chips. Three of the remaining assemblies were cross sectioned and examined under high magnification. The cross sections revealed that the solder bumps had completely melted and engulfed the top and sides of the metallization pads on the substrate, a confirmation of good solder wetting. The remaining two assemblies were subjected to 525 hours of highly accelerated stress testing (HAST), which consisted of constant 120° C., greater than 85% relative humidity and pressures exceeding 200 KPa. Neither of the parts failed as determined by electrical continuity measurements. A similar assembly fabricated with a commercial underfill encapsulant was found to fail the same test at 400 hours, indicating that the inventive assembly was more durable than the prior art underfill encapsulant assembly. [0109]
  • EXAMPLE 3 (Preparation of Encapsulant that is Suitable for use as the first Portion Encapsulant 37 in FIG. 16)
  • 2-allyl phenyl glycidyl ether was synthesized by heating 2-allyl phenol (AP) and 10 times excess molar ratio epichlorohydrin (EPH) to 115° C. under nitrogen in the presence of aqueous sodium hydroxide (NaOH). During the reaction, water which must be removed is formed by the reaction between 2-AP and EPH. Since water and EPH form an azeotrope, water was removed from the reaction by azeotropic distillation, which to drives the reaction forward. Collected EPH was returned as needed to the mixture to prevent undesirable side reactions. After 4 hours, the resultant salts were separated from the product. The product was then purified by extraction of the oil phase with toluene, followed by removing the excess EPH and aqueous phase with toluene, which was also used as an azeotropic agent. The product obtained was a thin, yellowish, transparent liquid. Yield was about 90%. Distillation at low pressure (0.3 mm of Hg) yielded a water white mobile liquid, identified as 2-allyl phenyl glycidyl ether, with a boiling point of 72-72° C. [0110]
  • A resin mixture of this product was then prepared and it contained: [0111]
  • 1. 32.54 weight % bisphenol A epoxy; [0112]
  • 2. 22.46 weight % cyanate ester resin; [0113]
  • 3. 28.69 weight % cyanate ester resin; [0114]
  • 4. 6.49 weight % bismaleimide resin; [0115]
  • 5. 6.89 weight % 2-allyl phenyl glycidyl ether; [0116]
  • 6. 0.5 weight % silane; and [0117]
  • 7. 2.88 weight % of a pre-mixed solution consisting of 4 weight % copper (II) acetyl acetonate catalyst in 96 weight % DEN 438 epoxy resin. [0118]
  • In preparing this mixture, the bismaleimide and 2-ally phenyl glycidyl ether were mixed first and stirred at 115° C. for 5 hours. The mix was cooled to 90° C. and the remaining ingredients added and mixed thoroughly-until the solution cleared-one by one, the last added being the copper catalyst solution. [0119]
  • Next, another mixture of dry filler powder was prepared and it contained: [0120]
  • 1. 28.24 grams of Min-U-Sil 40 silica powder (U.S. Silica); [0121]
  • 2. 10.66 grams of H50/1000 EPX glass bubbles (3M Co.); [0122]
  • 3. 25.58 grams of W410 zeeosphere silica-alumina spheres (3M Co.). [0123]
  • 64.48 grams of the dry powder mixture was blended by hand with 35.52 grams of the resin mixture made above. After rough blending, the mixture was further mixed for 10 minutes at 50 rpm at 50° C. in a Brabender roller blade mixer. The mix was then degassed in vacuo at 60-80° C. for one hour. A Hegman grind gauge was used to confirm the absence of aggregates in the mixture. This first portion encapsulant composition was mixed and cured for 2 hours at 165° C. and found to have produced a solid having a thermal coefficient of expansion of about 25-30 ppm/° C. and a storage modulus of greater than 2 GPa. [0124]
  • EXAMPLE 4 (Preparation of a One-Portion Solid and One-Portion Liquid Underfill Encapsulants Applied Before Assembly)
  • A set of ten flip chip assemblies was produced as follows: [0125]
  • A bumped semiconductor chip, part FBT-250 was coated with the first portion liquid encapsulant produced in Example 3. The first portion of the encapsulant consisted of a liquid layer, approximately 50 to 60 microns thick, that covered the underside of the chip but was applied through a stencil to leave the solder bumps completely exposed. The first portion encapsulant which was applied to the flip chip was subsequently hardened by heating in an oven for 1 hour at 165° C. [0126]
  • Separately, a printed circuit board substrate was fabricated with a matching pattern of solderable gold-plated copper pads, as described in Example 2. The printed circuit board substrate was baked overnight at 120° C. then baked for 1 hour at 160° C. prior to assembly to expel moisture and trapped volatiles. Subsequently, the board was kept in a dessicator until used for assembly. A layer of the second portion liquid encapsulant prepared in Example 1, approximately 40 microns thick, was applied to the printed circuit substrate by means of a stencil. [0127]
  • As in FIG. 14, the solder bumps [0128] 108 on the chip were aligned to the metallization pads 106 on the substrate and the two parts were squeezed together, putting the solder 108 bumps into intimate contact with the soldering pads 106. The solder was then reflowed in a convection/infra-red belt oven having a thermal reflow cycle (FIG. 30) which wetted the solder bumps to the metallized soldering pads and hardened the second portion encapsulant (FIG. 15). Subsequently, the assemblies were post-cured for 2 hours at 165° C.
  • The assemblies were found to produce electrical interconnections at each and every soldering bump and pad, as demonstrated by electrical continuity testing. The assemblies were tested in an acoustic microscope to detect any voids left in the encapsulant, and only one was found. Five assemblies were tested for adhesion and solder wetting by attempting to shear the chips from the substrates. It was found impossible to separate the chips from the assemblies without completely destroying the chip, even when a hammer and chisel were employed as in Example 1. This indicated that the adhesion of the encapsulant to the chip was greater than the intrinsic strength of the chip itself. Three of the remaining assemblies were cross sectioned and examined under high magnification. The cross sections revealed that the solder bumps had completely melted and engulfed the top and sides of the metallization pads on the substrate, a confirmation of good solder wetting. [0129]
  • EXAMPLE 5 (Preparation of One-Portion Solid Underfill Encapsulant Applied Before Assembly, Drilled and Filled With Solder)
  • An unbumped semiconductor wafer, comprised of part FBT-250 chips, was obtained with a vanadium-copper underbump metallization and a silicon nitride passivation layer. The wafer was coated by stencil printing with the first portion liquid encapsulant produced in Example 3, excepting no powder filler was employed. The first portion of the encapsulant consisted of a liquid layer, approximately 75 microns thick, that covered the entire underside of the wafer including the metallized pads. The first portion encapsulant was subsequently hardened by heating in an oven for 2 hours at 165° C. [0130]
  • Openings were created in the first portion encapsulant by laser drilling. An excimer laser was employed operating at 248 nanometers with a focused spot diameter of 113 microns and a shot power of 0.13 to 0.25 Joules/cm[0131] 2. Between 400 and 500 shots were used to drill each opening, taking care not to penetrate into the metallization. Drilling was done in a helium jet. The openings created were 95-110 microns at the surface of the encapsulant and tapered down to about 70-80 microns at the surface of the wafer. The openings in the solid first portion exposed the underlying chip metallization pads.
  • Subsequently, the wafer was cleaned in isopropanol in an ultrasonic bath (Sonix IV). This was followed by etching in a YES plasma chamber for ten minutes in oxygen, followed by five minutes in nitrogen. The openings were then filled with solder paste SMQ92 from Indium Corporation by stencil printing. The wafers were then passed through a solder reflow cycle, similar to that shown in FIG. 30, in a nitrogen atmosphere to create the solder bumps. [0132]
  • The wafer was cross sectioned and examined under scanning electron microscopic magnification. The cross sections revealed that the solder paste had completely melted and engulfed the top of the metallization pads on the wafer, a confirmation of good solder wetting. A thin layer of tin-copper intermetallic was confirmed present throughout the bottom of the solder bump, which also confirmed good solder wetting. [0133]
  • EXAMPLE 6 (Preparation of a One-Portion Solid Underfill Encapsulant Applied Before Assembly by Lamination, Drilled and Filled With Solder)
  • An unbumped semiconductor wafer, comprised of part FBT-250 chips, was obtained with a vanadium-copper underbump metallization and a silicon nitride passivation layer. The wafer was coated by laminating with a 50 micron thick layer of UPILEX polyimide film coated with a thin layer of polyimide siloxane thermoplastic adhesive, available from Oxychem, Grand Island, N.Y. The film has a storage modulus of over 5 GPa and a thermal expansion coefficient in the plane of the film of less than 20 ppm/° C. The first portion encapsulant was laminated in an autoclave at a pressure of 350 KPa and a temperature of 180° C. for 2 hours. [0134]
  • Openings were created in the first portion encapsulant by laser drilling. An excimer laser was employed operating at 248 nanometers with a focused spot diameter of about 120 microns and a shot power of 0.10 to 0.25 Joules/cm[0135] 2. Between 200 and 400 shots were used to drill each opening, taking care not to penetrate into the metallization. Drilling was done in ambient air. The openings created were 95-120 microns at the surface of the encapsulant and tapered down to about 70-80 microns at the surface of the wafer. The openings in the solid first portion exposed the underlying chip metallization pads.
  • Subsequently, the wafer was cleaned in isopropanol in an ultrasonic bath (Sonix IV). This was followed by etching in a YES plasma chamber for ten minutes in oxygen, followed by five minutes in nitrogen. The openings were then filled with solder paste SMQ92 from Indium Corporation by stencil printing. The wafers were then passed through a solder reflow cycle, similar to that shown in FIG. 30, in a nitrogen atmosphere to create the solder bumps. [0136]
  • The wafer was diced into singulated chips. Some of the chips produced were cross sectioned and examined under scanning electron microscopic magnification. The cross sections revealed that the solder paste had melted and wetted the top of the metallization pads on the wafer. A thin layer of tin-copper intermetallic was confirmed present at the bottom of the solder bump. A portion of the solder was observed to protrude the surface of the first portion encapsulant by approximately 20 microns. [0137]
  • Separately, a printed circuit board substrate was fabricated with a matching pattern of solderable gold-plated copper pads and prepared, as described in Example 2. A layer of the second portion liquid encapsulant prepared in Example 1, approximately 25 microns thick, was applied to the printed circuit substrate by means of a stencil. [0138]
  • As in FIG. 16 and [0139] 17, the solder bumps 14 on the chip were aligned to the metallization pads 12 on the substrate and the two parts were squeezed together, putting the solder 14 bumps into intimate contact with the soldering pads 12. The solder was then reflowed in a convection/infra-red belt oven having a thermal reflow cycle (FIG. 30) which wetted the solder bumps to the metallized soldering pads and hardened the second portion encapsulant. The assemblies were found to produce electrical interconnections at the soldering bumps and pads, as demonstrated by electrical continuity testing.
  • Although only preferred embodiments of the invention are specifically disclosed and described above, it will be appreciated that many modifications and variations of the present invention are possible in light of the above teachings and within the purview of the appended claims without departing from the spirit and intended scope of the invention. [0140]

Claims (28)

What is claimed is:
1. An electrical component assembly, comprising:
(a) a substrate having a substrate surface with a plurality of pads thereon;
(b) an integrated circuit chip having an active surface with a plurality of contacts thereon wherein the substrate surface faces the active surface; and
(c) an encapsulant interposed between substrate and the integrated circuit chip wherein the encapsulant comprises at least two layers including
(i) a first layer comprising a polymer or polymer composite having a coefficient of thermal expansion of about 30 ppm/° C. or less and an elastic modulus of at least about 2 Gpa; and
(ii) the second layer comprising a polymer flux; wherein the encapsulant defines a plurality of channels that are filled with solder and wherein each channel extends from a contact on the active surface to a pad on the substrate surface.
2. The electrical component assembly of claim 1 wherein the first layer comprises a polymer and an inorganic filler.
3. The electrical component assembly of claim 1 wherein the first layer comprises a laminated polymer film having a coefficient of thermal expansion about 30 ppm/° C. or less and an elastic modulus of at least about 2 GPa in the plane of the structure.
4. The electrical component assembly of claim 1 wherein the first layer has a thickness that is equal to or greater than that of the second layer and the total thickness of the two layers is between about 20 and 300 microns.
5. The electrical component assembly of claim 4 wherein the first layer has a thickness that is equal to or greater than that of the second layer and the total thickness of the two layers is between about 20 and 150 microns.
6. The electrical component assembly of claim 5 wherein the first layer is thicker than the second layer and the total thickness of the two layers is between about 20 and 75 microns.
7. The electrical component assembly of claim 6 wherein the thickness of the second layer is between about 5 and 30 microns thick at its thickest point.
8. The electrical component assembly of claim 1 wherein the first layer comprises a material having a coefficient of thermal expansion of between about 10 and 30 ppm/° C. and an elastic modulus of between about 2 and 12 GPa.
9. The electrical component assembly of claim 8 wherein the first layer comprises a material having a coefficient of thermal expansion of between about 12 and 28 ppm/° C. and an elastic modulus of between about 3 and 10 GPa.
10. The electrical component assembly of claim 9 wherein the first layer comprises a material having a coefficient of thermal expansion of between about 18 and 27 ppm/° C. and an elastic modulus of between about 3 and 8 GPa.
11. A method for making an electrical component assembly that comprises the steps of:
(a) providing an integrated circuit chip having an active surface with a plurality of contacts thereon and having discrete solder bumps on the plurality of contacts;
(b) coating the active surface of the integrated circuit chip having separate discrete solder bumps thereon with a first encapsulant layer that comprises a liquid polymer resin mixed with inorganic powder wherein the first encapsulant layer after being cured has a coefficient of thermal expansion of about 30 ppm/° C. or less and an elastic modulus of at least about 2 GPa;
(c) providing a printed circuit substrate having a substrate surface with a plurality of discrete metallized pads thereon;
(d) coating the printed circuit substrate with a second encapsulant layer comprising a liquid polymer flux;
(e) placing the coated integrated circuit chip on the coated substrate whereby the first and second encapsulant layers are in contact with each other and thereafter causing the solder bumps to penetrate into the second encapsulant layer;
(f) curing the first and second encapsulant layers; and
(g) simultaneously reflowing the solder bumps to electrically connect the contacts of the integrated circuit chip to the pads of the substrate.
12. The method of claim 11 wherein a first portion of the pre-coated encapsulant and the solder are applied on the substrate circuit chip and a second portion are applied over the first portion and the exposed solder bump tips.
13. A method for making an electrical component assembly that comprises the steps of:
(a) providing an integrated circuit chip that has an active surface with a plurality of contacts thereon and having discrete solder bumps on the plurality of contacts;
(b) coating the active surface of the integrated circuit chip having separate discrete solder bumps thereon with a hardened first encapsulant layer comprising a polymer resin and an inorganic filler wherein the first encapsulant layer after being cured has a coefficient of thermal expansion of about 30 ppm/° C. or less and an elastic modulus greater than about 2 GPa;
(c) exposing the tips of the solder bumps;
(d) providing a printed circuit substrate having a substrate surface with discrete metallized pads thereon;
(e) coating the printed circuit substrate with a second encapsulant layer comprising a liquid polymer flux;
(f) placing the coated integrated circuit chip on the coated substrate whereby the first and second encapsulant layers are in contact with each other and thereafter causing the solder bumps tips to penetrate into the second encapsulant layer;
(g) curing the encapsulant layers; and
(h) simultaneously reflowing the solder bumps to electrically connect the contacts of integrated circuit chip to the pads of the substrate.
14. The method of claim 12 wherein the application of the encapsulants is performed on many chips simultaneously before dicing the chip from its semiconductor wafer.
15. The method of claim 13 wherein a first portion of the pre-coated encapsulant and the solder are applied on the substrate circuit chip and a second portion are applied over the first portion and the exposed solder bump tips.
16. A method for making an electrical component assembly that comprises the steps of:
(a) providing an integrated circuit chip having an active surface with a plurality of contacts thereon and having discrete solder bumps on the plurality of contacts;
(b) coating the active surface of the integrated circuit chip having separate discrete bumps thereon with a hardened first encapsulant layer comprising a polymer resin and an inorganic filler wherein the first encapsulant layer after being cured has a coefficient of thermal expansion of about 30 ppm/° C. or less and an elastic modulus greater than about 2 GPa;
(c) exposing the tips of the solder bumps;
(d) coating the first encapsulant with a second encapsulant layer comprising a liquid polymer flux;
(e) providing a printed circuit substrate having a substrate surface with discrete metallized pads thereon;
(f) placing the coated integrated circuit chip on the substrate and thereafter causing the solder bumps tips to penetrate into the second encapsulant layer.
(g) curing the second encapsulant layers; and
(h) simultaneously reflowing the solder bumps to electrically connect the contacts of integrated circuit chip to the pads of the substrate.
17. The method of claim 16 wherein a first portion of the pre-coated encapsulant and the solder are applied on the integrated circuit chip and a second portion is applied on the substrate.
18. The method of claim 16 wherein a first portion of the pre-coated encapsulant and the solder are applied on the substrate circuit chip and a second portion are applied over the first portion and the exposed solder bump tips.
19. A method for making an electrical component assembly that comprises the steps of:
(a) providing an integrated circuit chip having an active surface with a plurality of contact pads thereon;
(b) coating the active surface of the integrated circuit chip with a first encapsulant layer that after being cured has a coefficient of expansion of about 30 ppm/° C. or less and an elastic modulus greater than about 2 GPa;
(c) removing portions of the first encapsulant layer to form holes that expose the contact pads on the active surface of the integrated circuit chip;
(d) filling the holes with solder;
(e) coating the first encapsulant layer with a second encapsulant layer that comprises a polymer flux;
(f) placing the integrated circuit chip on a substrate having a substrate surface with a plurality of metallized pads thereon with the first and second encapsulant layers located between the integrated circuit chip and the substrate:
(g) curing the second encapsulant layer; and
(h) simultaneously reflowing the solder to electrically connect the contact pads of the integrated circuit chip to the metallized pads of the substrate.
20. The method of claim 19 wherein a first portion of the pre-coated encapsulant and the solder are applied on the substrate circuit chip and a second portion are applied over the first portion and the exposed solder bump tips.
21. The method of claim 19 wherein the holes are laser drilled.
22. The method of claim 19 wherein the holes are plasma drilled.
23. The method of claim 19 wherein the holes are chemically etched.
24. The method of claim 19 wherein the holes are photoimaged.
25. The method of claim 19 wherein the second portion is instead applied over the substrate.
26. The method of claim 19 wherein the application of the encapsulants is performed on many chips simultaneously before dicing the chip from its semiconductor wafer.
27. A method for making an electrical component assembly that comprises the steps of:
(a) providing a printed circuit board substrate having a substrate surface with a plurality of metallized pads thereon;
(b) coating the metallization pads with a first encapsulant layer that has a coefficient of expansion of about 30 ppm/° C. or less and an elastic modulus of greater than about 2 GPa;
(c) removing portions of the first encapsulant layer to form holes that expose the metallization pads;
(d) filling the holes with solder;
(e) coating the first encapsulant layer with a second encapsulant layer that comprises a polymer flux;
(f) placing an integrated circuit chip having an active surface with a plurality of contact pads thereon on the substrate with the first and second encapsulant layers located between the integrated circuit chip and the substrate;
(g) curing the second encapsulant layer; and
(h) simultaneously reflowing the solder to electrically connect the contact pads of the integrated circuit chip to the metallized pads of the substrate.
28. The method of claim 27 wherein the second portion is instead applied over the active surface of the semiconductor chip.
US09/948,921 1998-07-21 2001-09-07 Semiconductor flip-chip package and method for the fabrication thereof Expired - Lifetime US6399426B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/948,921 US6399426B1 (en) 1998-07-21 2001-09-07 Semiconductor flip-chip package and method for the fabrication thereof

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US09/120,172 US6121689A (en) 1997-07-21 1998-07-21 Semiconductor flip-chip package and method for the fabrication thereof
US09/137,971 US6297560B1 (en) 1996-10-31 1998-08-21 Semiconductor flip-chip assembly with pre-applied encapsulating layers
US09/517,839 US6335571B1 (en) 1997-07-21 2000-03-02 Semiconductor flip-chip package and method for the fabrication thereof
US09/948,921 US6399426B1 (en) 1998-07-21 2001-09-07 Semiconductor flip-chip package and method for the fabrication thereof

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/517,839 Division US6335571B1 (en) 1997-07-21 2000-03-02 Semiconductor flip-chip package and method for the fabrication thereof

Publications (2)

Publication Number Publication Date
US20020031868A1 true US20020031868A1 (en) 2002-03-14
US6399426B1 US6399426B1 (en) 2002-06-04

Family

ID=27382439

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/948,921 Expired - Lifetime US6399426B1 (en) 1998-07-21 2001-09-07 Semiconductor flip-chip package and method for the fabrication thereof

Country Status (1)

Country Link
US (1) US6399426B1 (en)

Cited By (52)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6468893B2 (en) * 2000-10-27 2002-10-22 Nec Corporation Method of forming solder bumps
US20040000704A1 (en) * 2002-07-01 2004-01-01 George Tsao Process for grid array assembly and electronic device made thereby
US20040112636A1 (en) * 2002-12-17 2004-06-17 Wakahiro Kawai Manufacturing method for electronic component module and electromagnetically readable data carrier
US6784024B2 (en) * 2000-01-18 2004-08-31 Micron Technology, Inc. Die attach curing method for semiconductor device
US20040188862A1 (en) * 2003-03-24 2004-09-30 Kumar Nagarajan Low stress flip-chip package for low-K silicon technology
US20040198022A1 (en) * 2001-04-26 2004-10-07 Advanpack Solutions Pte. Ltd. Method for forming a wafer level chip scale package, and package formed thereby
US20050132846A1 (en) * 2003-12-18 2005-06-23 Yeong-Fa Lai Driving shaft for a ratchet spanner
DE10355508A1 (en) * 2003-11-27 2005-07-07 Infineon Technologies Ag Ultra-thin semiconductor circuit with contact bumps and associated manufacturing method
US20060030682A1 (en) * 2004-08-05 2006-02-09 Frys Metals, Inc. Low voiding no flow fluxing underfill for electronic devices
US20060211233A1 (en) * 2005-03-21 2006-09-21 Skyworks Solutions, Inc. Method for fabricating a wafer level package having through wafer vias for external package connectivity and related structure
US20060217932A1 (en) * 2005-03-22 2006-09-28 Vercnocke Geoffrey A System and method for regulating alcohol consumption
US7166491B2 (en) 2003-06-11 2007-01-23 Fry's Metals, Inc. Thermoplastic fluxing underfill composition and method
US7250330B2 (en) * 2002-10-29 2007-07-31 International Business Machines Corporation Method of making an electronic package
US7253078B1 (en) * 1999-07-22 2007-08-07 National Semiconductor Corporation Method and apparatus for forming an underfill adhesive layer
US20070206356A1 (en) * 2005-04-11 2007-09-06 Fitzgerald Thomas J Integrated heat spreader and method for using
EP1840953A1 (en) * 2005-03-14 2007-10-03 Sumitomo Bakelite Co., Ltd. Semiconductor device
US7282375B1 (en) 2004-04-14 2007-10-16 National Semiconductor Corporation Wafer level package design that facilitates trimming and testing
US7301222B1 (en) 2003-02-12 2007-11-27 National Semiconductor Corporation Apparatus for forming a pre-applied underfill adhesive layer for semiconductor wafer level chip-scale packages
WO2008035819A2 (en) * 2006-09-22 2008-03-27 Panasonic Corporation Electronic component mounting structure
US7423337B1 (en) 2002-08-19 2008-09-09 National Semiconductor Corporation Integrated circuit device package having a support coating for improved reliability during temperature cycling
US20090102035A1 (en) * 2007-10-22 2009-04-23 Harry Hedler Semiconductor Packaging Device
US20090283872A1 (en) * 2008-05-13 2009-11-19 Lin Chun-Te Package structure of three-dimensional stacking dice and method for manufacturing the same
US20090301760A1 (en) * 2005-06-16 2009-12-10 Masato Shimamura Method of Soldering a Module Board
US20100148362A1 (en) * 2008-10-23 2010-06-17 Panasonic Corparation Semiconductor device and method for fabricating the same
US7846775B1 (en) * 2005-05-23 2010-12-07 National Semiconductor Corporation Universal lead frame for micro-array packages
US20110068485A1 (en) * 2006-07-11 2011-03-24 Thorsten Meyer Component and method for producing a component
US20110169157A1 (en) * 2010-01-13 2011-07-14 Wen-Jeng Fan Substrate and flip chip package with gradational pad pitches
US20110193211A1 (en) * 2010-02-05 2011-08-11 Qualcomm Incorporated Surface Preparation of Die for Improved Bonding Strength
US20110254146A1 (en) * 2010-04-14 2011-10-20 Stats Chippac, Ltd. Semiconductor Device and Method of Forming Electrical Interconnection Between Semiconductor Die and Substrate with Continuous Body of Solder Tape
EP2549530A1 (en) * 2010-06-28 2013-01-23 Huawei Device Co., Ltd. Method for enhancingchip spot weld reliability, printed circuit board and electron device
US20150170987A1 (en) * 2013-12-18 2015-06-18 Infineon Technologies Ag Semiconductor Devices and Methods for Manufacturing Semiconductor Devices
US20160111392A1 (en) * 2013-03-07 2016-04-21 Taiwan Semiconductor Manufacturing Company, Ltd. Method and Apparatus for Connecting Packages onto Printed Circuit Boards
US20160148889A1 (en) * 2012-12-28 2016-05-26 Taiwan Semiconductor Manufacturing Company, Ltd. System and Method for an Improved Fine Pitch Joint
US20170034903A1 (en) * 2015-07-29 2017-02-02 Cyntec Co., Ltd. Electronic module having electromagnetic shielding structure and manufacturing method thereof
US9589862B2 (en) 2013-03-11 2017-03-07 Taiwan Semiconductor Manufacturing Company, Ltd. Interconnect structures and methods of forming same
US9607921B2 (en) 2012-01-12 2017-03-28 Taiwan Semiconductor Manufacturing Company, Ltd. Package on package interconnect structure
KR20170048731A (en) * 2015-10-27 2017-05-10 엘지이노텍 주식회사 Light emitting device package, manufacturing method thereof and light system having the same
US9673160B2 (en) 2013-03-12 2017-06-06 Taiwan Semiconductor Manufacturing Company, Ltd. Packaging devices, methods of manufacture thereof, and packaging methods
US9698028B2 (en) 2012-08-24 2017-07-04 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor package and method of manufacturing the same
US20170241604A1 (en) * 2016-02-24 2017-08-24 Hyundai Motor Company Copper clad laminate for vehicle led lamp, printed circuit board including the same, and manufacturing method thereof
US9768136B2 (en) 2012-01-12 2017-09-19 Taiwan Semiconductor Manufacturing Company, Ltd. Interconnect structure and method of fabricating same
US9872385B2 (en) * 2016-02-24 2018-01-16 Hyundai Motor Company Copper clad laminate, printed circuit board including the same, and manufacturing method of the same
US9892962B2 (en) 2015-11-30 2018-02-13 Taiwan Semiconductor Manufacturing Company, Ltd. Wafer level chip scale package interconnects and methods of manufacture thereof
US9935070B2 (en) 2013-03-11 2018-04-03 Taiwan Semiconductor Manufacturing Company, Ltd. Interconnect structures and methods of forming same
US9960105B2 (en) * 2012-09-29 2018-05-01 Intel Corporation Controlled solder height packages and assembly processes
US10015888B2 (en) 2013-02-15 2018-07-03 Taiwan Semiconductor Manufacturing Company, Ltd. Interconnect joint protective layer apparatus and method
CN109910570A (en) * 2017-12-13 2019-06-21 现代自动车株式会社 The binding structure of mixed type car door
CN112885825A (en) * 2021-01-21 2021-06-01 Tcl华星光电技术有限公司 LED panel and preparation method thereof
US11054683B2 (en) * 2018-12-18 2021-07-06 Wuhan China Star Optoelectronics Technology Co., Ltd. Flexible display panel and preparing method thereof
US20210257226A1 (en) * 2017-11-17 2021-08-19 Micron Technology, Inc. Semiconductor device with a multi-layered encapsulant and associated systems, devices, and methods
US11193953B2 (en) * 2014-01-07 2021-12-07 International Business Machines Corporation 3D chip testing through micro-C4 interface
US11904669B2 (en) 2017-12-08 2024-02-20 Hyundai Motor Company Hemming structure and hemming method for hybrid-type door

Families Citing this family (76)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6926796B1 (en) * 1999-01-29 2005-08-09 Matsushita Electric Industrial Co., Ltd. Electronic parts mounting method and device therefor
US6796481B2 (en) * 2000-01-14 2004-09-28 Toray Engineering Co., Ltd. Chip mounting method
JP4609617B2 (en) * 2000-08-01 2011-01-12 日本電気株式会社 Semiconductor device mounting method and mounting structure
US6861370B1 (en) * 2000-10-23 2005-03-01 Renesas Technology Corp. Bump formation method
WO2002058108A2 (en) * 2000-11-14 2002-07-25 Henkel Loctite Corporation Wafer applied fluxing and underfill material, and layered electronic assemblies manufactured therewith
KR100716958B1 (en) * 2000-11-30 2007-05-10 삼성전자주식회사 The method of manufacturing a micromirror actuator
US6551863B2 (en) * 2001-08-30 2003-04-22 Micron Technology, Inc. Flip chip dip coating encapsulant
US6610559B2 (en) * 2001-11-16 2003-08-26 Indium Corporation Of America Integrated void-free process for assembling a solder bumped chip
US20060147719A1 (en) * 2002-11-22 2006-07-06 Slawomir Rubinsztajn Curable composition, underfill, and method
US7022410B2 (en) * 2003-12-16 2006-04-04 General Electric Company Combinations of resin compositions and methods of use thereof
US7223981B1 (en) 2002-12-04 2007-05-29 Aguila Technologies Inc. Gamma ray detector modules
US20050014313A1 (en) * 2003-03-26 2005-01-20 Workman Derek B. Underfill method
US20060025509A1 (en) * 2004-07-29 2006-02-02 Ruzhi Zhang Fluxing no-flow underfill composition containing benzoxazines
WO2006052616A1 (en) 2004-11-03 2006-05-18 Tessera, Inc. Stacked packaging improvements
CN100563001C (en) * 2005-03-07 2009-11-25 松下电器产业株式会社 Fixing body and manufacture method thereof
US7576426B2 (en) * 2005-04-01 2009-08-18 Skyworks Solutions, Inc. Wafer level package including a device wafer integrated with a passive component
US7560813B2 (en) 2005-06-14 2009-07-14 John Trezza Chip-based thermo-stack
US20060281303A1 (en) * 2005-06-14 2006-12-14 John Trezza Tack & fuse chip bonding
US7767493B2 (en) 2005-06-14 2010-08-03 John Trezza Post & penetration interconnection
US7786592B2 (en) 2005-06-14 2010-08-31 John Trezza Chip capacitive coupling
US7157372B1 (en) 2005-06-14 2007-01-02 Cubic Wafer Inc. Coaxial through chip connection
US7687400B2 (en) 2005-06-14 2010-03-30 John Trezza Side stacking apparatus and method
US7838997B2 (en) 2005-06-14 2010-11-23 John Trezza Remote chip attachment
US7851348B2 (en) 2005-06-14 2010-12-14 Abhay Misra Routingless chip architecture
US8456015B2 (en) 2005-06-14 2013-06-04 Cufer Asset Ltd. L.L.C. Triaxial through-chip connection
US8058101B2 (en) 2005-12-23 2011-11-15 Tessera, Inc. Microelectronic packages and methods therefor
US7687397B2 (en) 2006-06-06 2010-03-30 John Trezza Front-end processed wafer having through-chip connections
US7635606B2 (en) * 2006-08-02 2009-12-22 Skyworks Solutions, Inc. Wafer level package with cavities for active devices
JP4830744B2 (en) * 2006-09-15 2011-12-07 パナソニック株式会社 Electronic component mounting adhesive and electronic component mounting structure
US9111950B2 (en) 2006-09-28 2015-08-18 Philips Lumileds Lighting Company, Llc Process for preparing a semiconductor structure for mounting
US7573138B2 (en) * 2006-11-30 2009-08-11 Taiwan Semiconductor Manufacturing Co., Ltd. Stress decoupling structures for flip-chip assembly
US7670874B2 (en) 2007-02-16 2010-03-02 John Trezza Plated pillar package formation
US20080217708A1 (en) * 2007-03-09 2008-09-11 Skyworks Solutions, Inc. Integrated passive cap in a system-in-package
US7867793B2 (en) * 2007-07-09 2011-01-11 Koninklijke Philips Electronics N.V. Substrate removal during LED formation
US8324728B2 (en) 2007-11-30 2012-12-04 Skyworks Solutions, Inc. Wafer level packaging using flip chip mounting
US8900931B2 (en) 2007-12-26 2014-12-02 Skyworks Solutions, Inc. In-situ cavity integrated circuit package
JP5245485B2 (en) * 2008-03-25 2013-07-24 富士電機株式会社 Manufacturing method of semiconductor device
US7777186B2 (en) * 2008-08-14 2010-08-17 L-3 Communications Cincinnati Electronics Corporation Pixel interconnect insulators and methods thereof
US7880650B2 (en) * 2008-09-30 2011-02-01 Freescale Semiconductor, Inc. Method and apparatus for testing data converter
US20100101845A1 (en) * 2008-10-27 2010-04-29 Arata Kishi Electronic Device and Manufacturing Method for Electronic Device
FR2943849B1 (en) * 2009-03-31 2011-08-26 St Microelectronics Grenoble 2 METHOD FOR PRODUCING SEMICONDUCTOR HOUSINGS AND SEMICONDUCTOR HOUSING
US8482111B2 (en) 2010-07-19 2013-07-09 Tessera, Inc. Stackable molded microelectronic packages
KR101128063B1 (en) 2011-05-03 2012-04-23 테세라, 인코포레이티드 Package-on-package assembly with wire bonds to encapsulation surface
US9117811B2 (en) 2011-06-13 2015-08-25 Tessera, Inc. Flip chip assembly and process with sintering material on metal bumps
US8404520B1 (en) 2011-10-17 2013-03-26 Invensas Corporation Package-on-package assembly with wire bond vias
US8946757B2 (en) 2012-02-17 2015-02-03 Invensas Corporation Heat spreading substrate with embedded interconnects
US8372741B1 (en) 2012-02-24 2013-02-12 Invensas Corporation Method for package-on-package assembly with wire bonds to encapsulation surface
CN102623414A (en) * 2012-04-11 2012-08-01 日月光半导体制造股份有限公司 Semiconductor package
US8835228B2 (en) 2012-05-22 2014-09-16 Invensas Corporation Substrate-less stackable package with wire-bond interconnect
US9391008B2 (en) 2012-07-31 2016-07-12 Invensas Corporation Reconstituted wafer-level package DRAM
US9502390B2 (en) 2012-08-03 2016-11-22 Invensas Corporation BVA interposer
US8878353B2 (en) 2012-12-20 2014-11-04 Invensas Corporation Structure for microelectronic packaging with bond elements to encapsulation surface
US9136254B2 (en) 2013-02-01 2015-09-15 Invensas Corporation Microelectronic package having wire bond vias and stiffening layer
US9167710B2 (en) 2013-08-07 2015-10-20 Invensas Corporation Embedded packaging with preformed vias
US9685365B2 (en) 2013-08-08 2017-06-20 Invensas Corporation Method of forming a wire bond having a free end
US20150076714A1 (en) 2013-09-16 2015-03-19 Invensas Corporation Microelectronic element with bond elements to encapsulation surface
US9263394B2 (en) 2013-11-22 2016-02-16 Invensas Corporation Multiple bond via arrays of different wire heights on a same substrate
US9583456B2 (en) 2013-11-22 2017-02-28 Invensas Corporation Multiple bond via arrays of different wire heights on a same substrate
US9379074B2 (en) 2013-11-22 2016-06-28 Invensas Corporation Die stacks with one or more bond via arrays of wire bond wires and with one or more arrays of bump interconnects
US9583411B2 (en) 2014-01-17 2017-02-28 Invensas Corporation Fine pitch BVA using reconstituted wafer with area array accessible for testing
US10381326B2 (en) 2014-05-28 2019-08-13 Invensas Corporation Structure and method for integrated circuits packaging with increased density
US9735084B2 (en) 2014-12-11 2017-08-15 Invensas Corporation Bond via array for thermal conductivity
US9888579B2 (en) 2015-03-05 2018-02-06 Invensas Corporation Pressing of wire bond wire tips to provide bent-over tips
US9502372B1 (en) 2015-04-30 2016-11-22 Invensas Corporation Wafer-level packaging using wire bond wires in place of a redistribution layer
US9761554B2 (en) 2015-05-07 2017-09-12 Invensas Corporation Ball bonding metal wire bond wires to metal pads
US10490528B2 (en) 2015-10-12 2019-11-26 Invensas Corporation Embedded wire bond wires
US9490222B1 (en) 2015-10-12 2016-11-08 Invensas Corporation Wire bond wires for interference shielding
US10332854B2 (en) 2015-10-23 2019-06-25 Invensas Corporation Anchoring structure of fine pitch bva
US10181457B2 (en) 2015-10-26 2019-01-15 Invensas Corporation Microelectronic package for wafer-level chip scale packaging with fan-out
US10043779B2 (en) 2015-11-17 2018-08-07 Invensas Corporation Packaged microelectronic device for a package-on-package device
US9659848B1 (en) 2015-11-18 2017-05-23 Invensas Corporation Stiffened wires for offset BVA
US9984992B2 (en) 2015-12-30 2018-05-29 Invensas Corporation Embedded wire bond wires for vertical integration with separate surface mount and wire bond mounting surfaces
US9935075B2 (en) 2016-07-29 2018-04-03 Invensas Corporation Wire bonding method and apparatus for electromagnetic interference shielding
US10299368B2 (en) 2016-12-21 2019-05-21 Invensas Corporation Surface integrated waveguides and circuit structures therefor
US10881007B2 (en) * 2017-10-04 2020-12-29 International Business Machines Corporation Recondition process for BGA using flux
US10636727B2 (en) * 2018-02-19 2020-04-28 Texas Instruments Incorporated Multi-layer die attachment

Family Cites Families (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5376403A (en) 1990-02-09 1994-12-27 Capote; Miguel A. Electrically conductive compositions and methods for the preparation and use thereof
US5088189A (en) 1990-08-31 1992-02-18 Federated Fry Metals Electronic manufacturing process
US5136365A (en) 1990-09-27 1992-08-04 Motorola, Inc. Anisotropic conductive adhesive and encapsulant material
US5128746A (en) 1990-09-27 1992-07-07 Motorola, Inc. Adhesive and encapsulant material with fluxing properties
JP2927081B2 (en) 1991-10-30 1999-07-28 株式会社デンソー Resin-sealed semiconductor device
DE69326696T2 (en) 1993-11-26 2000-06-08 Molex Inc Electrical connector with cover and end position safety device
US5861323A (en) 1994-06-06 1999-01-19 Microfab Technologies, Inc. Process for manufacturing metal ball electrodes for a semiconductor device
JP3233535B2 (en) 1994-08-15 2001-11-26 株式会社東芝 Semiconductor device and manufacturing method thereof
US5497938A (en) 1994-09-01 1996-03-12 Intel Corporation Tape with solder forms and methods for transferring solder to chip assemblies
FR2728392A1 (en) 1994-12-16 1996-06-21 Bull Sa METHOD AND SUPPORT FOR CONNECTING AN INTEGRATED CIRCUIT TO ANOTHER SUPPORT THROUGH BALLS
US5742100A (en) 1995-03-27 1998-04-21 Motorola, Inc. Structure having flip-chip connected substrates
US5587342A (en) 1995-04-03 1996-12-24 Motorola, Inc. Method of forming an electrical interconnect
US5655703A (en) 1995-05-25 1997-08-12 International Business Machines Corporation Solder hierarchy for chip attachment to substrates
US5736074A (en) 1995-06-30 1998-04-07 Micro Fab Technologies, Inc. Manufacture of coated spheres
US5710071A (en) 1995-12-04 1998-01-20 Motorola, Inc. Process for underfilling a flip-chip semiconductor device
US5801072A (en) 1996-03-14 1998-09-01 Lsi Logic Corporation Method of packaging integrated circuits
US5770475A (en) 1996-09-23 1998-06-23 Electronics And Telecommunications Research Institute Crystal growth method for compound semiconductor
US5985043A (en) 1997-07-21 1999-11-16 Miguel Albert Capote Polymerizable fluxing agents and fluxing adhesive compositions therefrom
US5985456A (en) 1997-07-21 1999-11-16 Miguel Albert Capote Carboxyl-containing polyunsaturated fluxing adhesive for attaching integrated circuits
US5919329A (en) * 1997-10-14 1999-07-06 Gore Enterprise Holdings, Inc. Method for assembling an integrated circuit chip package having at least one semiconductor device
US6265776B1 (en) 1998-04-27 2001-07-24 Fry's Metals, Inc. Flip chip with integrated flux and underfill
US6228678B1 (en) * 1998-04-27 2001-05-08 Fry's Metals, Inc. Flip chip with integrated mask and underfill
US6245595B1 (en) * 1999-07-22 2001-06-12 National Semiconductor Corporation Techniques for wafer level molding of underfill encapsulant

Cited By (86)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7253078B1 (en) * 1999-07-22 2007-08-07 National Semiconductor Corporation Method and apparatus for forming an underfill adhesive layer
US6784024B2 (en) * 2000-01-18 2004-08-31 Micron Technology, Inc. Die attach curing method for semiconductor device
US6468893B2 (en) * 2000-10-27 2002-10-22 Nec Corporation Method of forming solder bumps
US20040198022A1 (en) * 2001-04-26 2004-10-07 Advanpack Solutions Pte. Ltd. Method for forming a wafer level chip scale package, and package formed thereby
US20040000704A1 (en) * 2002-07-01 2004-01-01 George Tsao Process for grid array assembly and electronic device made thereby
US7423337B1 (en) 2002-08-19 2008-09-09 National Semiconductor Corporation Integrated circuit device package having a support coating for improved reliability during temperature cycling
US7250330B2 (en) * 2002-10-29 2007-07-31 International Business Machines Corporation Method of making an electronic package
US7276436B2 (en) 2002-12-17 2007-10-02 Omron Corporation Manufacturing method for electronic component module and electromagnetically readable data carrier
EP1432021A3 (en) * 2002-12-17 2007-04-04 Omron Corporation Manufacturing method for electronic component module and electromagnetically readable data carrier
EP1432021A2 (en) * 2002-12-17 2004-06-23 Omron Corporation Manufacturing method for electronic component module and electromagnetically readable data carrier
US20040112636A1 (en) * 2002-12-17 2004-06-17 Wakahiro Kawai Manufacturing method for electronic component module and electromagnetically readable data carrier
US7301222B1 (en) 2003-02-12 2007-11-27 National Semiconductor Corporation Apparatus for forming a pre-applied underfill adhesive layer for semiconductor wafer level chip-scale packages
US7413927B1 (en) 2003-02-12 2008-08-19 National Semiconductor Corporation Apparatus for forming a pre-applied underfill adhesive layer for semiconductor wafer level chip-scale packages
US7190082B2 (en) * 2003-03-24 2007-03-13 Lsi Logic Corporation Low stress flip-chip package for low-K silicon technology
US20040188862A1 (en) * 2003-03-24 2004-09-30 Kumar Nagarajan Low stress flip-chip package for low-K silicon technology
US7166491B2 (en) 2003-06-11 2007-01-23 Fry's Metals, Inc. Thermoplastic fluxing underfill composition and method
US20060292849A1 (en) * 2003-11-27 2006-12-28 Dirk Mueller Ultrathin semiconductor circuit having contact bumps and corresponding production method
DE10355508B4 (en) * 2003-11-27 2006-07-06 Infineon Technologies Ag Ultra-thin semiconductor circuit with contact bumps and associated manufacturing method
US7868452B2 (en) 2003-11-27 2011-01-11 Infineon Technologies Ag Ultrathin semiconductor circuit having contact bumps
DE10355508A1 (en) * 2003-11-27 2005-07-07 Infineon Technologies Ag Ultra-thin semiconductor circuit with contact bumps and associated manufacturing method
US20050132846A1 (en) * 2003-12-18 2005-06-23 Yeong-Fa Lai Driving shaft for a ratchet spanner
US7282375B1 (en) 2004-04-14 2007-10-16 National Semiconductor Corporation Wafer level package design that facilitates trimming and testing
US20060030682A1 (en) * 2004-08-05 2006-02-09 Frys Metals, Inc. Low voiding no flow fluxing underfill for electronic devices
US7247683B2 (en) 2004-08-05 2007-07-24 Fry's Metals, Inc. Low voiding no flow fluxing underfill for electronic devices
EP1840953A4 (en) * 2005-03-14 2011-09-21 Sumitomo Bakelite Co Semiconductor device
EP1840953A1 (en) * 2005-03-14 2007-10-03 Sumitomo Bakelite Co., Ltd. Semiconductor device
US20080064142A1 (en) * 2005-03-21 2008-03-13 Skyworks Solutions, Inc. Method for fabricating a wafer level package having through wafer vias for external package connectivity
US20060211233A1 (en) * 2005-03-21 2006-09-21 Skyworks Solutions, Inc. Method for fabricating a wafer level package having through wafer vias for external package connectivity and related structure
US20060217932A1 (en) * 2005-03-22 2006-09-28 Vercnocke Geoffrey A System and method for regulating alcohol consumption
US20070206356A1 (en) * 2005-04-11 2007-09-06 Fitzgerald Thomas J Integrated heat spreader and method for using
US7553702B2 (en) * 2005-04-11 2009-06-30 Intel Corporation Integrating a heat spreader with an interface material having reduced void size
US7846775B1 (en) * 2005-05-23 2010-12-07 National Semiconductor Corporation Universal lead frame for micro-array packages
US20090301760A1 (en) * 2005-06-16 2009-12-10 Masato Shimamura Method of Soldering a Module Board
US20110068485A1 (en) * 2006-07-11 2011-03-24 Thorsten Meyer Component and method for producing a component
US8742563B2 (en) * 2006-07-11 2014-06-03 Intel Mobile Communications GmbH Component and method for producing a component
WO2008035819A3 (en) * 2006-09-22 2008-05-22 Matsushita Electric Ind Co Ltd Electronic component mounting structure
US20100000773A1 (en) * 2006-09-22 2010-01-07 Matsushita Electric Industrial Co., Ltd. Electronic component mounting structure
US8759688B2 (en) * 2006-09-22 2014-06-24 Panasonic Corporation Electronic component mounting structure
WO2008035819A2 (en) * 2006-09-22 2008-03-27 Panasonic Corporation Electronic component mounting structure
US8035220B2 (en) 2007-10-22 2011-10-11 Qimonda Ag Semiconductor packaging device
DE102007050433A1 (en) * 2007-10-22 2009-04-23 Qimonda Ag Semiconductor module and method of manufacturing a semiconductor module
US20090102035A1 (en) * 2007-10-22 2009-04-23 Harry Hedler Semiconductor Packaging Device
DE102007050433B4 (en) * 2007-10-22 2014-01-02 Qimonda Ag Semiconductor module, method for manufacturing a semiconductor module and board with a semiconductor module
US20090283872A1 (en) * 2008-05-13 2009-11-19 Lin Chun-Te Package structure of three-dimensional stacking dice and method for manufacturing the same
US8531009B2 (en) * 2008-05-13 2013-09-10 Industrial Technology Research Institute Package structure of three-dimensional stacking dice and method for manufacturing the same
US20100148362A1 (en) * 2008-10-23 2010-06-17 Panasonic Corparation Semiconductor device and method for fabricating the same
US8450848B2 (en) 2008-10-23 2013-05-28 Panasonic Corporation Semiconductor device and method for fabricating the same
US20110169157A1 (en) * 2010-01-13 2011-07-14 Wen-Jeng Fan Substrate and flip chip package with gradational pad pitches
US20110193211A1 (en) * 2010-02-05 2011-08-11 Qualcomm Incorporated Surface Preparation of Die for Improved Bonding Strength
US20110254146A1 (en) * 2010-04-14 2011-10-20 Stats Chippac, Ltd. Semiconductor Device and Method of Forming Electrical Interconnection Between Semiconductor Die and Substrate with Continuous Body of Solder Tape
US8574964B2 (en) * 2010-04-14 2013-11-05 Stats Chippac, Ltd. Semiconductor device and method of forming electrical interconnection between semiconductor die and substrate with continuous body of solder tape
EP2549530A1 (en) * 2010-06-28 2013-01-23 Huawei Device Co., Ltd. Method for enhancingchip spot weld reliability, printed circuit board and electron device
EP2549530A4 (en) * 2010-06-28 2013-11-20 Huawei Device Co Ltd Method for enhancingchip spot weld reliability, printed circuit board and electron device
US9768136B2 (en) 2012-01-12 2017-09-19 Taiwan Semiconductor Manufacturing Company, Ltd. Interconnect structure and method of fabricating same
US9607921B2 (en) 2012-01-12 2017-03-28 Taiwan Semiconductor Manufacturing Company, Ltd. Package on package interconnect structure
US9698028B2 (en) 2012-08-24 2017-07-04 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor package and method of manufacturing the same
US9960105B2 (en) * 2012-09-29 2018-05-01 Intel Corporation Controlled solder height packages and assembly processes
US10062659B2 (en) * 2012-12-28 2018-08-28 Taiwan Semiconductor Manufacturing Company, Ltd. System and method for an improved fine pitch joint
US20160148889A1 (en) * 2012-12-28 2016-05-26 Taiwan Semiconductor Manufacturing Company, Ltd. System and Method for an Improved Fine Pitch Joint
US10015888B2 (en) 2013-02-15 2018-07-03 Taiwan Semiconductor Manufacturing Company, Ltd. Interconnect joint protective layer apparatus and method
US9698118B2 (en) * 2013-03-07 2017-07-04 Taiwan Semiconductor Manufacturing Company, Ltd. Method and apparatus for connecting packages onto printed circuit boards
US20160111392A1 (en) * 2013-03-07 2016-04-21 Taiwan Semiconductor Manufacturing Company, Ltd. Method and Apparatus for Connecting Packages onto Printed Circuit Boards
US10068873B2 (en) 2013-03-07 2018-09-04 Taiwan Semiconductor Manufacturing Company, Ltd. Method and apparatus for connecting packages onto printed circuit boards
US11043463B2 (en) 2013-03-11 2021-06-22 Taiwan Semiconductor Manufacturing Company, Ltd. Interconnect structures and methods of forming same
US10262964B2 (en) 2013-03-11 2019-04-16 Taiwan Semiconductor Manufacturing Company, Ltd. Interconnect structures and methods of forming same
US9935070B2 (en) 2013-03-11 2018-04-03 Taiwan Semiconductor Manufacturing Company, Ltd. Interconnect structures and methods of forming same
US10714442B2 (en) 2013-03-11 2020-07-14 Taiwan Semiconductor Manufacturing Company, Ltd. Interconnect structures and methods of forming same
US9589862B2 (en) 2013-03-11 2017-03-07 Taiwan Semiconductor Manufacturing Company, Ltd. Interconnect structures and methods of forming same
US9673160B2 (en) 2013-03-12 2017-06-06 Taiwan Semiconductor Manufacturing Company, Ltd. Packaging devices, methods of manufacture thereof, and packaging methods
US9576872B2 (en) * 2013-12-18 2017-02-21 Infineon Technologies Ag Semiconductor devices and methods for manufacturing semiconductor devices
US20150170987A1 (en) * 2013-12-18 2015-06-18 Infineon Technologies Ag Semiconductor Devices and Methods for Manufacturing Semiconductor Devices
US11193953B2 (en) * 2014-01-07 2021-12-07 International Business Machines Corporation 3D chip testing through micro-C4 interface
US20170034903A1 (en) * 2015-07-29 2017-02-02 Cyntec Co., Ltd. Electronic module having electromagnetic shielding structure and manufacturing method thereof
US10531558B2 (en) * 2015-07-29 2020-01-07 Cyntec Co., Ltd. Electronic module having electromagnetic shielding structure and manufacturing method thereof
KR20170048731A (en) * 2015-10-27 2017-05-10 엘지이노텍 주식회사 Light emitting device package, manufacturing method thereof and light system having the same
KR102464324B1 (en) 2015-10-27 2022-11-09 쑤저우 레킨 세미컨덕터 컴퍼니 리미티드 Light emitting device package, manufacturing method thereof and light system having the same
US9892962B2 (en) 2015-11-30 2018-02-13 Taiwan Semiconductor Manufacturing Company, Ltd. Wafer level chip scale package interconnects and methods of manufacture thereof
US20170241604A1 (en) * 2016-02-24 2017-08-24 Hyundai Motor Company Copper clad laminate for vehicle led lamp, printed circuit board including the same, and manufacturing method thereof
US9872385B2 (en) * 2016-02-24 2018-01-16 Hyundai Motor Company Copper clad laminate, printed circuit board including the same, and manufacturing method of the same
US9970617B2 (en) * 2016-02-24 2018-05-15 Hyundai Motor Company Copper clad laminate for vehicle LED lamp, printed circuit board including the same, and manufacturing method thereof
US20210257226A1 (en) * 2017-11-17 2021-08-19 Micron Technology, Inc. Semiconductor device with a multi-layered encapsulant and associated systems, devices, and methods
US11955346B2 (en) * 2017-11-17 2024-04-09 Micron Technology, Inc. Semiconductor device with a multi-layered encapsulant and associated systems, devices, and methods
US11904669B2 (en) 2017-12-08 2024-02-20 Hyundai Motor Company Hemming structure and hemming method for hybrid-type door
CN109910570A (en) * 2017-12-13 2019-06-21 现代自动车株式会社 The binding structure of mixed type car door
US11054683B2 (en) * 2018-12-18 2021-07-06 Wuhan China Star Optoelectronics Technology Co., Ltd. Flexible display panel and preparing method thereof
CN112885825A (en) * 2021-01-21 2021-06-01 Tcl华星光电技术有限公司 LED panel and preparation method thereof

Also Published As

Publication number Publication date
US6399426B1 (en) 2002-06-04

Similar Documents

Publication Publication Date Title
US6399426B1 (en) Semiconductor flip-chip package and method for the fabrication thereof
US6335571B1 (en) Semiconductor flip-chip package and method for the fabrication thereof
US6518677B1 (en) Semiconductor flip-chip package and method for the fabrication thereof
US6670264B2 (en) Method of making electrode-to-electrode bond structure and electrode-to-electrode bond structure made thereby
US7047633B2 (en) Method of using pre-applied underfill encapsulant
US6774497B1 (en) Flip-chip assembly with thin underfill and thick solder mask
US6610559B2 (en) Integrated void-free process for assembling a solder bumped chip
US5808874A (en) Microelectronic connections with liquid conductive elements
US5274913A (en) Method of fabricating a reworkable module
US7900809B2 (en) Solder interconnection array with optimal mechanical integrity
US6927095B2 (en) Low cost and compliant microelectronic packages for high I/O and fine pitch
CN100550329C (en) Semiconductor packages is connected to method on the printed substrate
JP3450236B2 (en) Semiconductor device and manufacturing method thereof
KR20040103780A (en) Semiconductor device and method of manufacturing the same
US20050028361A1 (en) Integrated underfill process for bumped chip assembly
JP2003258034A (en) Method for manufacturing multilayer wiring base and multilayer wiring base
KR20070076505A (en) Foamable underfill encapsulant
US20010013655A1 (en) Methods of making microelectronic connections with liquid conductive elements
JP3951903B2 (en) Semiconductor device and method for manufacturing semiconductor device package

Legal Events

Date Code Title Description
STCF Information on status: patent grant

Free format text: PATENTED CASE

AS Assignment

Owner name: AGUILA TECHNOLOGIES, INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CAPOTE, MIGUEL ALBERT;REEL/FRAME:014734/0117

Effective date: 20031113

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: CREATIVE ELECTRON, INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:AGUILA TECHNOLOGIES, INC.;REEL/FRAME:022068/0770

Effective date: 20081107

Owner name: CREATIVE ELECTRON, INC.,CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:AGUILA TECHNOLOGIES, INC.;REEL/FRAME:022068/0770

Effective date: 20081107

FPAY Fee payment

Year of fee payment: 8

AS Assignment

Owner name: TESSERA INTELLECTUAL PROPERTIES, INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CREATIVE ELECTRON, INC.;REEL/FRAME:023802/0565

Effective date: 20091116

AS Assignment

Owner name: INVENSAS CORPORATION, CALIFORNIA

Free format text: CHANGE OF NAME;ASSIGNOR:TESSERA INTELLECTUAL PROPERTIES, INC.;REEL/FRAME:026423/0286

Effective date: 20110425

FPAY Fee payment

Year of fee payment: 12

AS Assignment

Owner name: ROYAL BANK OF CANADA, AS COLLATERAL AGENT, CANADA

Free format text: SECURITY INTEREST;ASSIGNORS:INVENSAS CORPORATION;TESSERA, INC.;TESSERA ADVANCED TECHNOLOGIES, INC.;AND OTHERS;REEL/FRAME:040797/0001

Effective date: 20161201

AS Assignment

Owner name: PHORUS, INC., CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001

Effective date: 20200601

Owner name: INVENSAS BONDING TECHNOLOGIES, INC. (F/K/A ZIPTRONIX, INC.), CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001

Effective date: 20200601

Owner name: INVENSAS CORPORATION, CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001

Effective date: 20200601

Owner name: TESSERA, INC., CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001

Effective date: 20200601

Owner name: DTS, INC., CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001

Effective date: 20200601

Owner name: DTS LLC, CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001

Effective date: 20200601

Owner name: IBIQUITY DIGITAL CORPORATION, MARYLAND

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001

Effective date: 20200601

Owner name: TESSERA ADVANCED TECHNOLOGIES, INC, CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001

Effective date: 20200601

Owner name: FOTONATION CORPORATION (F/K/A DIGITALOPTICS CORPORATION AND F/K/A DIGITALOPTICS CORPORATION MEMS), CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001

Effective date: 20200601