US20020001221A1 - Load-less four-transistor memory cell - Google Patents

Load-less four-transistor memory cell Download PDF

Info

Publication number
US20020001221A1
US20020001221A1 US09/894,177 US89417701A US2002001221A1 US 20020001221 A1 US20020001221 A1 US 20020001221A1 US 89417701 A US89417701 A US 89417701A US 2002001221 A1 US2002001221 A1 US 2002001221A1
Authority
US
United States
Prior art keywords
memory cell
insulation film
mis transistors
gate insulation
access
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/894,177
Other versions
US6442062B2 (en
Inventor
Shingo Hashimoto
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Renesas Electronics Corp
Original Assignee
NEC Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NEC Corp filed Critical NEC Corp
Assigned to NEC CORPORATION reassignment NEC CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HASHIMOTO, SHINGO
Publication of US20020001221A1 publication Critical patent/US20020001221A1/en
Priority to US10/212,658 priority Critical patent/US6514823B2/en
Application granted granted Critical
Publication of US6442062B2 publication Critical patent/US6442062B2/en
Assigned to NEC ELECTRONICS CORPORATION reassignment NEC ELECTRONICS CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: NEC CORPORATION
Assigned to RENESAS ELECTRONICS CORPORATION reassignment RENESAS ELECTRONICS CORPORATION CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: NEC ELECTRONICS CORPORATION
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/41Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/41Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger
    • G11C11/412Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger using field-effect transistors only
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B10/00Static random access memory [SRAM] devices

Definitions

  • the present invention relates to a load-less four-transistor memory cell and a method for fabricating the same. More particularly, the present invention relates to a memory cell in a semiconductor memory device which is capable of realizing a stable and high-speed memory cell operation, and which can be suitably used as a SRAM (Static Random Access Memory).
  • SRAM Static Random Access Memory
  • DRAMs Dynamic Random Access Memories
  • SRAMs Dynamic Random Access Memories
  • ROMs Read Only Memories
  • each memory cell is composed of two elements, i.e., a MIS (Metal Insulator Semiconductor) transistor, such as MOS (Metal Oxide Semiconductor) transistor, and a storage capacitor. Therefore, a DRAM has advantages such as a high degree of integration and a high cost performance.
  • MIS Metal Insulator Semiconductor
  • MOS Metal Oxide Semiconductor
  • a SRAM has advantages such as a high operating speed and a lower power dissipation as compared to the DRAM.
  • each memory cell is typically composed of six transistors, or four transistors and two resistive loads.
  • a SRAM is not suitable for realizing a high degree of integration due to such a large number of elements per memory cell.
  • a SRAM includes a flip flop circuit or latch circuit and a pair of access transistors connected to the flip flop circuit, and the flip flop circuit is typically a combination of two inverter circuits connected in a positive feed-back loop.
  • An inverter circuit can be obtained as either a combination of an N-channel MOS transistor (referred to as an “NMOS transistor”) and a P-channel MOS transistor (referred to as a “PMOS transistor”), or a combination of an NMOS transistor and a resistive load.
  • NMOS transistor N-channel MOS transistor
  • PMOS transistor P-channel MOS transistor
  • a memory cell of a SRAM including six transistors is called a “full-CMOS memory cell” because the transistors are CMOS transistors, and is called herein full-CMOS six-transistor memory cell.
  • This type of SRAM is the largest among various types of SRAMs in terms of the area occupied by a single memory cell.
  • a memory cell of a SRAM including four transistors and two resistive loads uses MOS transistors while providing the resistive loads above the MOS transistors, thereby reducing the total area to be occupied by the six elements. Therefore, the area required for one memory cell is smaller than that of a six-transistor memory cell.
  • Such a load-less four-transistor memory cell includes a pair of drive transistors (NMOS transistors) and a pair of access transistors (PMOS transistors), wherein no load element is connected to the storage node of the drive transistor.
  • NMOS transistors drive transistors
  • PMOS transistors access transistors
  • FIGS. 1A, 1B, 2 A and 2 B are circuit diagrams illustrating the full-CMOS six-transistor memory cell and the load-less four-transistor memory cell, respectively
  • FIGS. 2A and 2B are diagrams illustrating the operations of the six-transistor memory cell and the four-transistor memory cell, respectively.
  • the six-transistor memory cell includes a total of six transistors, i.e., a pair of drive transistors N 11 and N 12 (NMOS transistors), a pair of load transistors P 11 and P 12 (PMOS transistors), and a pair of access transistors or transfer transistors N 13 and N 14 (NMOS transistors).
  • the six-transistor memory cell operates as follows during a data retaining operation or a standby mode. As illustrated in FIG. 2A, the drive transistor N 11 and the access transistor N 13 are OFF whereas the load transistor P 11 is ON to maintain the storage node 11 at a high level, after data “1” is written to the six-transistor memory cell.
  • the load-less four-transistor memory cell includes a total of four transistors, i.e., a pair of drive transistors N 15 and N 16 (NMOS transistors), and a pair of access transistors P 13 and P 14 (PMOS transistors).
  • NMOS transistors a pair of drive transistors N 15 and N 16
  • PMOS transistors a pair of access transistors P 13 and P 14
  • the load-less four-transistor memory cell operates as follows during a data retaining operation. As illustrated in FIG. 2B, the drive transistor N 15 and the access transistor P 13 are OFF when the storage node 13 is at a high level, i.e., after data “1” is written to the load-less four-transistor memory cell.
  • An advantage of the load-less four-transistor memory cell is that it eliminates the need for providing load elements that are generally connected to the storage nodes of the drive transistors, thereby simplifying the structure of the memory cell.
  • FIG. 3 is a top plan view of the conventional load-less four-transistor memory cell
  • FIG. 4 is a sectional view of the conventional load-less four-transistor memory cell taken along line A-A′ of FIG. 3.
  • the conventional load-less fourtransistor memory cell includes a pair of drive transistors N 15 and N 16 having a pair of storage nodes 13 and 14 , and a pair of access transistors P 13 and P 14 for connecting the digit lines D 13 and D 14 to the storage nodes 13 and 14 .
  • the drain of the access transistor P 13 is connected to the storage node 13 , and is further connected to the gate electrode 20 of the drive transistor N 15 via the storage node 13 .
  • the diffused region (drain) of the drive transistor N 15 is connected to the gate electrode of the drive transistor N 16 whereas the diffused region (drain) of the drive transistor N 16 is connected to the gate electrode of the drive transistor N 15 and to the storage node 14 .
  • FIGS. 5A to 5 E show, at the section along line A-A′ of FIG. 3, consecutive steps of fabrication of the conventional load-less four-transistor memory cell.
  • a device isolation trench 21 is formed in a predetermined region of a semiconductor substrate 20 by using a conventional selective oxidization method or a trench isolation technique. Subsequently, a gate insulation film 22 made of silicon oxide (SiO 2 ) is formed in a region other than the device isolation trench 21 by using an oxidization technique.
  • gate electrodes 18 and l 9 are formed in predetermined locations by using a CVD technique and a photolithographic technique.
  • a well formation step or an ion injection step for controlling the threshold voltage of the transistor may be performed prior to the gate electrode formation step.
  • an interlayer dielectric film 24 e.g., an oxide film, is formed across the entire surface of the semiconductor substrate 20 , and contact holes 25 are formed at predetermined positions by a photolithographic technique and an etching technique.
  • contact plugs 26 are formed in the contact holes 25 by using a CVD technique and an etching technique.
  • an interconnect layer 27 is formed, thereby completing a sequence of fabrication steps.
  • one or more additional wiring layers may optionally be formed so as to provide multi-layer interconnection structure.
  • the four-transistor memory cell described in Japanese Patent Laid-Open Publication No. 6-104405 eliminates the need for provision of the resistive loads.
  • an intermediate potential is applied to the gate of the access transistor so that the access transistor operates as a load resistance during a standby mode of the memory cell. This is achieved by intentionally increasing the OFF-current of the access transistor.
  • the threshold voltage of the drive transistor is set to be greater than the absolute value of the threshold voltage of the access transistor so as to enable an excellent cell operation during the standby mode. This is because the magnitude of the OFF-current (leakage current) of the drive transistor, or a typical transistor, varies in reverse proportion to the threshold voltage. In other words, the greater the threshold voltage, the smaller the OFF-current flowing from the storage node of the memory cell.
  • the access transistor used as a load transistor causes some restrictions on the operation of the memory cell, as detailed below.
  • cell ratio i.e., the current driveability ratio between the drive transistor and the access MOS transistor, should be higher for achieving the operational stability of a memory cell.
  • the cell ratio is generally expressed by the current driveability of the drive transistor divided by the current driveability of the access transistor.
  • the reduction in the threshold voltage of the access transistor (which causes an increase in the current driveability therefor) in the load-less four-transistor memory cell as described above results in an increase in the threshold voltage of the drive transistor (i.e., a reduction in the current driveability therefor). This decreases the cell ratio.
  • the current driveability as used herein means the magnitude of the ON-current of the transistor.
  • the current driveability of the access transistor may be reduced by, for example, reducing the width thereof, or the current driveability of the drive transistor may be increased by, for example, increasing the transistor width thereof.
  • the present invention provides, in a first aspect thereof, a memory cell in a semiconductor memory device, including a pair of drive MIS transistors having a first conductivity type, the drive MIS transistors forming a data latch for storing data on a pair of storage nodes, and a pair of access MIS transistors having a second conductivity type, the access MIS transistors responding to an access signal to transfer data between the data storage nodes and a pair of signal lines, each of the drive MIS transistors including a first gate insulation film having a thickness smaller than a thickness of a second gate insulation film of each of the access MIS transistors.
  • the present invention also provides, in a second aspect thereof, a method for forming a memory cell having a pair of drive MIS transistors having a first conductivity type and a pair of access MIS transistors having a second conductivity type, the method comprising the steps of: separating a region of a semiconductor substrate into a plurality of device areas, forming a first gate insulation film on the device areas, selectively removing the first gate insulation film from some of the device areas, forming a second insulation film on the gate first insulation film and on the some of the device areas, and forming the drive MIS transistors each having a gate on the second gate insulation film and the access MIS transistors each having a gate on a combination of the first and second gate insulation films.
  • the drive transistors have gate insulation films having smaller thickness compared to the gate insulation films of the access transistors, it is possible to realize a stable and high-speed memory cell operation while eliminating the need for load elements, without increasing the memory cell size.
  • FIGS. 1A and 1B are circuit diagrams illustrating a six-transistor memory cell and a load-less four-transistor memory cell, respectively;
  • FIGS. 2A and 2B are diagrams illustrating operations of the six-transistor memory cell and the load-less four-transistor memory cell, respectively;
  • FIG. 3 is a top plan view of the elements of the conventional load-less four-transistor memory cell
  • FIG. 4 is a sectional view illustrating the conventional load-less four-transistor memory cell, and taken along line A-A′ of FIG. 3;
  • FIGS. 5A to 5 E are sectional views, taken along line A-A′ of FIG. 3, sequentially illustrating consecutive steps in the process of fabrication of the conventional load-less four-transistor memory cell;
  • FIG. 6 is a top plan view illustrating an arrangement of elements of a semiconductor memory device according to a first embodiment of the present invention
  • FIG. 7 is a sectional view illustrating the semiconductor memory device of FIG. 6 and taken along line B-B′ of FIG. 6;
  • FIG. 8 is a graph illustrating the relationship between the gate voltage Vgs and the drain current ID, with the thickness of the gate insulation film being a parameter;
  • FIGS. 9A to 9 E are sectional views taken along line B-B′ of FIG. 6, sequentially illustrating consecutive steps in the process of fabrication of the semiconductor memory device of FIG. 6 according to a first example of the method of the present invention.
  • FIGS. 10A to 10 D are sectional views taken along line B-B′ of FIG. 8, sequentially illustrating consecutive steps in the process of fabrication of the semiconductor memory device of FIG. 6 according to a second example of the method of the present invention.
  • a memory cell in a semiconductor memory device includes four transistors formed on a silicon substrate 20 , and no resistive load thereon.
  • the circuit configuration is identical to that shown in FIG. 1B. More specifically, the memory cell includes a pair of drive nMOS transistors N 15 and N 16 having a pair of storage nodes 13 and 14 , and a pair of access pMOS transistors P 13 and P 14 .
  • the access transistor P 13 (P 14 ) has a source connected to a digit line D 13 (D 14 ), a drain connected to the drain of the drive transistor N 15 (N 16 ) and the gate of drive transistor N 16 (N 15 ) through the storage node 13 ( 14 ), and a gate connected to the word line W 1 .
  • the source of the drive transistor N 15 (N 16 ) is connected to the ground.
  • the semiconductor memory device includes an array of such memory cells.
  • the drive transistors N 15 and N 16 have gate insulation films 30 A and 31 A, respectively, overlying channel regions; and access transistors P 13 and P 14 have gate insulation films 30 B and 31 B, respectively, overlying channel regions.
  • the storage node 13 ( 14 ) connects together the drain of the access transistor P 13 (P 14 ), the gate of the drive transistor N 16 (N 15 ) and the drain of the drive transistor N 15 (N 16 ).
  • the thickness of the gate insulation films 19 of the drive transistors N 15 and N 16 is smaller than the thickness of the gate insulation films 18 of the access transistors P 13 and P 14 by a range between 0.5 nm and 2.0 nm.
  • the drain of the access transistor P 13 is connected through the contact plug 26 to the storage node 13 and to the gate electrode of the drive transistor N 16 , and connected to the drive transistor N 15 through the contact plug 26 .
  • the OFF current of the MOS transistor varies in reverse proportion to the threshold voltage thereof. Moreover, the OFF-current of the MOS transistor is largely dependent upon the sub-threshold characteristics thereof, particularly upon the sub-threshold coefficient (Sub-threshold Swing or S-coefficient).
  • the sub-threshold coefficient represents a characteristic of the drain current for a low gate voltage, and is defined as a gate voltage that is necessary for increasing the drain current by an order of magnitude.
  • FIG. 8 depicts the relationship between the gate voltage and the drain current, with the thickness of the insulation film being as a parameter.
  • the graph illustrates the sub-threshold characteristics S 1 , S 2 and S 3 of the drain current Id and the gate voltage Vds for three different gate oxide films having different thicknesses T 1 , T 2 T 3 wherein T 1 ⁇ T 2 ⁇ T 3 .
  • the sub-threshold coefficients S 1 , S 2 and S 3 correspond to the thickness T 1 , T 2 and T 3 , respectively, of the gate insulation film.
  • the three transistors have substantially the same dimensions.
  • a smaller thickness of the gate oxide film provides a smaller sub-threshold coefficient S and a smaller OFF-current of the MOS transistor, the OFF-current being the drain current at a gate voltage of zero volt with respect to the source potential.
  • a larger thickness of the gate insulation film provides a larger sub-threshold coefficient and a larger OFF-current.
  • the OFF-current of the access transistor can be increased to be larger than the current of the drive transistor by increasing the thickness of the gate oxide film of the access transistor (PMOS transistor), without having to change the dimensions of the transistors used.
  • PMOS transistor gate oxide film of the access transistor
  • a semiconductor memory device has a configuration such that the each access transistor in the four-transistor memory cell has a gate insulation film having a larger thickness.
  • the larger thickness of the gate insulation film of the access transistor allows a In higher voltage to be applied thereto, and thus allows a stable and higher speed operation without increasing the memory cell size for the load-less four-transistor memory cell.
  • FIGS. 9A to 9 E are sectional views taken along line B-B′ of FIG. 6, sequentially illustrating the consecutive steps for fabrication of the memory cell of FIG. 6.
  • a device isolation trench 21 is formed in predetermined regions of a semiconductor substrate 20 by using a conventional selective oxidization method or a trench isolation technique. Subsequently, a first gate insulation film 22 a made of silicon oxide (SiO 2 ) is formed in a region other than the device isolation trench 21 by using an oxidization technique.
  • a resist mask 28 is formed by using a photolithographic technique.
  • the resist mask 28 is selectively removed so as to expose the memory cell region while covering at least a region where the access transistor is to be formed later.
  • the resist mask 28 may be formed in regions other than the memory cell region.
  • the exposed portion of the first gate insulation film 22 a is selectively removed by using the resist mask 28 as an etching mask, and then the resist mask 28 is removed.
  • a second gate insulation film 22 b and a third gate insulation film 22 c are formed on the main surface of the semiconductor substrate 20 by using an oxidization technique.
  • the third gate insulation film 22 c is obtained by further oxidizing the first gate insulation film 22 a .
  • the thicknesses of the gate insulation films have the following relationship: thickness of third gate insulation film 22 c > thickness of first gate insulation film 22 a thickness of second gate insulation film 22 b.
  • a gate electrode 23 is formed in a predetermined region by using a CVD technique and a photolithographic technique.
  • a well formation step for forming the well 20 a in the substrate 20 for receiving therein the drive transistors or an ion injection step for controlling the threshold voltage of the transistors may be performed prior to the gate electrode formation step.
  • an interlayer dielectric film 24 e.g., an oxide film, is formed across the entire surface of the semiconductor substrate 20 , and a contact plug 26 is formed in a predetermined location. Finally, an interconnect layer 27 is formed, thereby completing a sequence of fabrication steps.
  • one or more additional interconnect layers may be formed so as to provide multi-layer interconnection structure.
  • FIGS. 10A to 10 D are sectional views taken along line B-B′ of FIG. 6, sequentially illustrating consecutive steps in the process for fabrication.
  • a device isolation trench 21 is formed in a predetermined region of a semiconductor substrate 20 by using a conventional selective oxidization method or a trench isolation technique.
  • a first gate insulation film 22 a made of an oxide film (SiO 2 ) is formed in a region other than the device isolation trench 21 by using an oxidization technique.
  • a resist mask 28 is formed by using a photolithographic technique.
  • the resist mask 28 is selectively removed so as to expose the memory cell region while covering at least a region where the access transistor is to be formed later.
  • the resist mask 28 may be formed in regions other than the memory cell region.
  • elements which inhibit or suppress the growth of an insulation film such as N 2 29, is ion-implanted into a predetermined region.
  • N 2 is used in the second method of the present embodiment, the elements may be any other elements so long as they inhibit or suppress the growth of the insulation film.
  • Si, O 2 , Ta, etc. can be used instead of N 2 .
  • the resist mask 28 is removed.
  • a second gate insulation film 22 b and a third gate insulation film 22 c are formed on the main surface of the semiconductor substrate 20 by using an oxidization technique.
  • the third gate insulation film 22 c and the second gate Go insulation film 22 b are obtained by further oxidizing the first gate insulation film 22 a.
  • the thickness of the second gate insulation film 22 b is preferably smaller than the thickness of the third gate insulation film 22 c.
  • the thicknesses of the gate insulation films have the following relationship: thickness of the third gate insulation film 22 c > 0 thickness of the second gate insulation film 22 b thickness of the first gate insulation film 22 a.
  • a gate electrode 23 is formed in a predetermined region by using a CVD technique and a photolithographic technique.
  • a well formation step for forming wells 22 b in the semiconductor substrate 20 for receiving therein the access transistors or an ion injection step for controlling the threshold voltage of the MOS transistors may be performed prior to the gate electrode formation step.
  • an interlayer dielectric film 24 e.g., an oxide film, is formed across the entire surface of the semiconductor substrate 20 , and a contact plug 26 is formed in a predetermined location. Finally, an interconnect layer 27 is formed, thereby completing a sequence of fabrication steps.
  • one or more additional interconnect layers may optionally be formed so as to provide multi-layer interconnection structure.
  • the thickness of the gate insulation film of the pair of access MOS transistors is larger than that of the gate insulation film of the pair of drive transistors.
  • the OFF-current of the access MOS transistor is increased, so that a voltage greater than that applied to the gate electrode of the drive transistor can be applied to the gate electrode of the access MOS transistor, thereby facilitating a high-speed operation.
  • the present invention provides an advantageous effect that it is possible to realize a stable and high-speed memory cell operation while eliminating the need for load elements, without increasing the memory cell size.

Abstract

A memory cell has a pair of n-ch drive MOS transistors, a pair of p-ch access MOS transistors. The access MOS transistor supply electric charge to storage nodes of the drive MOS transistors without using a resistive load. The gate insulation films of the drive MOS transistors have a thickness lower than the thickness of the gate insulation films of the access MOS transistors for achieving stable and high-speed operation of the memory cell.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention [0001]
  • The present invention relates to a load-less four-transistor memory cell and a method for fabricating the same. More particularly, the present invention relates to a memory cell in a semiconductor memory device which is capable of realizing a stable and high-speed memory cell operation, and which can be suitably used as a SRAM (Static Random Access Memory). [0002]
  • 2. Description of the Related Art [0003]
  • Semiconductor memory devices are generally classified into three types including DRAMs (Dynamic Random Access Memories), SRAMs, and ROMs (Read Only Memories). [0004]
  • In a DRAM, each memory cell is composed of two elements, i.e., a MIS (Metal Insulator Semiconductor) transistor, such as MOS (Metal Oxide Semiconductor) transistor, and a storage capacitor. Therefore, a DRAM has advantages such as a high degree of integration and a high cost performance. [0005]
  • A SRAM, on the other hand, has advantages such as a high operating speed and a lower power dissipation as compared to the DRAM. However, in a SRAM, each memory cell is typically composed of six transistors, or four transistors and two resistive loads. Thus, it has be considered that a SRAM is not suitable for realizing a high degree of integration due to such a large number of elements per memory cell. [0006]
  • Basically, a SRAM includes a flip flop circuit or latch circuit and a pair of access transistors connected to the flip flop circuit, and the flip flop circuit is typically a combination of two inverter circuits connected in a positive feed-back loop. [0007]
  • An inverter circuit can be obtained as either a combination of an N-channel MOS transistor (referred to as an “NMOS transistor”) and a P-channel MOS transistor (referred to as a “PMOS transistor”), or a combination of an NMOS transistor and a resistive load. [0008]
  • A memory cell of a SRAM including six transistors is called a “full-CMOS memory cell” because the transistors are CMOS transistors, and is called herein full-CMOS six-transistor memory cell. This type of SRAM is the largest among various types of SRAMs in terms of the area occupied by a single memory cell. [0009]
  • On the other hand, a memory cell of a SRAM including four transistors and two resistive loads uses MOS transistors while providing the resistive loads above the MOS transistors, thereby reducing the total area to be occupied by the six elements. Therefore, the area required for one memory cell is smaller than that of a six-transistor memory cell. [0010]
  • However, production of the memory cell having resistive loads, as compared to that of a six-transistor memory cell, requires additional fabrication steps for forming the resistive loads because the resistive loads are generally formed on a polycrystalline silicon film. [0011]
  • It is also necessary to connect those elements with one another, thereby complicating the structure of the memory cell. Moreover, it is believed that it is more difficult to realize a low-voltage operation by the memory cell having the resistive loads compared to the full-CMOS six-transistor memory cell due to a large time constant of the resistive loads. [0012]
  • In recent years, there is a particular demand in the market for a SRAM capable of operating at a lower source voltage, i.e., at a low power dissipation. Accordingly, full-CMOS memory cells are more widely used than the memory cells having resistive loads despite of their smaller chip area. [0013]
  • Recently, a SRAM using full-CMOS memory cells that only require four transistors and do not have any resistive load was proposed in the art, as described in Japanese Patent Laid-Open Publication Nos. 7-302847 and 6-104405. This type of memory cell is called hereinafter load-less four-transistor memory cell (full-CMOS four transistor) memory cell, or simply four-transistor memory cell. [0014]
  • Such a load-less four-transistor memory cell includes a pair of drive transistors (NMOS transistors) and a pair of access transistors (PMOS transistors), wherein no load element is connected to the storage node of the drive transistor. [0015]
  • The structure and the operation of the conventional six-transistor memory cell and those of the conventional four-transistor memory cell will now be described in detail with reference to FIGS. 1A, 1B, [0016] 2A and 2B. FIGS. 1A and 1B are circuit diagrams illustrating the full-CMOS six-transistor memory cell and the load-less four-transistor memory cell, respectively, and FIGS. 2A and 2B are diagrams illustrating the operations of the six-transistor memory cell and the four-transistor memory cell, respectively.
  • As illustrated in FIG. 1A, the six-transistor memory cell includes a total of six transistors, i.e., a pair of drive transistors N[0017] 11 and N12 (NMOS transistors), a pair of load transistors P11 and P12 (PMOS transistors), and a pair of access transistors or transfer transistors N13 and N14 (NMOS transistors).
  • The six-transistor memory cell operates as follows during a data retaining operation or a standby mode. As illustrated in FIG. 2A, the drive transistor N[0018] 11 and the access transistor N13 are OFF whereas the load transistor P11 is ON to maintain the storage node 11 at a high level, after data “1” is written to the six-transistor memory cell.
  • In this state, if the load transistor P[0019] 11 were OFF, the storage node 11 gradually loses its charge, thereby lowering the potential thereof, due to a junction leakage current or a leakage current through the drive transistor N11. The potential of the storage node 11 is maintained at the high level due to the charge by a current flowing from the Vcc source line via the load transistor P11.
  • When the access transistor N[0020] 13 is turned ON following the state as described above, a current flows from the storage node 11 to the digit line D11, thereby allowing the stored data to be read out to the digit lines or signal lines.
  • Next, the configuration and the operation of the load-less fourtransistor memory cell will be described. As illustrated in FIG. 1B, the load-less four-transistor memory cell includes a total of four transistors, i.e., a pair of drive transistors N[0021] 15 and N16 (NMOS transistors), and a pair of access transistors P13 and P14 (PMOS transistors). A major difference between the load-less four-transistor memory cell and the six-transistor memory cell, beside the difference in the number of elements, is that the access transistors P13 and P14 of the load-less four-transistor memory cell are PMOS transistors and supplies leakage current therethrough.
  • More specifically, the load-less four-transistor memory cell operates as follows during a data retaining operation. As illustrated in FIG. 2B, the drive transistor N[0022] 15 and the access transistor P13 are OFF when the storage node 13 is at a high level, i.e., after data “1” is written to the load-less four-transistor memory cell.
  • In this state, without the leakage current through the access transistor P[0023] 13, as stated in the case of the six-transistor memory cell, the potential of the storage node 13 gradually decreases due to a junction leakage current or a leakage current through the drive transistor N15. While the load-less four-transistor memory cell has no dedicated load element for supplying a current to the storage node 13, the OFF-current (or junction leakage current) of the access transistor P13 flows to the storage node 13 to thereby compensate for the charge loss from the storage node 13.
  • When the access transistor P[0024] 13 is turned ON after the state as described above, a current flows from the storage node 13 to the digit line D13, thereby allowing the stored data to be read out.
  • In order for the load-less four-transistor memory cell to operate, it is necessary that the OFF-current (leakage current) of the access transistor P[0025] 13 or P14 (PMOS transistor) is greater than the OFF-current of the drive transistor N15 or N16 (NMOS transistor).
  • An advantage of the load-less four-transistor memory cell is that it eliminates the need for providing load elements that are generally connected to the storage nodes of the drive transistors, thereby simplifying the structure of the memory cell. [0026]
  • Next, the structure of the conventional load-less four-transistor memory cell will be described in more detail with reference to FIGS. 3 and 4. FIG. 3 is a top plan view of the conventional load-less four-transistor memory cell, and FIG. 4 is a sectional view of the conventional load-less four-transistor memory cell taken along line A-A′ of FIG. 3. [0027]
  • As illustrated in FIG. 4, the conventional load-less fourtransistor memory cell includes a pair of drive transistors N[0028] 15 and N16 having a pair of storage nodes 13 and 14, and a pair of access transistors P13 and P14 for connecting the digit lines D13 and D14 to the storage nodes 13 and 14.
  • The drain of the access transistor P[0029] 13 is connected to the storage node 13, and is further connected to the gate electrode 20 of the drive transistor N15 via the storage node 13. The diffused region (drain) of the drive transistor N15 is connected to the gate electrode of the drive transistor N16 whereas the diffused region (drain) of the drive transistor N16 is connected to the gate electrode of the drive transistor N15 and to the storage node 14.
  • Next, a method for fabricating the conventional load-less four-transistor memory cell will be described with reference to FIGS. 5A to [0030] 5E, which show, at the section along line A-A′ of FIG. 3, consecutive steps of fabrication of the conventional load-less four-transistor memory cell.
  • First, as illustrated in FIG. 5A, a [0031] device isolation trench 21 is formed in a predetermined region of a semiconductor substrate 20 by using a conventional selective oxidization method or a trench isolation technique. Subsequently, a gate insulation film 22 made of silicon oxide (SiO2) is formed in a region other than the device isolation trench 21 by using an oxidization technique.
  • Then, as illustrated in FIG. 5B, [0032] gate electrodes 18 and l9 are formed in predetermined locations by using a CVD technique and a photolithographic technique. A well formation step or an ion injection step for controlling the threshold voltage of the transistor may be performed prior to the gate electrode formation step.
  • Then, as illustrated in FIG. 5C, an [0033] interlayer dielectric film 24, e.g., an oxide film, is formed across the entire surface of the semiconductor substrate 20, and contact holes 25 are formed at predetermined positions by a photolithographic technique and an etching technique.
  • Then, as illustrated in FIG. 5D, contact plugs [0034] 26 are formed in the contact holes 25 by using a CVD technique and an etching technique.
  • Finally, as illustrated in FIG. 5E, an [0035] interconnect layer 27 is formed, thereby completing a sequence of fabrication steps.
  • As for the connection among the various elements, one or more additional wiring layers may optionally be formed so as to provide multi-layer interconnection structure. [0036]
  • The four-transistor memory cell described in Japanese Patent Laid-Open Publication No. 6-104405 eliminates the need for provision of the resistive loads. In order to hold the data stored in the memory cell, an intermediate potential is applied to the gate of the access transistor so that the access transistor operates as a load resistance during a standby mode of the memory cell. This is achieved by intentionally increasing the OFF-current of the access transistor. [0037]
  • In Japanese Patent Laid-Open Publication No. [0038] 10-346149, the threshold voltage of the drive transistor is set to be greater than the absolute value of the threshold voltage of the access transistor so as to enable an excellent cell operation during the standby mode. This is because the magnitude of the OFF-current (leakage current) of the drive transistor, or a typical transistor, varies in reverse proportion to the threshold voltage. In other words, the greater the threshold voltage, the smaller the OFF-current flowing from the storage node of the memory cell.
  • In the conventional load-less four-transistor memory cell, the access transistor used as a load transistor causes some restrictions on the operation of the memory cell, as detailed below. [0039]
  • It is generally known that a so-called “cell ratio”, i.e., the current driveability ratio between the drive transistor and the access MOS transistor, should be higher for achieving the operational stability of a memory cell. The cell ratio is generally expressed by the current driveability of the drive transistor divided by the current driveability of the access transistor. [0040]
  • The reduction in the threshold voltage of the access transistor (which causes an increase in the current driveability therefor) in the load-less four-transistor memory cell as described above results in an increase in the threshold voltage of the drive transistor (i.e., a reduction in the current driveability therefor). This decreases the cell ratio. The current driveability as used herein means the magnitude of the ON-current of the transistor. [0041]
  • In order to avoid the reduction of the cell ratio, the current driveability of the access transistor may be reduced by, for example, reducing the width thereof, or the current driveability of the drive transistor may be increased by, for example, increasing the transistor width thereof. [0042]
  • However, if the current driveability of the access transistor is reduced, it will be difficult to achieve a high-speed operation. On the other hand, if the width of the drive transistor is increased, the memory cell area will be increased. [0043]
  • SUMMARY OF THE INVENTION
  • In view of the above problems in the four-transistor memory cell of the conventional memory device, it is an object of the present invention to provide a memory cell, used in a semiconductor memory device, having four-transistor, which is capable of realizing a stable and high-speed operation of the memory cell, while eliminating the need for providing resistive load elements in the memory cell and without increasing the size of the memory cell. [0044]
  • The present invention provides, in a first aspect thereof, a memory cell in a semiconductor memory device, including a pair of drive MIS transistors having a first conductivity type, the drive MIS transistors forming a data latch for storing data on a pair of storage nodes, and a pair of access MIS transistors having a second conductivity type, the access MIS transistors responding to an access signal to transfer data between the data storage nodes and a pair of signal lines, each of the drive MIS transistors including a first gate insulation film having a thickness smaller than a thickness of a second gate insulation film of each of the access MIS transistors. [0045]
  • The present invention also provides, in a second aspect thereof, a method for forming a memory cell having a pair of drive MIS transistors having a first conductivity type and a pair of access MIS transistors having a second conductivity type, the method comprising the steps of: separating a region of a semiconductor substrate into a plurality of device areas, forming a first gate insulation film on the device areas, selectively removing the first gate insulation film from some of the device areas, forming a second insulation film on the gate first insulation film and on the some of the device areas, and forming the drive MIS transistors each having a gate on the second gate insulation film and the access MIS transistors each having a gate on a combination of the first and second gate insulation films. [0046]
  • In accordance with the memory cell of the present invention and the memory cell fabricated by the method of the present invention, since the drive transistors have gate insulation films having smaller thickness compared to the gate insulation films of the access transistors, it is possible to realize a stable and high-speed memory cell operation while eliminating the need for load elements, without increasing the memory cell size.[0047]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIGS. 1A and 1B are circuit diagrams illustrating a six-transistor memory cell and a load-less four-transistor memory cell, respectively; [0048]
  • FIGS. 2A and 2B are diagrams illustrating operations of the six-transistor memory cell and the load-less four-transistor memory cell, respectively; [0049]
  • FIG. 3 is a top plan view of the elements of the conventional load-less four-transistor memory cell; [0050]
  • FIG. 4 is a sectional view illustrating the conventional load-less four-transistor memory cell, and taken along line A-A′ of FIG. 3; [0051]
  • FIGS. 5A to [0052] 5E are sectional views, taken along line A-A′ of FIG. 3, sequentially illustrating consecutive steps in the process of fabrication of the conventional load-less four-transistor memory cell;
  • FIG. 6 is a top plan view illustrating an arrangement of elements of a semiconductor memory device according to a first embodiment of the present invention; [0053]
  • FIG. 7 is a sectional view illustrating the semiconductor memory device of FIG. 6 and taken along line B-B′ of FIG. 6; [0054]
  • FIG. 8 is a graph illustrating the relationship between the gate voltage Vgs and the drain current ID, with the thickness of the gate insulation film being a parameter; [0055]
  • FIGS. 9A to [0056] 9E are sectional views taken along line B-B′ of FIG. 6, sequentially illustrating consecutive steps in the process of fabrication of the semiconductor memory device of FIG. 6 according to a first example of the method of the present invention; and
  • FIGS. 10A to [0057] 10D are sectional views taken along line B-B′ of FIG. 8, sequentially illustrating consecutive steps in the process of fabrication of the semiconductor memory device of FIG. 6 according to a second example of the method of the present invention.
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • Now, the present invention is more specifically described with reference to accompanying drawings, wherein similar constituent elements are designated by similar reference numerals throughout the drawings. [0058]
  • First Embodiment [0059]
  • Referring to FIGS. 6 and 7, a memory cell in a semiconductor memory device according to the first embodiment of the present invention includes four transistors formed on a [0060] silicon substrate 20, and no resistive load thereon. The circuit configuration is identical to that shown in FIG. 1B. More specifically, the memory cell includes a pair of drive nMOS transistors N15 and N16 having a pair of storage nodes 13 and 14, and a pair of access pMOS transistors P13 and P14. The access transistor P13 (P14) has a source connected to a digit line D13 (D14), a drain connected to the drain of the drive transistor N15 (N16) and the gate of drive transistor N16 (N15) through the storage node 13 (14), and a gate connected to the word line W1. The source of the drive transistor N15 (N16) is connected to the ground. The semiconductor memory device includes an array of such memory cells.
  • The drive transistors N[0061] 15 and N16 have gate insulation films 30A and 31A, respectively, overlying channel regions; and access transistors P13 and P14 have gate insulation films 30B and 31B, respectively, overlying channel regions. The storage node 13 (14) connects together the drain of the access transistor P13 (P14), the gate of the drive transistor N16 (N15) and the drain of the drive transistor N15 (N16).
  • In the present embodiment, the thickness of the [0062] gate insulation films 19 of the drive transistors N15 and N16 is smaller than the thickness of the gate insulation films 18 of the access transistors P13 and P14 by a range between 0.5 nm and 2.0 nm.
  • In FIG. 7, the drain of the access transistor P[0063] 13 is connected through the contact plug 26 to the storage node 13 and to the gate electrode of the drive transistor N16, and connected to the drive transistor N15 through the contact plug 26.
  • The relationship between the thickness of the gate insulation film of a MIS transistor and the OFF-current thereof will be specifically described with reference to a MOS transistor as an example of the typical MIS transistor. [0064]
  • As described above, the OFF current of the MOS transistor varies in reverse proportion to the threshold voltage thereof. Moreover, the OFF-current of the MOS transistor is largely dependent upon the sub-threshold characteristics thereof, particularly upon the sub-threshold coefficient (Sub-threshold Swing or S-coefficient). [0065]
  • The sub-threshold coefficient represents a characteristic of the drain current for a low gate voltage, and is defined as a gate voltage that is necessary for increasing the drain current by an order of magnitude. Thus, the sub-threshold coefficient S is represented by S=ΔVgs/Δlog Id, wherein Vgs denotes the gate voltage, and Id denotes the drain current. [0066]
  • FIG. 8 depicts the relationship between the gate voltage and the drain current, with the thickness of the insulation film being as a parameter. Specifically, the graph illustrates the sub-threshold characteristics S[0067] 1, S2 and S3 of the drain current Id and the gate voltage Vds for three different gate oxide films having different thicknesses T1, T2 T3 wherein T1<T2<T3. The sub-threshold coefficients S1, S2 and S3 correspond to the thickness T1, T2 and T3, respectively, of the gate insulation film. The three transistors have substantially the same dimensions.
  • As will be understood, a smaller thickness of the gate oxide film provides a smaller sub-threshold coefficient S and a smaller OFF-current of the MOS transistor, the OFF-current being the drain current at a gate voltage of zero volt with respect to the source potential. Thus, a larger thickness of the gate insulation film provides a larger sub-threshold coefficient and a larger OFF-current. [0068]
  • Next, the relationship between the thickness of the gate oxide film and the breakdown voltage therefor will be described. As is well known in the art, a dielectric breakdown is more likely to occur as the thickness of the gate oxide film decreases. In other words, with a constant voltage being applied to the gate electrode, a dielectric breakdown is more likely to occur as the thickness of the gate oxide film decreases. Thus, a higher voltage can be applied to the gate electrode by increasing the thickness of the gate insulation film. [0069]
  • As is well known in the art, a MOS transistor, with a high gate voltage being applied thereto, can generate a large drive current. Therefore, in the load-less four-transistor memory cell of the present embodiment, the OFF-current of the access transistor can be increased to be larger than the current of the drive transistor by increasing the thickness of the gate oxide film of the access transistor (PMOS transistor), without having to change the dimensions of the transistors used. Thus, it is possible to realize a stable memory cell operation without increasing the size of the memory cell. [0070]
  • Second Embodiment [0071]
  • A semiconductor memory device according to a second embodiment of the present invention has a configuration such that the each access transistor in the four-transistor memory cell has a gate insulation film having a larger thickness. The larger thickness of the gate insulation film of the access transistor (PMOS transistor) allows a In higher voltage to be applied thereto, and thus allows a stable and higher speed operation without increasing the memory cell size for the load-less four-transistor memory cell. [0072]
  • A method for fabricating a semiconductor memory device according to an embodiment of the present invention will now be described. FIGS. 9A to [0073] 9E are sectional views taken along line B-B′ of FIG. 6, sequentially illustrating the consecutive steps for fabrication of the memory cell of FIG. 6.
  • First, as illustrated in FIG. 9A, a [0074] device isolation trench 21 is formed in predetermined regions of a semiconductor substrate 20 by using a conventional selective oxidization method or a trench isolation technique. Subsequently, a first gate insulation film 22 a made of silicon oxide (SiO2) is formed in a region other than the device isolation trench 21 by using an oxidization technique.
  • Then, as illustrated in FIG. 9B, a resist [0075] mask 28 is formed by using a photolithographic technique. The resist mask 28 is selectively removed so as to expose the memory cell region while covering at least a region where the access transistor is to be formed later. In this step, the resist mask 28 may be formed in regions other than the memory cell region.
  • Then, as illustrated in FIG. 9C, the exposed portion of the first [0076] gate insulation film 22 a is selectively removed by using the resist mask 28 as an etching mask, and then the resist mask 28 is removed.
  • Thereafter, as illustrated in FIG. 9D, a second [0077] gate insulation film 22 b and a third gate insulation film 22 c are formed on the main surface of the semiconductor substrate 20 by using an oxidization technique. The third gate insulation film 22 c is obtained by further oxidizing the first gate insulation film 22 a. Typically, the thicknesses of the gate insulation films have the following relationship: thickness of third gate insulation film 22 c> thickness of first gate insulation film 22 a thickness of second gate insulation film 22 b.
  • Subsequently, as illustrated in [0078] 9E, a gate electrode 23 is formed in a predetermined region by using a CVD technique and a photolithographic technique. A well formation step for forming the well 20 a in the substrate 20 for receiving therein the drive transistors or an ion injection step for controlling the threshold voltage of the transistors may be performed prior to the gate electrode formation step.
  • Then, an [0079] interlayer dielectric film 24, e.g., an oxide film, is formed across the entire surface of the semiconductor substrate 20, and a contact plug 26 is formed in a predetermined location. Finally, an interconnect layer 27 is formed, thereby completing a sequence of fabrication steps.
  • As for the connection among the various elements, one or more additional interconnect layers may be formed so as to provide multi-layer interconnection structure. [0080]
  • A second method for fabricating the semiconductor memory device of the present embodiment will now be described. FIGS. 10A to [0081] 10D are sectional views taken along line B-B′ of FIG. 6, sequentially illustrating consecutive steps in the process for fabrication.
  • First, as illustrated in FIG. 10A, a [0082] device isolation trench 21 is formed in a predetermined region of a semiconductor substrate 20 by using a conventional selective oxidization method or a trench isolation technique.
  • Subsequently, a first [0083] gate insulation film 22 a made of an oxide film (SiO2) is formed in a region other than the device isolation trench 21 by using an oxidization technique.
  • Then, as illustrated in FIG. 10B, a resist [0084] mask 28 is formed by using a photolithographic technique. The resist mask 28 is selectively removed so as to expose the memory cell region while covering at least a region where the access transistor is to be formed later. In this step, the resist mask 28 may be formed in regions other than the memory cell region.
  • Then, elements which inhibit or suppress the growth of an insulation film, such as N[0085] 229, is ion-implanted into a predetermined region. Although N2 is used in the second method of the present embodiment, the elements may be any other elements so long as they inhibit or suppress the growth of the insulation film. For example, Si, O2, Ta, etc., can be used instead of N2. Then, the resist mask 28 is removed.
  • Thereafter, as illustrated in FIG. 10C, a second [0086] gate insulation film 22 b and a third gate insulation film 22 c are formed on the main surface of the semiconductor substrate 20 by using an oxidization technique. The third gate insulation film 22 c and the second gate Go insulation film 22 b are obtained by further oxidizing the first gate insulation film 22 a.
  • Because the elements that suppress the growth of the insulation film are ion-implanted through the second [0087] gate insulation film 22 b, the thickness of the second gate insulation film 22 b is preferably smaller than the thickness of the third gate insulation film 22 c.
  • Thus, the thicknesses of the gate insulation films have the following relationship: thickness of the third [0088] gate insulation film 22 c>0 thickness of the second gate insulation film 22 b thickness of the first gate insulation film 22 a.
  • Then, as illustrated in FIG. 10D, a gate electrode [0089] 23 is formed in a predetermined region by using a CVD technique and a photolithographic technique. A well formation step for forming wells 22 b in the semiconductor substrate 20 for receiving therein the access transistors or an ion injection step for controlling the threshold voltage of the MOS transistors may be performed prior to the gate electrode formation step.
  • Then, an [0090] interlayer dielectric film 24, e.g., an oxide film, is formed across the entire surface of the semiconductor substrate 20, and a contact plug 26 is formed in a predetermined location. Finally, an interconnect layer 27 is formed, thereby completing a sequence of fabrication steps.
  • As for the connection among the various elements, one or more additional interconnect layers may optionally be formed so as to provide multi-layer interconnection structure. [0091]
  • As described above, in the semiconductor memory devices according to the first and second embodiments of the present invention, the thickness of the gate insulation film of the pair of access MOS transistors is larger than that of the gate insulation film of the pair of drive transistors. As a result, without changing the size of the transistors, the OFF-current of the access MOS transistor is increased, so that a voltage greater than that applied to the gate electrode of the drive transistor can be applied to the gate electrode of the access MOS transistor, thereby facilitating a high-speed operation. Thus, the present invention provides an advantageous effect that it is possible to realize a stable and high-speed memory cell operation while eliminating the need for load elements, without increasing the memory cell size. [0092]
  • Since the above embodiments are described only for examples, the present invention is not limited to the above embodiments and various modifications or alterations can be easily made therefrom by those skilled in the art without departing from the scope of the present invention. [0093]

Claims (9)

What is claimed is:
1. A memory cell in a semiconductor memory device, comprising a pair of drive MIS transistors having a first conductivity type, said drive MIS transistors forming a data latch for storing data on a pair of storage nodes, and a pair of access MIS transistors having a second conductivity type, said access MIS transistors responding to an access signal to transfer data between said data storage nodes and a pair of signal lines, each of said drive MIS transistors including a first gate insulation film having a thickness smaller than a thickness of a second gate insulation film of each of said access MIS transistors.
2. The memory cell as defined in claim 1, wherein a difference between the thicknesses of said first gate insulating film and said second gate insulation film resides between 0.5 nm and 2.0 nm.
3. The memory cell as defined in claim 1, wherein said first gate insulation film includes at least one of Si, O2, N2 and Ta.
4. A memory cell in a semiconductor memory device, comprising a pair of drive MIS transistors having a first conductivity type, said drive MIS transistors forming a data latch for storing data on a pair of storage nodes, and a pair of access MIS transistors having a second conductivity type, said MIS transistors responding to an access signal to transfer data between said data storage nodes and a pair of signal lines, each of said drive MIS transistors including first gate electrodes applied with a first source voltage which is lower than a second source voltage applied to second gate electrodes of said access MIS transistors.
5. The memory cell as defined in claim 4, wherein a difference between the absolute values of voltages applied to said first and second gate electrodes resides between 0.1 volts and 0.7 volts.
6. A method for forming a memory cell having a pair of drive MIS transistors having a first conductivity type and a pair of access MIS transistors having a second conductivity type, said method comprising the steps of: separating a region of a semiconductor substrate into a plurality of device areas, forming a first gate insulation film on said device areas, selectively removing said first gate insulation film from some of said device areas, forming a second insulation film on said gate first insulation film and on said some of said device areas, and forming the drive MIS transistors each having a gate on said second gate insulation film and the access MIS transistors each having a gate on a combination of said first and second gate insulation films.
7. The method as defined in claim 6, wherein said first gate insulation film having a thickness larger than a thickness of said second gate insulation film.
8. A method for forming a memory cell having a pair of drive MIS transistors having a first conductivity type and a pair of access MIS transistors having a second conductivity type, said method comprising the consecutive steps of: separating a region of a semiconductor substrate into a plurality of device areas, implanting elements having a property for suppressing a growth of gate insulation film into some of said device areas, forming a gate insulation film on said device areas, and forming the drive MIS transistors having said gate insulation film in said some of device areas and the access MIS transistors having said gate insulation film in other device areas other than said some of said device areas.
9. The method as defined in claim 8, wherein said elements are N2.
US09/894,177 2000-06-29 2001-06-27 Load-less four-transistor memory cell with different gate insulation thicknesses for N-channel drive transistors and P-channel access transistors Expired - Fee Related US6442062B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/212,658 US6514823B2 (en) 2000-06-29 2002-08-05 Method of making loadless four-transistor memory cell with different gate insulation thicknesses for N-channel drive transistors and P-channel access transistors

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2000196175A JP2002016150A (en) 2000-06-29 2000-06-29 Semiconductor storage device and manufacturing method thereof
JP2000-196175 2000-06-29

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US10/212,658 Division US6514823B2 (en) 2000-06-29 2002-08-05 Method of making loadless four-transistor memory cell with different gate insulation thicknesses for N-channel drive transistors and P-channel access transistors

Publications (2)

Publication Number Publication Date
US20020001221A1 true US20020001221A1 (en) 2002-01-03
US6442062B2 US6442062B2 (en) 2002-08-27

Family

ID=18694720

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/894,177 Expired - Fee Related US6442062B2 (en) 2000-06-29 2001-06-27 Load-less four-transistor memory cell with different gate insulation thicknesses for N-channel drive transistors and P-channel access transistors
US10/212,658 Expired - Fee Related US6514823B2 (en) 2000-06-29 2002-08-05 Method of making loadless four-transistor memory cell with different gate insulation thicknesses for N-channel drive transistors and P-channel access transistors

Family Applications After (1)

Application Number Title Priority Date Filing Date
US10/212,658 Expired - Fee Related US6514823B2 (en) 2000-06-29 2002-08-05 Method of making loadless four-transistor memory cell with different gate insulation thicknesses for N-channel drive transistors and P-channel access transistors

Country Status (4)

Country Link
US (2) US6442062B2 (en)
JP (1) JP2002016150A (en)
KR (1) KR100460578B1 (en)
TW (1) TW495968B (en)

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1443553A1 (en) * 2003-01-30 2004-08-04 Brilliance Semiconductor, Inc. Fabrication method of static random access memory cell
US20070281445A1 (en) * 2003-10-28 2007-12-06 Nguyet-Phuong Nguyen Method for Self-Supported Transfer of a Fine Layer by Pulsation after Implantation or Co-Implantation
US20080254591A1 (en) * 2005-09-28 2008-10-16 Chrystel Deguet Method for Making a Thin-Film Element
US20090120568A1 (en) * 2005-08-16 2009-05-14 Chrystel Deguet Method of transferring a thin film onto a support
US20100025228A1 (en) * 2006-12-19 2010-02-04 Tauzin Aurelie Method for Preparing Thin GaN Layers by Implantation and Recycling of a Starting Substrate
US20100216294A1 (en) * 2007-10-12 2010-08-26 Marc Rabarot Method of fabricating a microelectronic structure involving molecular bonding
US20100323497A1 (en) * 2009-06-18 2010-12-23 Franck Fournel Method of transferring a thin layer onto a target substrate having a coefficient of thermal expansion different from that of the thin layer
US8609514B2 (en) 1997-12-10 2013-12-17 Commissariat A L'energie Atomique Process for the transfer of a thin film comprising an inclusion creation step

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6920061B2 (en) * 2003-08-27 2005-07-19 International Business Machines Corporation Loadless NMOS four transistor dynamic dual Vt SRAM cell
US20070043428A1 (en) * 2005-03-09 2007-02-22 The University Of Tennessee Research Foundation Barrier stent and use thereof

Family Cites Families (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5327002A (en) * 1991-05-15 1994-07-05 Kawasaki Steel Corporation SRAM with gate oxide films of varied thickness
KR970007589B1 (en) * 1991-09-13 1997-05-10 니뽄 덴끼 가부시끼가이샤 Static memory device
JPH06104405A (en) 1992-09-22 1994-04-15 Toshiba Corp Static memory
JP3551468B2 (en) 1994-05-06 2004-08-04 ソニー株式会社 Operation method of SRAM memory cell
KR960019741A (en) * 1994-11-28 1996-06-17 김주용 SRAM cell and manufacturing method thereof
KR100219056B1 (en) * 1995-12-29 1999-09-01 김영환 A semiconductor device and fabrication method of the same
KR19980019855A (en) * 1996-09-03 1998-06-25 김주용 Static random access memory cell and manufacturing method thereof
JPH10109261A (en) * 1996-10-07 1998-04-28 Mitsubishi Heavy Ind Ltd Method and device for buffing
US6172899B1 (en) * 1998-05-08 2001-01-09 Micron Technology. Inc. Static-random-access-memory cell
JP3185880B2 (en) * 1998-10-16 2001-07-11 日本電気株式会社 Semiconductor storage device and method of manufacturing the same
JP2000277629A (en) * 1999-03-23 2000-10-06 Nec Corp Semiconductor storage device and its manufacture
US6442061B1 (en) * 2001-02-14 2002-08-27 Lsi Logic Corporation Single channel four transistor SRAM

Cited By (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8609514B2 (en) 1997-12-10 2013-12-17 Commissariat A L'energie Atomique Process for the transfer of a thin film comprising an inclusion creation step
EP1443553A1 (en) * 2003-01-30 2004-08-04 Brilliance Semiconductor, Inc. Fabrication method of static random access memory cell
US20070281445A1 (en) * 2003-10-28 2007-12-06 Nguyet-Phuong Nguyen Method for Self-Supported Transfer of a Fine Layer by Pulsation after Implantation or Co-Implantation
US20090120568A1 (en) * 2005-08-16 2009-05-14 Chrystel Deguet Method of transferring a thin film onto a support
US8142593B2 (en) 2005-08-16 2012-03-27 Commissariat A L'energie Atomique Method of transferring a thin film onto a support
US20080254591A1 (en) * 2005-09-28 2008-10-16 Chrystel Deguet Method for Making a Thin-Film Element
US20100025228A1 (en) * 2006-12-19 2010-02-04 Tauzin Aurelie Method for Preparing Thin GaN Layers by Implantation and Recycling of a Starting Substrate
US8778775B2 (en) 2006-12-19 2014-07-15 Commissariat A L'energie Atomique Method for preparing thin GaN layers by implantation and recycling of a starting substrate
US20100216294A1 (en) * 2007-10-12 2010-08-26 Marc Rabarot Method of fabricating a microelectronic structure involving molecular bonding
US20100323497A1 (en) * 2009-06-18 2010-12-23 Franck Fournel Method of transferring a thin layer onto a target substrate having a coefficient of thermal expansion different from that of the thin layer

Also Published As

Publication number Publication date
US6514823B2 (en) 2003-02-04
KR100460578B1 (en) 2004-12-08
US20020185663A1 (en) 2002-12-12
KR20020002240A (en) 2002-01-09
JP2002016150A (en) 2002-01-18
US6442062B2 (en) 2002-08-27
TW495968B (en) 2002-07-21

Similar Documents

Publication Publication Date Title
US6140684A (en) SRAM cell structure with dielectric sidewall spacers and drain and channel regions defined along sidewall spacers
US5998276A (en) Methods of making a SRAM cell employing substantially vertically elongated pull-up resistors and methods of making resistor constructions
US6175138B1 (en) Semiconductor memory device and method of manufacturing the same
JP2000058675A (en) Semiconductor integrated circuit device and manufacture thereof
EP0506089B1 (en) Static random access type semiconductor memory device
US5955746A (en) SRAM having enhanced cell ratio
US6801449B2 (en) Semiconductor memory device
US6008080A (en) Method of making a low power SRAM
US5920097A (en) Compact, dual-transistor integrated circuit
US5382807A (en) Field effect thin film transistor and static-type semiconductor memory device provided with memory cell having complementary field effect transistor and method of manufacturing the same
US6442062B2 (en) Load-less four-transistor memory cell with different gate insulation thicknesses for N-channel drive transistors and P-channel access transistors
US7492625B2 (en) Loadless SRAM
KR0183485B1 (en) Semiconductor device including memory cell having a capacitance element added to a node of the cell
US6025253A (en) Differential poly-edge oxidation for stable SRAM cells
KR100394126B1 (en) Semiconductor device and method of manufacturing the same
US6090654A (en) Method for manufacturing a static random access memory cell
US6563177B2 (en) Semiconductor memory device having a trench and a gate electrode vertically formed on a wall of the trench
JPH0799254A (en) Semiconductor device and manufacture thereof
US20030008465A1 (en) Method of fabricating a LDD with different resistance value
EP0821413B1 (en) SRAM-cells and method of fabrication
US6713345B1 (en) Semiconductor memory device having a trench and a gate electrode vertically formed on a wall of the trench
KR100200701B1 (en) Thin film transistor and manufacturing method thereof
JP3019200B2 (en) SRAM and manufacturing method thereof
KR100190031B1 (en) Static random access memory device and fabricating method thereof
JPH1092931A (en) Semiconductor storage device and manufacture thereof

Legal Events

Date Code Title Description
AS Assignment

Owner name: NEC CORPORATION, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HASHIMOTO, SHINGO;REEL/FRAME:011948/0669

Effective date: 20010620

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

AS Assignment

Owner name: NEC ELECTRONICS CORPORATION, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NEC CORPORATION;REEL/FRAME:013774/0295

Effective date: 20021101

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

AS Assignment

Owner name: RENESAS ELECTRONICS CORPORATION, JAPAN

Free format text: CHANGE OF NAME;ASSIGNOR:NEC ELECTRONICS CORPORATION;REEL/FRAME:025486/0443

Effective date: 20100401

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20140827