US20010005060A1 - Resin for sealing semiconductor device, resin-sealed semiconductor device and the method of manufacturing the semiconductor device - Google Patents

Resin for sealing semiconductor device, resin-sealed semiconductor device and the method of manufacturing the semiconductor device Download PDF

Info

Publication number
US20010005060A1
US20010005060A1 US09/737,768 US73776800A US2001005060A1 US 20010005060 A1 US20010005060 A1 US 20010005060A1 US 73776800 A US73776800 A US 73776800A US 2001005060 A1 US2001005060 A1 US 2001005060A1
Authority
US
United States
Prior art keywords
resin
semiconductor device
semiconductor wafer
resin material
wafer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US09/737,768
Inventor
Shinji Ohuchi
Yasuo Tanaka
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Oki Electric Industry Co Ltd
Original Assignee
Oki Electric Industry Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Oki Electric Industry Co Ltd filed Critical Oki Electric Industry Co Ltd
Assigned to OKI ELECTRIC INDUSTRY CO., LTD. reassignment OKI ELECTRIC INDUSTRY CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: OHUCHI, SHINJI, TANAKA, YASUO
Publication of US20010005060A1 publication Critical patent/US20010005060A1/en
Priority to US12/007,874 priority Critical patent/US7704801B2/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/11Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05005Structure
    • H01L2224/05008Bonding area integrally formed with a redistribution layer on the semiconductor or solid-state body, e.g.
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/0502Disposition
    • H01L2224/05023Disposition the whole internal layer protruding from the surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/0502Disposition
    • H01L2224/05024Disposition the internal layer being disposed on a redistribution layer on the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00013Fully indexed content
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01004Beryllium [Be]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01005Boron [B]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01019Potassium [K]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01039Yttrium [Y]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01074Tungsten [W]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01087Francium [Fr]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/3025Electromagnetic shielding

Definitions

  • the invention relates to a resin-sealed semiconductor device, and more particularly, to a Chip Size Package (CSP) whose mounting area is similar to that of a semiconductor chip contained therein. Further, the invention relates to a resin itself used in the CSP, and a method for manufacturing the CSP using the resin.
  • CSP Chip Size Package
  • a CSP-type semiconductor device includes a semiconductor chip having integrated circuits on its surface, a plurality of surface electrodes on the surface of the semiconductor chip, an insulating layer formed on the semiconductor chip, projection electrodes formed on the insulating layer, metal wires for connecting the surface electrodes to the projection electrodes, a resin shield for sealing the entire surface of the semiconductor chip, and metal balls formed on the projection electrodes.
  • dicing a semiconductor wafer is divided into many CSP-type semiconductor devices after all components are formed on the semiconductor wafer.
  • the resin shield is formed on the semiconductor wafer.
  • the semiconductor wafer is heated so as to melt the resin material. Then, the melted resin is flowed on the heated semiconductor wafer, and then solidified.
  • Thermal expansion coefficients of the resin and the semiconductor wafer are determined by their material. Therefore, when the semiconductor wafer on which the resin shield is formed is cooled to room temperature to solidify the resin material, the resin and the semiconductor wafer either shrink or stretch. In the dicing process for dividing the semiconductor wafer into CSP-type semiconductor devices, the semiconductor wafer is placed on a vacuuming table. However, the semiconductor wafer is warped by the shrinkage or stretching of the resin shield, and as a result, the bottom surface of semiconductor wafer is not in complete contact with the table. Therefore, during the dicing process, the semiconductor wafer is not precisely divided along grid lines.
  • the device is heated on some occasions. Since the board also has a thermal expansion coefficient which is determined by the material of the board, the board and the CSP-type semiconductor device either shrink or stretch after the board and the device are cooled to room temperature. Because of the differences in thermal expansion coefficient between the board and the CSP-type semiconductor device, the metal balls connecting the CSP-type semiconductor device may crack. Once cracks form in the metal balls, the reliability of the metal balls for performing their connecting function is reduced. Moreover, since the resistance values of the metal balls are increased by the cracks, the reliability of the CSP-type semiconductor devices is reduced.
  • An objective of the invention is to resolve the above-described problem and to provide a resin for sealing semiconductor device, a resin-sealed semiconductor device and the method for manufacturing the semiconductor device that can both simplify manufacturing processes, and can improve the reliability of the connection between the a CSP-type semiconductor device and a board.
  • a resin-sealed semiconductor device including a semiconductor chip having a main surface, a plurality of surface electrodes formed on the main surface, a plurality of projection electrodes formed the main surface of the chip, each projection electrode being connected to respective one surface electrode, and a resin shield covering the main surface, the surface electrodes and side surfaces of the projection electrodes, the resin having a thermal expansion coefficient in the range of 8-10 ppm/° C. and a Young's modulus in the range of 1.8-2.0 Gpa.
  • FIG. 1 is a sectional view of a CSP-type resin-sealed semiconductor device of the invention
  • FIGS. 2A through 2E are sectional views showing successive stages in the manufacturing the CSP-type resin-sealed semiconductor device shown in FIG. 1;
  • FIG. 3 is the sectional view of the CSP-type resin-sealed semiconductor device shown in FIG. 1 which is mounted on a board;
  • FIG. 4 shows a table comparing four different resin materials in view of Young's modulus, thermal expansion coefficients, and fine chucked ability, and reliability of solder connection;
  • FIG. 5A shows results of a temperature cycle experiment on a resin B and a resin C
  • FIG. 5B shows properties of the resin materials B and C that are compared in FIG. 5A.
  • FIG. 6 is a perspective view of an encapsulating molding apparatus to which a resin of the invention is applicable;
  • FIG. 7 is a perspective view of an alternative encapsulating molding apparatus
  • FIG. 8 is a sectional view of a semiconductor wafer on which a resin shield is formed using the encapsulating molding apparatus shown in FIG. 7;
  • FIG. 9 is a perspective view of a further alternative encapsulating molding apparatus
  • FIG. 10 is a perspective view of another alternative molding apparatus.
  • FIG. 11 is a sectional view of a semiconductor wafer having a shock absorbing layer at its periphery, which is placed in the encapsulating molding apparatus shown in FIG. 10.
  • a CSP-type semiconductor device 10 includes a semiconductor chip 11 having integrated circuits on its main surface 11 A, a plurality of surface electrodes 13 on the main surface 11 A, an insulating layer (not shown in the drawing) formed on the main surface 11 A, projection electrodes 17 formed on the insulating layer, separate metal wires 15 for connecting the respective surface electrodes 13 to the projection electrodes 17 , a resin shield 19 for sealing the entire surface of the semiconductor chip 11 and metal balls 21 formed on the projection electrodes 17 .
  • the semiconductor chip 11 has a thickness (y) of about 400 ⁇ m.
  • the surface electrodes 13 are connected to the integrated circuit, and are used as I/O port.
  • the height (x) of each projection electrode is around 100 ⁇ m.
  • the projection electrodes 17 and the metal wires 15 are formed of copper. Although it is possible to connect the projection electrodes 17 to the surface electrodes 13 without the metal wires 15 , connecting with metal wires is preferable in a limited space.
  • the insulating layer on the surface 11 A is used to avoid unnecessary contact between the integrated circuits and surface electrodes 13 or the projection electrode 17 .
  • the resin shield 19 serves to protect the projection electrodes 17 from physical impact or moisture.
  • the metal balls 21 are formed of solder, and they are generally called “solder balls”. The metal balls are used for electrical connection to an external board.
  • the CSP-type semiconductor device 10 is manufactured by a process shown in FIGS. 2A though 2 E.
  • the surface electrodes 13 are formed on a semiconductor wafer 12 , and the insulating layer 14 is formed on the entire main surface 12 A of the wafer 12 .
  • the metal wire 15 is formed to contact to the surface electrode 13 via a through-hole in the insulating layer.
  • the projection electrodes 17 are formed on the insulating layer 14 . As described above, the projection electrodes 17 are connected to the surface electrodes 13 by the metal layers 15 .
  • the resin shield 19 is formed on the wafer 12 .
  • the wafer 12 is preheated to 170° C., and the melted resin material is flowed on the main surface of the wafer 12 .
  • the resin shield 19 covers an entire surface of the projection electrodes 17 .
  • the resin shield 19 is solidified by cooling it down to room temperature.
  • the surface of the resin shield 19 is polished with a rotating polishing pad 30 to expose the surface of the projection electrodes 17 .
  • the resin shield 19 can be polished with the polishing pad 30 reciprocating backward and forward.
  • the metal balls 21 are formed on the exposed surface of the projection electrode 17 , as by dipping the wafer 12 in solder liquid.
  • the wafer 12 is placed on a table 40 having vacuum holes 41 that hold the wafer 12 in place while it is diced by a dicing blade 45 along dicing lines 43 .
  • the CSP-type semiconductor device 10 manufactured by the process described above is mounted on a board 50 .
  • the CSP-type semiconductor device 10 is face-down-bonded on the board 50 to connect the metal balls 21 to electrodes (not shown in the drawing) formed on the board 50 .
  • the board 50 is then heated to melt the metal balls 21 , and then cooled down to room temperature so that the metal balls 21 are solidified with a firm connection to the electrode.
  • An important feature of the invention which is applied to the CSP-type semiconductor device 10 manufactured by the above-mentioned process, is characteristics of the resin material of the resin shield 19 .
  • the resin shield 19 is formed of the resin material having thermal expansion coefficient of 8-10 ppm/° C. and Young's modulus of 1.8-2 Gpa in the range of ⁇ 40° C.-125° C.
  • each resin material has a different thermal expansion coefficient and Young's modulus.
  • the material's Young's modulus can be set by varying the amount of fillers, which are contained in the resin material. Further, by using curing agents, Young's modulus is not decreased accidentally.
  • the resin material A has a high thermal expansion coefficient and a high Young's modulus.
  • the thermal expansion coefficient of the resin material A is in the range of 13-15 ppm/° C., which is similar to that of the board 50 (15 ppm/° C.). This is four or five times higher than that of wafer 12 (3 ppm/° C.).
  • the resin material B has the same Young's modulus as the resin material A and has thermal expansion coefficient in the range of 8-10 ppm/° C., which is three times higher than that of wafer 12 . Therefore, concentration of the fillers is 86% ⁇ 1%. Furthermore, a flexibilizer is used as a curing argent.
  • the resin material C has the same thermal expansion coefficient as the resin material A and has a Young's modulus in the range of 0.8-1.0 Gpa. Therefore, concentration of the fillers is 70%. Furthermore, a flexibilizer is used as a curing argent.
  • the resin material D has the same thermal expansion coefficient as the resin material B and has the same Young's modulus as the resin material C. Therefore, the concentration of the fillers in the resin material D is the same as in the resin material C, and a low stress material is used as a curing agent to decrease the Young's modulus of the resin material D.
  • the amount of warpage of the wafer 12 and wafer's chucked ability to the table 40 are considered as follows.
  • the thermal expansion coefficient of silicon which is the material of the wafer 12
  • the thermal expansion coefficient of the resin materials A, B, C, D are few times higher than that of silicon. Therefore, when the resin shield 19 and the wafer 12 are cooled down, the periphery of the wafer 12 is warped toward the side on which the resin shield 19 is formed.
  • the amounts of the warpage of the wafer when the resin materials A, B, C, D are used are about 4.5 mm, about 3.0 mm, about 4.0 mm and about 2.5 mm, respectively.
  • the wafers 12 using the resin materials B, D whose warpages are equal to or less than 3.0 mm are chucked on the table 40 firmly.
  • the semiconductor wafers using the resin materials A, C which have large warpages, are not chucked on the table 40 firmly.
  • a resin material having the thermal expansion coefficient of 8-10 ppm/° C. is preferable to suppress the warpage of the wafer 12 .
  • One of the factors in causing small warpage is that the differences in the thermal expansion coefficient as between the wafer 12 and the resin material B or D is smaller than that between the wafer 12 and the resin material A or C.
  • the reliability of the solder connection is considered as follows.
  • the thermal expansion coefficient of the board 50 is 15 ppm/° C. Therefore, it is simply considered that the difference in thermal expansion coefficient as between the board 50 and the resin material should be as small as possible. However, it is required that not only the characteristics of the resin material, but also that of the semiconductor wafer 12 as a whole, should be close to that of the board 50 .
  • the thermal expansion coefficient of the resin material C is similar to that of the board 50 , the defective of the metal ball 21 is found because of low Young's modulus so that the reliability of solder connection is marked (X) in the table of FIG. 4, which means that the defective of the metal ball 21 is found.
  • the condition of the metal ball 21 is good after mounting the semiconductor device 10 on the board when the resin material A or B having the high Young's modulus is used. Therefore, the reliability of solder connection is marked (O) in the table of FIG. 4, which means the good connection. As a result, a resin material having a Young's modulus of 1.8-2.0 GPa is preferable in order to increase the reliability of solder connection of the semiconductor device 10 .
  • FIG. 5A the result of temperature cycle experiments of a resin material B and a resin material C is shown.
  • the resin material B has a Young's modulus of 1.8 GPa and a thermal expansion coefficient of the 8-10 ppm/° C.
  • the resin material C has a Young's modulus of 0.87 GPa and a thermal expansion coefficient of the 13 ppm/° C.
  • FR-4 is used as the board material, and the thickness and land diameter of the board 50 are 0.88 mm and 0.35 mm, respectively.
  • 72 cycles of experiments were performed under ⁇ 40° C.-125° C. per day.
  • FIG. 5A the result of the experiment for the resin material C is shown as white dots, and the results for the resin material B are shown as black dots. According to the experiment's result, some faults in the semiconductor device were found when 200 cycles of the experiment were completed, using the resin material C, and the faults are increased in the range of 200-700 cycles. On the other hand, when the resin material B was used, no faults could be found until 700 cycles of the experiments were completed, and it was possible to maintain the semiconductor device in good condition past 1000 cycles. Therefore, FIG. 5A clearly shows the resin material B to be better than the resin material C.
  • the resin material having a thermal expansion coefficient of the 8-10 ppm/° C. and a Young's modulus of 1.2-10 GPa is the most appropriate.
  • the thermal expansion coefficient and the Young's modulus at the desired values, it is sufficient to simply establish an appropriate amount of the fillers and the flexibilizer.
  • the fillers and the flexibilizer are contained in the general resin material, it is possible to change the thermal expansion coefficient and the Young's modulus without adding any new kinds of material to the resin material. Therefore, problems regarding adhesion characteristics of the resin material to the semiconductor chip or the projection electrodes do not occur, and there is no influence upon the semiconductor chip.
  • an encapsulating molding apparatus 90 includes an upper platen member 70 and a lower platen member 60 .
  • the lower platen member 60 has a recess 61 for receiving the semiconductor wafer 12 on which the projecting electrodes 17 are formed.
  • the size of the recess 61 is substantially the same as that of the semiconductor wafer 12 .
  • the semiconductor wafer 12 is placed in the recess 61 with the back surface of the wafer 12 on which the projection electrode 17 is not formed, facing the bottom of the recess 61 .
  • the depth of the recess 61 is substantially equal to or little less than the thickness of the semiconductor wafer 12 .
  • the lower platen member 60 further includes a pod 63 separated from the recess 61 and serving as a passage for the flow of melted resin material 19 .
  • the upper platen member 70 includes a cavity 71 at a location that corresponds to the recess 61 .
  • the depth of the cavity 71 is greater than the height of the projection electrodes 17 to avoid destruction of the projection electrodes 17 by contacting the projection electrodes 17 to the bottom of the cavity 71 .
  • the upper platen member 70 further includes a tapered runner 73 having an elongated channel that is connected to the cavity 71 .
  • the tapered runner 73 has a narrower end 77 and a broader end 78 , which is called as a gate.
  • the runner 73 is connected to the cavity at the gate.
  • a plurality of air-vents 75 is formed at the periphery of the cavity. The air-vents 75 are spaced apart at regular intervals.
  • the flow direction of the resin material injected into the cavity 71 from the gate 78 of the runner 73 is diverged so that the injection of the resin material can be performed by the well-known transfer molding method smoothly. Therefore, it is possible to avoid forming voids in the resin shield 19 and to shorten the time required for injecting the resin material.
  • the width of the runner at the narrower end 77 is 10 mm or more, and the width of the runner at the gate 78 is 15 mm or more.
  • the depth of the runner is 150 ⁇ m or more.
  • the width W and depth of each air-vent 75 are 5 mm or more, and 25 mm, respectively. Preferably, eight air-vents are provided.
  • a method for forming the resin shield 19 by injecting the resin material is explained below.
  • the semiconductor wafer 12 is placed in the recess 61 in the way described above.
  • a tablet of the resin material is loaded in the pod 63 , and then, the resin material is heated.
  • the semiconductor wafer 12 is enclosed in a room, which is formed by the cavity 71 and recess 61 .
  • the resin material melted by heat is injected onto the surface of the semiconductor wafer 12 from the pod 63 through the runner 73 to the room. Air in the room can be released for the air vents 75 .
  • the upper platen member 70 is moved back to its original position.
  • the semiconductor wafer 12 is cooled down in the room temperature to form the resin shield 19 by solidifying the resin material, and then the semiconductor wafer 12 is released from the recess 61 by pushing the back surface of the semiconductor wafer 12 with eject-pins whose tips can be moved toward and away from the back surface of the wafer 12 , and which are formed under the bottom of the recess 61 .
  • the molding apparatus 100 includes an upper platen member 170 and a lower platen member 160 .
  • the lower platen member 60 has a cavity 161 for receiving the semiconductor wafer 12 on which the projecting electrodes 17 are formed.
  • the diameter of the cavity 161 is substantially the same as that of the semiconductor wafer 12 .
  • a pod 163 is formed at the center of the bottom of the cavity 161 .
  • a plurality of air vents 165 is spaced apart at regular intervals along the periphery of the cavity 161 .
  • the semiconductor wafer 12 is placed in the cavity 161 of the lower platen member 160 with its main surface of the wafer 12 on which the projection electrodes 17 are formed, facing downward.
  • the upper platen member 170 includes a recess 171 at a location that corresponds to the cavity 161 . By forming the pod 163 at the location described above, no runner is necessary.
  • a method of using the molding apparatus 100 to form the resin shield 119 by injecting the resin material is explained below.
  • the semiconductor wafer 12 is placed in the cavity 161 in the manner described above.
  • a tablet of the resin material is loaded into the pod 163 , and then, the resin material is heated.
  • the semiconductor wafer 12 is enclosed in a room, which is formed by the cavity 161 and recess 171 .
  • the semiconductor wafer 12 Before the resin material is solidified completely, the semiconductor wafer 12 may be separated from the bottom of the cavity 161 by pushing the semiconductor wafer 12 with eject-pins whose tips can be moved toward and away from the wafer 12 , and which are formed under the bottom of the cavity 161 so that the wafer 12 can be easily ejected from the cavity 61 after the resin material is solidified completely.
  • the semiconductor wafer 12 shown is FIG. 8 is formed using the molding apparatus shown in FIG. 7.
  • a protuberance 120 of the resin shield 119 is formed in the center, which corresponds to the pod 163 , but is polished out with other areas of the resin shield 119 in the subsequent process shown in FIG. 2C. Therefore, there is no influence caused by the protuberance 120 .
  • the wafer 12 is supported by the projection electrodes 17 because the wafer 12 is placed in the cavity 161 with its main surface of the wafer 12 on which the projection electrodes 17 are formed, facing downward.
  • a shock absorber which has a characteristic for separating from the resin material, may be formed on the entire surface of the bottom of the cavity 161 other than a spout gate of the pod 163 .
  • the pod 163 , the air vents 165 and the cavity 161 in the upper platen member 170 and to form the recess 171 in the lower platen member 160 It is possible to form the pod 163 , the air vents 165 and the cavity 161 in the upper platen member 170 and to form the recess 171 in the lower platen member 160 .
  • the wafer 12 is placed in the same way as in FIG. 6. Therefore, it is not necessary to consider any influence on the projection electrode 17 because the wafer 12 is not supported by the projection electrode 17 .
  • an unexpected amount of the resin material may be injected onto the wafer 12 by gravity, or the wafer 12 may be not easily released from the molding apparatus. Therefore, forming the pod 163 in the lower platen member 170 of the molding apparatus is better.
  • a tapered pod may be used.
  • the pod tapers from a wide spout gate.
  • the tapered pod the ejection of the wafer from the cavity becomes easier, and the resin material can be injected into the cavity more quickly.
  • the molding apparatus 200 includes a ring-shaped ejector 167 surrounding a pod 163 at a bottom of a cavity 161 formed in the lower platen member 160 .
  • the ring-shaped ejector 167 can be moved toward the upper platen member 170 to push the semiconductor wafer from in the cavity 163 .
  • Other components of the molding apparatus 200 are the same as the components of the molding apparatus 100 illustrated in FIG. 7.
  • the ring-shaped eject member 167 By using the ring-shaped eject member 167 , since the ring-shaped ejector 167 can push the semiconductor wafer 12 by area contact, it is possible to decrease the number of cracks formed in the wafer 12 . Further, the ejection of the wafer 12 from the cavity 161 becomes much easier.
  • the ring-shaped ejector 167 is used, any kind of ejector having a planar surface can be used. Specifically, an ejector having the same or similar outline as the wafer 12 is preferable because contact stress can be applied evenly to the wafer 12 with this ejector. In FIG. 9, since a circular wafer or an elliptical wafer having an orientation flat is used, the ring-shaped ejector 167 is used.
  • the ring-shaped ejector 167 also can be used in the molding apparatus 90 of FIG. 6. Further, since the molding apparatus 90 has no pod in the recess 61 , a disk-shaped ejector can be used.
  • FIG. 10 another alternative molding apparatus 300 is shown.
  • the molding apparatus 300 is an improvement of the molding apparatus 90 shown in FIG. 6.
  • the size of the cavity 71 equals that of the recess 61 in the molding apparatus 90
  • the size of the cavity 271 of the upper platen member 270 is smaller than that of the recess 261 of the lower platen member 260 in the molding apparatus 300 .
  • Other components used in the molding apparatus 300 are the same as those used in the molding apparatus 90 .
  • the periphery of the recess 261 is covered by the outer area of the cavity 271 .
  • the diameter of the cavity 271 is smaller than that of the recess by a few mm (4-8 mm). Therefore, the wafer 12 is clamped at its periphery (1-3 mm) by the upper platen member 270 . Since no integrated circuits are formed at the periphery of the wafer 12 , there is no problem not to form a resin shield on the periphery of the wafer 12 .
  • the molding apparatus 300 By using the molding apparatus 300 , the wafer is pressed at its periphery by the upper platen member 270 when the resin shield is formed. As a result, the formation of resin burrs from the resin material entering a gap between the wafer 12 and the wall of the recess 271 , can be limited. Therefore, when the wafer 12 is ejected from the recess 261 , it is possible to avoid making cracks on the wafer 12 . Further, since it is possible to avoid forming an unnecessary resin shield on the periphery of the wafer 12 , use of the molding apparatus 300 provides a great saving of the resin material. Moreover, when the resin shield 19 is formed, the wafer 12 does not move because the wafer is clamped at its periphery.
  • the molding apparatus 300 is explained as an improvement upon the molding apparatus 90 shown in FIG. 6, the structural concept of the molding apparatus 300 regarding relationship between the sizes of recess 261 and cavity 271 can be applied to the molding apparatuses 100 , 200 shown in FIGS. 7 and 9.
  • this concept is applied to the molding apparatuses 100 , 200 shown in FIGS. 7 and 9, the diameter of the cavity 161 of the lower platen member 160 is smaller than that of the recess 171 of the upper platen member 170 .
  • the projection electrodes 17 do not reach to the bottom of the cavity 161 . Therefore, it is possible to avoid destroying the projection electrodes 17 .
  • a shock-absorbing layer 80 formed of a high molecule material can be formed at the periphery of the wafer. Since the shock-absorbing layer 80 is compressed when the upper platen member 270 is pushed downward, the resin burrs can be limited further.
  • the runner 60 can be formed in the lower platen member 60 of the molding apparatus 90 shown in FIG. 6. Not only the runner, but also all other components can be exchanged between the lower platen member 60 and the upper platen member 70 .
  • the wafer is placed in the cavity of the lower platen member 60 with its main surface of the wafer 12 on which the projection electrodes 17 are formed, facing downward.
  • the molding apparatus 100 shown in FIG. 7 may include a plurality of pods. Quick injection of the resin material can be performed by the plurality of pods. In this case, each pod should be separated by equal distance.
  • the molding apparatus 200 in FIG. 9 may include a plurality of ejectors. In such a case, each ejector is placed concentrically. Then, it is possible to spread the stress in the wafer 12 when the wafer is ejected.

Abstract

A resin sealed semiconductor device includes a semiconductor chip having a main surface, a plurality of surface electrodes formed on the main surface of the chip, a plurality of projection electrodes formed the main surface, each projection electrode being connected to respective one surface electrodes, and a resin shield covering the main surface, the surface electrodes and side surfaces of the projection electrodes, the resin having a thermal expansion coefficient in the range of 8-10 ppm/° C. and a Young's modulus in the range of 1.8-2.0 Gpa.

Description

    CROSS-REFERENCE TO RELATED APPLICATION
  • This application claims the priority benefit of Japanese Patent Application No. 11-369810, filed Dec. 27, 1999, the entire disclosure of which is incorporated herein of reference. [0001]
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention [0002]
  • The invention relates to a resin-sealed semiconductor device, and more particularly, to a Chip Size Package (CSP) whose mounting area is similar to that of a semiconductor chip contained therein. Further, the invention relates to a resin itself used in the CSP, and a method for manufacturing the CSP using the resin. [0003]
  • 2. Description of the Related Art [0004]
  • Recently, since resin-sealed semiconductor devices are applied to memory cards, IC cards and portable telephones, a demand for thinner, smaller and lighter is becoming more and more intense. In response to the demand, shapes or structures of resin-sealed semiconductor devices have been improved. One of the improvements is a Chip Size Package (CSP) type resin-sealed semiconductor device. [0005]
  • Generally, a CSP-type semiconductor device includes a semiconductor chip having integrated circuits on its surface, a plurality of surface electrodes on the surface of the semiconductor chip, an insulating layer formed on the semiconductor chip, projection electrodes formed on the insulating layer, metal wires for connecting the surface electrodes to the projection electrodes, a resin shield for sealing the entire surface of the semiconductor chip, and metal balls formed on the projection electrodes. By a process called dicing, a semiconductor wafer is divided into many CSP-type semiconductor devices after all components are formed on the semiconductor wafer. [0006]
  • As described above, in the process for manufacturing the CSP-type semiconductor device, the resin shield is formed on the semiconductor wafer. During the formation of the resin shield, the semiconductor wafer is heated so as to melt the resin material. Then, the melted resin is flowed on the heated semiconductor wafer, and then solidified. [0007]
  • Thermal expansion coefficients of the resin and the semiconductor wafer are determined by their material. Therefore, when the semiconductor wafer on which the resin shield is formed is cooled to room temperature to solidify the resin material, the resin and the semiconductor wafer either shrink or stretch. In the dicing process for dividing the semiconductor wafer into CSP-type semiconductor devices, the semiconductor wafer is placed on a vacuuming table. However, the semiconductor wafer is warped by the shrinkage or stretching of the resin shield, and as a result, the bottom surface of semiconductor wafer is not in complete contact with the table. Therefore, during the dicing process, the semiconductor wafer is not precisely divided along grid lines. [0008]
  • Further, after a CSP-type semiconductor device is mounted on a board, the device is heated on some occasions. Since the board also has a thermal expansion coefficient which is determined by the material of the board, the board and the CSP-type semiconductor device either shrink or stretch after the board and the device are cooled to room temperature. Because of the differences in thermal expansion coefficient between the board and the CSP-type semiconductor device, the metal balls connecting the CSP-type semiconductor device may crack. Once cracks form in the metal balls, the reliability of the metal balls for performing their connecting function is reduced. Moreover, since the resistance values of the metal balls are increased by the cracks, the reliability of the CSP-type semiconductor devices is reduced. [0009]
  • SUMMARY OF THE INVENTION
  • An objective of the invention is to resolve the above-described problem and to provide a resin for sealing semiconductor device, a resin-sealed semiconductor device and the method for manufacturing the semiconductor device that can both simplify manufacturing processes, and can improve the reliability of the connection between the a CSP-type semiconductor device and a board. [0010]
  • The objective is achieved by a resin-sealed semiconductor device including a semiconductor chip having a main surface, a plurality of surface electrodes formed on the main surface, a plurality of projection electrodes formed the main surface of the chip, each projection electrode being connected to respective one surface electrode, and a resin shield covering the main surface, the surface electrodes and side surfaces of the projection electrodes, the resin having a thermal expansion coefficient in the range of 8-10 ppm/° C. and a Young's modulus in the range of 1.8-2.0 Gpa. [0011]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The invention will be more particularly described with reference to the accompanying drawings, in which: [0012]
  • FIG. 1 is a sectional view of a CSP-type resin-sealed semiconductor device of the invention; [0013]
  • FIGS. 2A through 2E are sectional views showing successive stages in the manufacturing the CSP-type resin-sealed semiconductor device shown in FIG. 1; [0014]
  • FIG. 3 is the sectional view of the CSP-type resin-sealed semiconductor device shown in FIG. 1 which is mounted on a board; [0015]
  • FIG. 4 shows a table comparing four different resin materials in view of Young's modulus, thermal expansion coefficients, and fine chucked ability, and reliability of solder connection; [0016]
  • FIG. 5A shows results of a temperature cycle experiment on a resin B and a resin C; [0017]
  • FIG. 5B shows properties of the resin materials B and C that are compared in FIG. 5A. [0018]
  • FIG. 6 is a perspective view of an encapsulating molding apparatus to which a resin of the invention is applicable; [0019]
  • FIG. 7 is a perspective view of an alternative encapsulating molding apparatus; [0020]
  • FIG. 8 is a sectional view of a semiconductor wafer on which a resin shield is formed using the encapsulating molding apparatus shown in FIG. 7; [0021]
  • FIG. 9 is a perspective view of a further alternative encapsulating molding apparatus; [0022]
  • FIG. 10 is a perspective view of another alternative molding apparatus; and [0023]
  • FIG. 11 is a sectional view of a semiconductor wafer having a shock absorbing layer at its periphery, which is placed in the encapsulating molding apparatus shown in FIG. 10. [0024]
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • Referring to FIG. 1, a CSP-[0025] type semiconductor device 10 includes a semiconductor chip 11 having integrated circuits on its main surface 11A, a plurality of surface electrodes 13 on the main surface 11A, an insulating layer (not shown in the drawing) formed on the main surface 11A, projection electrodes 17 formed on the insulating layer, separate metal wires 15 for connecting the respective surface electrodes 13 to the projection electrodes 17, a resin shield 19 for sealing the entire surface of the semiconductor chip 11 and metal balls 21 formed on the projection electrodes 17. The semiconductor chip 11 has a thickness (y) of about 400 μm. The surface electrodes 13 are connected to the integrated circuit, and are used as I/O port. The height (x) of each projection electrode is around 100 μm. The projection electrodes 17 and the metal wires 15 are formed of copper. Although it is possible to connect the projection electrodes 17 to the surface electrodes 13 without the metal wires 15, connecting with metal wires is preferable in a limited space. The insulating layer on the surface 11A is used to avoid unnecessary contact between the integrated circuits and surface electrodes 13 or the projection electrode 17. The resin shield 19 serves to protect the projection electrodes 17 from physical impact or moisture. The metal balls 21 are formed of solder, and they are generally called “solder balls”. The metal balls are used for electrical connection to an external board.
  • The CSP-[0026] type semiconductor device 10 is manufactured by a process shown in FIGS. 2A though 2E. Referring to FIG. 1A, the surface electrodes 13 are formed on a semiconductor wafer 12, and the insulating layer 14 is formed on the entire main surface 12A of the wafer 12. Then the metal wire 15 is formed to contact to the surface electrode 13 via a through-hole in the insulating layer. Then, the projection electrodes 17 are formed on the insulating layer 14. As described above, the projection electrodes 17 are connected to the surface electrodes 13 by the metal layers 15.
  • Then, referring to FIG. 2B, the [0027] resin shield 19 is formed on the wafer 12. To form the resin shield 19, the wafer 12 is preheated to 170° C., and the melted resin material is flowed on the main surface of the wafer 12. As a result, the resin shield 19 covers an entire surface of the projection electrodes 17. Then, the resin shield 19 is solidified by cooling it down to room temperature.
  • Then, as schematically illustrated in FIG. 2C, the surface of the [0028] resin shield 19 is polished with a rotating polishing pad 30 to expose the surface of the projection electrodes 17. Alternatively, the resin shield 19 can be polished with the polishing pad 30 reciprocating backward and forward.
  • Then, referring to FIG. 2D, the [0029] metal balls 21 are formed on the exposed surface of the projection electrode 17, as by dipping the wafer 12 in solder liquid. Next, referring to FIG. 2E, the wafer 12 is placed on a table 40 having vacuum holes 41 that hold the wafer 12 in place while it is diced by a dicing blade 45 along dicing lines 43.
  • The CSP-[0030] type semiconductor device 10 manufactured by the process described above is mounted on a board 50. Referring to FIG. 3, the CSP-type semiconductor device 10 is face-down-bonded on the board 50 to connect the metal balls 21 to electrodes (not shown in the drawing) formed on the board 50. The board 50 is then heated to melt the metal balls 21, and then cooled down to room temperature so that the metal balls 21 are solidified with a firm connection to the electrode.
  • An important feature of the invention, which is applied to the CSP-[0031] type semiconductor device 10 manufactured by the above-mentioned process, is characteristics of the resin material of the resin shield 19. Namely, the resin shield 19 is formed of the resin material having thermal expansion coefficient of 8-10 ppm/° C. and Young's modulus of 1.8-2 Gpa in the range of −40° C.-125° C. By applying a resin material having these characteristics to the CSP-type semiconductor device 10, it is found by experiments described below that the warpage of the wafer 12 is reduced and that the wafer 12 is firmly vacuumed on the table. Further, it is also found by experiments described below that the reliability of the connection by the metal balls 21 to the board 50 is improved.
  • Referring to FIG. 4, four resin materials A, B, C and D are compared. Each resin material has a different thermal expansion coefficient and Young's modulus. The material's Young's modulus can be set by varying the amount of fillers, which are contained in the resin material. Further, by using curing agents, Young's modulus is not decreased accidentally. [0032]
  • The resin material A has a high thermal expansion coefficient and a high Young's modulus. The thermal expansion coefficient of the resin material A is in the range of 13-15 ppm/° C., which is similar to that of the board [0033] 50 (15 ppm/° C.). This is four or five times higher than that of wafer 12 (3 ppm/° C.). The Young's modulus is in the range of 1.8-2.0 GPa (G=109). Therefore, concentration of the fillers is around 90% or more. Furthermore, a flexibilizer is used as a curing argent.
  • The resin material B has the same Young's modulus as the resin material A and has thermal expansion coefficient in the range of 8-10 ppm/° C., which is three times higher than that of [0034] wafer 12. Therefore, concentration of the fillers is 86%±1%. Furthermore, a flexibilizer is used as a curing argent.
  • The resin material C has the same thermal expansion coefficient as the resin material A and has a Young's modulus in the range of 0.8-1.0 Gpa. Therefore, concentration of the fillers is 70%. Furthermore, a flexibilizer is used as a curing argent. [0035]
  • The resin material D has the same thermal expansion coefficient as the resin material B and has the same Young's modulus as the resin material C. Therefore, the concentration of the fillers in the resin material D is the same as in the resin material C, and a low stress material is used as a curing agent to decrease the Young's modulus of the resin material D. [0036]
  • First of all, the amount of warpage of the [0037] wafer 12 and wafer's chucked ability to the table 40 are considered as follows. As described above, the thermal expansion coefficient of silicon, which is the material of the wafer 12, is 3 ppm/. However, the thermal expansion coefficient of the resin materials A, B, C, D are few times higher than that of silicon. Therefore, when the resin shield 19 and the wafer 12 are cooled down, the periphery of the wafer 12 is warped toward the side on which the resin shield 19 is formed. According to the experiments, the amounts of the warpage of the wafer when the resin materials A, B, C, D are used, are about 4.5 mm, about 3.0 mm, about 4.0 mm and about 2.5 mm, respectively. As to the chucked ability of the wafer, it is found that the wafers 12 using the resin materials B, D whose warpages are equal to or less than 3.0 mm, are chucked on the table 40 firmly. On the other hand, the semiconductor wafers using the resin materials A, C, which have large warpages, are not chucked on the table 40 firmly. In view of the result of the experiments, a resin material having the thermal expansion coefficient of 8-10 ppm/° C. is preferable to suppress the warpage of the wafer 12. One of the factors in causing small warpage is that the differences in the thermal expansion coefficient as between the wafer 12 and the resin material B or D is smaller than that between the wafer 12 and the resin material A or C.
  • Next, the reliability of the solder connection is considered as follows. As described above, the thermal expansion coefficient of the [0038] board 50 is 15 ppm/° C. Therefore, it is simply considered that the difference in thermal expansion coefficient as between the board 50 and the resin material should be as small as possible. However, it is required that not only the characteristics of the resin material, but also that of the semiconductor wafer 12 as a whole, should be close to that of the board 50. Referring to FIG. 4 again, although the thermal expansion coefficient of the resin material C is similar to that of the board 50, the defective of the metal ball 21 is found because of low Young's modulus so that the reliability of solder connection is marked (X) in the table of FIG. 4, which means that the defective of the metal ball 21 is found. This result comes from the dependence on the thermal expansion coefficient of the silicon, as a whole of semiconductor device 10. Therefore, as a result, the difference in thermal expansion coefficient as between the semiconductor device 10 and the board 50 is not reduced enough. Further, the reliability of solder connection is marked (X) in the table when the resin material D whose Young's modulus is the same as that of the resin material C, is used. This result comes from the further dependence on the thermal expansion coefficient of the silicon, in addition to the reason in the case of the resin material C, because the thermal expansion coefficient of the resin material D is much lower.
  • The condition of the [0039] metal ball 21 is good after mounting the semiconductor device 10 on the board when the resin material A or B having the high Young's modulus is used. Therefore, the reliability of solder connection is marked (O) in the table of FIG. 4, which means the good connection. As a result, a resin material having a Young's modulus of 1.8-2.0 GPa is preferable in order to increase the reliability of solder connection of the semiconductor device 10.
  • In the FIG. 5A, the result of temperature cycle experiments of a resin material B and a resin material C is shown. As shown in FIG. 5B, the resin material B has a Young's modulus of 1.8 GPa and a thermal expansion coefficient of the 8-10 ppm/° C., and the resin material C has a Young's modulus of 0.87 GPa and a thermal expansion coefficient of the 13 ppm/° C. FR-4 is used as the board material, and the thickness and land diameter of the [0040] board 50 are 0.88 mm and 0.35 mm, respectively. 72 cycles of experiments were performed under −40° C.-125° C. per day. In FIG. 5A, the result of the experiment for the resin material C is shown as white dots, and the results for the resin material B are shown as black dots. According to the experiment's result, some faults in the semiconductor device were found when 200 cycles of the experiment were completed, using the resin material C, and the faults are increased in the range of 200-700 cycles. On the other hand, when the resin material B was used, no faults could be found until 700 cycles of the experiments were completed, and it was possible to maintain the semiconductor device in good condition past 1000 cycles. Therefore, FIG. 5A clearly shows the resin material B to be better than the resin material C.
  • The experiments demonstrate that the resin material for the resin shield having the thermal expansion coefficient of the 8-10 ppm/° C. and the Young's modulus of 1.2-10 GPa is the most appropriate to increase the chucked ability of the wafer by suppressing the warpage, and the reliability of solder connection. Of cause, to increase the chucked ability of the wafer by merely suppressing the warpage only, a resin material having a thermal expansion coefficient of the 8-10 ppm/° C. can be used, and merely to increase the reliability of solder connection, a resin material having a Young's modulus of 1.2-10 Gpa can be used. However, to meet the market demands or to improve the reliability of the semiconductor device, it is necessary to increase both the chucked ability of the wafer and the reliability of the solder connections. Therefore, the resin material having a thermal expansion coefficient of the 8-10 ppm/° C. and a Young's modulus of 1.2-10 GPa is the most appropriate. [0041]
  • According to the invention, to set the thermal expansion coefficient and the Young's modulus at the desired values, it is sufficient to simply establish an appropriate amount of the fillers and the flexibilizer. As the fillers and the flexibilizer are contained in the general resin material, it is possible to change the thermal expansion coefficient and the Young's modulus without adding any new kinds of material to the resin material. Therefore, problems regarding adhesion characteristics of the resin material to the semiconductor chip or the projection electrodes do not occur, and there is no influence upon the semiconductor chip. [0042]
  • Next, further details of the method for forming the [0043] resin shield 19 shown in FIG. 2B are provided with reference to FIG. 6. Referring to FIG. 6, an encapsulating molding apparatus 90 includes an upper platen member 70 and a lower platen member 60. The lower platen member 60 has a recess 61 for receiving the semiconductor wafer 12 on which the projecting electrodes 17 are formed. The size of the recess 61 is substantially the same as that of the semiconductor wafer 12. The semiconductor wafer 12 is placed in the recess 61 with the back surface of the wafer 12 on which the projection electrode 17 is not formed, facing the bottom of the recess 61. The depth of the recess 61 is substantially equal to or little less than the thickness of the semiconductor wafer 12. Therefore, when the semiconductor wafer 12 is placed in the recess 61, the projection electrodes 17 project from the surface of the lower platen 60. The lower platen member 60 further includes a pod 63 separated from the recess 61 and serving as a passage for the flow of melted resin material 19.
  • The [0044] upper platen member 70 includes a cavity 71 at a location that corresponds to the recess 61. The depth of the cavity 71 is greater than the height of the projection electrodes 17 to avoid destruction of the projection electrodes 17 by contacting the projection electrodes 17 to the bottom of the cavity 71. The upper platen member 70 further includes a tapered runner 73 having an elongated channel that is connected to the cavity 71. The tapered runner 73 has a narrower end 77 and a broader end 78, which is called as a gate. The runner 73 is connected to the cavity at the gate. Further, a plurality of air-vents 75 is formed at the periphery of the cavity. The air-vents 75 are spaced apart at regular intervals.
  • In FIG. 6, since the [0045] runner 73 is tapered, the flow direction of the resin material injected into the cavity 71 from the gate 78 of the runner 73, is diverged so that the injection of the resin material can be performed by the well-known transfer molding method smoothly. Therefore, it is possible to avoid forming voids in the resin shield 19 and to shorten the time required for injecting the resin material. The width of the runner at the narrower end 77 is 10 mm or more, and the width of the runner at the gate 78 is 15 mm or more. The depth of the runner is 150 μm or more. The width W and depth of each air-vent 75 are 5 mm or more, and 25 mm, respectively. Preferably, eight air-vents are provided.
  • A method for forming the [0046] resin shield 19 by injecting the resin material is explained below. First, the semiconductor wafer 12 is placed in the recess 61 in the way described above. Then, a tablet of the resin material is loaded in the pod 63, and then, the resin material is heated. Then, by moving the upper platen member 70 toward the lower platen member 60 to close the molding apparatus 90, the semiconductor wafer 12 is enclosed in a room, which is formed by the cavity 71 and recess 61.
  • After that, the resin material melted by heat is injected onto the surface of the [0047] semiconductor wafer 12 from the pod 63 through the runner 73 to the room. Air in the room can be released for the air vents 75. After the cavity 71 is filled with the resin material, the upper platen member 70 is moved back to its original position. Then, the semiconductor wafer 12 is cooled down in the room temperature to form the resin shield 19 by solidifying the resin material, and then the semiconductor wafer 12 is released from the recess 61 by pushing the back surface of the semiconductor wafer 12 with eject-pins whose tips can be moved toward and away from the back surface of the wafer 12, and which are formed under the bottom of the recess 61. By using the molding apparatus 90 shown in FIG. 6, it is not necessary to further modify the resin material of the invention, and to add further components to the molding apparatus so as to inject the resin material on the surface of the semiconductor wafer surface smoothly. Although the molding apparatus 90 shown in FIG. 6 is most appropriate for the resin material of the invention, it can be used for other resin materials.
  • Referring to FIG. 7, an alternative encapsulating [0048] molding apparatus 100 according to the invention is shown. The molding apparatus 100 includes an upper platen member 170 and a lower platen member 160. The lower platen member 60 has a cavity 161 for receiving the semiconductor wafer 12 on which the projecting electrodes 17 are formed. The diameter of the cavity 161 is substantially the same as that of the semiconductor wafer 12. A pod 163 is formed at the center of the bottom of the cavity 161. A plurality of air vents 165 is spaced apart at regular intervals along the periphery of the cavity 161. The semiconductor wafer 12 is placed in the cavity 161 of the lower platen member 160 with its main surface of the wafer 12 on which the projection electrodes 17 are formed, facing downward. The upper platen member 170 includes a recess 171 at a location that corresponds to the cavity 161. By forming the pod 163 at the location described above, no runner is necessary.
  • A method of using the [0049] molding apparatus 100 to form the resin shield 119 by injecting the resin material is explained below. First, the semiconductor wafer 12 is placed in the cavity 161 in the manner described above. Then, a tablet of the resin material is loaded into the pod 163, and then, the resin material is heated. Then, by moving the upper platen member 170 toward the lower platen member 160 to close the molding apparatus 100, the semiconductor wafer 12 is enclosed in a room, which is formed by the cavity 161 and recess 171.
  • After that, melted resin material is injected onto the surface of the [0050] semiconductor wafer 12 from the pod 163 into the cavity 161. Air in the room can be released from the air vents 175. After the cavity 161 is filled with the resin material, the upper platen member 170 is moved back to its original position. Then, the semiconductor wafer 12 is cooled down in room temperature to form the resin shield 119 by solidifying the resin material. Before the resin material is solidified completely, the semiconductor wafer 12 may be separated from the bottom of the cavity 161 by pushing the semiconductor wafer 12 with eject-pins whose tips can be moved toward and away from the wafer 12, and which are formed under the bottom of the cavity 161 so that the wafer 12 can be easily ejected from the cavity 61 after the resin material is solidified completely.
  • The [0051] semiconductor wafer 12 shown is FIG. 8 is formed using the molding apparatus shown in FIG. 7. A protuberance 120 of the resin shield 119 is formed in the center, which corresponds to the pod 163, but is polished out with other areas of the resin shield 119 in the subsequent process shown in FIG. 2C. Therefore, there is no influence caused by the protuberance 120.
  • When the [0052] molding apparatus 100 is used, the wafer 12 is supported by the projection electrodes 17 because the wafer 12 is placed in the cavity 161 with its main surface of the wafer 12 on which the projection electrodes 17 are formed, facing downward. However, since a plurality of projection electrodes 17 is formed on the wafer 12, there is little effect on the projection electrodes 17. If necessary, a shock absorber, which has a characteristic for separating from the resin material, may be formed on the entire surface of the bottom of the cavity 161 other than a spout gate of the pod 163.
  • It is possible to form the [0053] pod 163, the air vents 165 and the cavity 161 in the upper platen member 170 and to form the recess 171 in the lower platen member 160. In this case, the wafer 12 is placed in the same way as in FIG. 6. Therefore, it is not necessary to consider any influence on the projection electrode 17 because the wafer 12 is not supported by the projection electrode 17. However, an unexpected amount of the resin material may be injected onto the wafer 12 by gravity, or the wafer 12 may be not easily released from the molding apparatus. Therefore, forming the pod 163 in the lower platen member 170 of the molding apparatus is better.
  • According to the use of the molding apparatus shown in FIG. 7, since no runner is necessary, it is a great saving of the resin material to be able to inject the resin material into the [0054] cavity 161 directly, in addition to the benefits of the molding apparatus shown in FIG. 6. Further, no maintenance, such as cleaning of the runner, is necessary. Moreover, since the pod 163 is located in the center of the bottom of the cavity 161, it is possible to spread the resin material uniformly on the wafer 12.
  • In the [0055] molding apparatus 100, a tapered pod may be used. The pod tapers from a wide spout gate. By using the tapered pod, the ejection of the wafer from the cavity becomes easier, and the resin material can be injected into the cavity more quickly.
  • Referring to FIG. 9, a further alternative encapsulating [0056] molding apparatus 200 is shown. The molding apparatus 200 includes a ring-shaped ejector 167 surrounding a pod 163 at a bottom of a cavity 161 formed in the lower platen member 160. The ring-shaped ejector 167 can be moved toward the upper platen member 170 to push the semiconductor wafer from in the cavity 163. Other components of the molding apparatus 200 are the same as the components of the molding apparatus 100 illustrated in FIG. 7.
  • By using the ring-shaped [0057] eject member 167, since the ring-shaped ejector 167 can push the semiconductor wafer 12 by area contact, it is possible to decrease the number of cracks formed in the wafer 12. Further, the ejection of the wafer 12 from the cavity 161 becomes much easier.
  • In FIG. 10, although the ring-shaped [0058] ejector 167 is used, any kind of ejector having a planar surface can be used. Specifically, an ejector having the same or similar outline as the wafer 12 is preferable because contact stress can be applied evenly to the wafer 12 with this ejector. In FIG. 9, since a circular wafer or an elliptical wafer having an orientation flat is used, the ring-shaped ejector 167 is used.
  • The ring-shaped [0059] ejector 167 also can be used in the molding apparatus 90 of FIG. 6. Further, since the molding apparatus 90 has no pod in the recess 61, a disk-shaped ejector can be used.
  • Referring to FIG. 10, another [0060] alternative molding apparatus 300 is shown. The molding apparatus 300 is an improvement of the molding apparatus 90 shown in FIG. 6. Although the size of the cavity 71 equals that of the recess 61 in the molding apparatus 90, the size of the cavity 271 of the upper platen member 270 is smaller than that of the recess 261 of the lower platen member 260 in the molding apparatus 300. Other components used in the molding apparatus 300 are the same as those used in the molding apparatus 90.
  • As shown in FIG. 10, the periphery of the [0061] recess 261 is covered by the outer area of the cavity 271. The diameter of the cavity 271 is smaller than that of the recess by a few mm (4-8 mm). Therefore, the wafer 12 is clamped at its periphery (1-3 mm) by the upper platen member 270. Since no integrated circuits are formed at the periphery of the wafer 12, there is no problem not to form a resin shield on the periphery of the wafer 12.
  • By using the [0062] molding apparatus 300, the wafer is pressed at its periphery by the upper platen member 270 when the resin shield is formed. As a result, the formation of resin burrs from the resin material entering a gap between the wafer 12 and the wall of the recess 271, can be limited. Therefore, when the wafer 12 is ejected from the recess 261, it is possible to avoid making cracks on the wafer 12. Further, since it is possible to avoid forming an unnecessary resin shield on the periphery of the wafer 12, use of the molding apparatus 300 provides a great saving of the resin material. Moreover, when the resin shield 19 is formed, the wafer 12 does not move because the wafer is clamped at its periphery.
  • Although the [0063] molding apparatus 300 is explained as an improvement upon the molding apparatus 90 shown in FIG. 6, the structural concept of the molding apparatus 300 regarding relationship between the sizes of recess 261 and cavity 271 can be applied to the molding apparatuses 100, 200 shown in FIGS. 7 and 9. When this concept is applied to the molding apparatuses 100, 200 shown in FIGS. 7 and 9, the diameter of the cavity 161 of the lower platen member 160 is smaller than that of the recess 171 of the upper platen member 170. In both cases, since the wafer is hung at its periphery, the projection electrodes 17 do not reach to the bottom of the cavity 161. Therefore, it is possible to avoid destroying the projection electrodes 17.
  • Further, as shown in FIG. 11, a shock-absorbing [0064] layer 80 formed of a high molecule material can be formed at the periphery of the wafer. Since the shock-absorbing layer 80 is compressed when the upper platen member 270 is pushed downward, the resin burrs can be limited further.
  • While the invention has been described with reference to illustrative embodiments, this description is not intended to be construed in a limiting sense. For example, the [0065] runner 60 can be formed in the lower platen member 60 of the molding apparatus 90 shown in FIG. 6. Not only the runner, but also all other components can be exchanged between the lower platen member 60 and the upper platen member 70. In this case, the wafer is placed in the cavity of the lower platen member 60 with its main surface of the wafer 12 on which the projection electrodes 17 are formed, facing downward. Further, the molding apparatus 100 shown in FIG. 7 may include a plurality of pods. Quick injection of the resin material can be performed by the plurality of pods. In this case, each pod should be separated by equal distance.
  • Moreover, the [0066] molding apparatus 200 in FIG. 9 may include a plurality of ejectors. In such a case, each ejector is placed concentrically. Then, it is possible to spread the stress in the wafer 12 when the wafer is ejected. Various other modifications of the illustrated embodiments, as well as other embodiments of the invention, will be apparent to those skilled in the art on reference to this description. Therefore, the appended claims are intended cover any such modifications or embodiments as fall within the true scope of the invention.

Claims (14)

What I claim is:
1. A resin for sealing a main surface of a semiconductor chip, for sealing a plurality of surface electrodes which are formed on the main surface, and for sealing a plurality of projection electrodes at their side surfaces, which are connected to the surface electrodes, respectively, the resin having a thermal expansion coefficient in the range of 8-10 ppm/° C., and a Young's modulus of the resin is in the range of 1.8-2.0 Gpa.
2. A resin as claimed in
claim 1
, comprising:
fillers, concentration of the fillers being 86%±1%; and
a curing argent that includes a flexibilizer.
3. A resin-sealed semiconductor device, comprising:
a semiconductor chip having a main surface;
a plurality of surface electrodes formed on the main surface of the chip;
a plurality of projection electrodes formed the main surface, each projection electrode being connected to respective one surface electrode; and
a resin shield covering the main surface, the plurality of surface electrodes and side surfaces of the projection electrodes, the resin having a thermal expansion coefficient in the range of 8-10 ppm/° C. and a Young's modulus in the range of 1.8-2.0 Gpa.
4. A resin-sealed semiconductor device as claimed in
claim 1
, wherein the resin shield includes fillers, which are 86%±1% concentration, and a curing argent that includes a flexibilizer.
5. A method of forming a resin-sealed semiconductor device, comprising:
preparing a semiconductor wafer having a main surface;
forming surface electrodes and projection electrodes on the main surface;
providing a molding apparatus;
placing the semiconductor wafer in the molding apparatus, and forming a resin shield on the main surface of the semiconductor wafer by injecting a resin material by a transfer molding method until the projection electrodes are covered by the resin material completely, the resin material having a thermal expansion coefficient in the range of 8-10 ppm/° C. and a Young's modulus in the range of 1.8-2.0 Gpa;
polishing the resin shield until a surface of each projection electrode is exposed; and
dicing the semiconductor wafer.
6. A method of forming a resin-sealed semiconductor device as claimed in
claim 5
, wherein the resin shield includes fillers, which are 86%±1% concentration, and a curing argent that includes a flexibilizer.
7. A method of forming a resin-sealed semiconductor device as claimed in
claim 5
, wherein the resin material is injected from a location adjacent to a center of the semiconductor wafer.
8. A method of forming a resin-sealed semiconductor device as claimed in
claim 5
, wherein the molding apparatus includes an upper platen member and a lower platen member, and wherein the molding apparatus further includes an ejecting means in the lower platen member, further comprising ejecting the semiconductor wafer from the molding apparatus using the ejecting means after injection of the resin material is completed.
9. A method of forming a resin-sealed semiconductor device as claimed in
claim 5
, wherein the molding apparatus includes an upper platen member having a cavity and a lower platen member having a recess which is larger than the cavity, wherein the semiconductor wafer is placed in the recess, and wherein the resin material is injected on the main surface of the semiconductor wafer while a periphery of the semiconductor wafer is clamped by the upper platen member.
10. A method of forming a resin-sealed semiconductor device as claimed in
claim 9
, further comprising forming a shock-absorbing layer at the periphery of the semiconductor wafer before placing the semiconductor wafer in the recess.
11. A method of forming a resin-sealed semiconductor device as claimed in
claim 6
, wherein the resin material is injected from a location adjacent to a center of the semiconductor wafer.
12. A method of forming a resin-sealed semiconductor device as claimed in
claim 6
, wherein the molding apparatus includes an upper platen member and a lower platen member, and wherein the molding apparatus further includes an ejecting means in the lower platen member, further comprising ejecting the semiconductor wafer from the molding apparatus using the ejecting means after injection of the resin material is completed.
13. A method of forming a resin-sealed semiconductor device as claimed in
claim 6
, wherein the molding apparatus includes an upper platen member having a cavity and a lower platen member having a recess which is larger than the cavity, wherein the semiconductor wafer is placed in the recess, and wherein the resin material is injected on the main surface of the semiconductor wafer while a periphery of the semiconductor wafer is clamped by the upper platen member.
14. A method of forming a resin-sealed semiconductor device as claimed in
claim 13
, further comprising forming a shock-absorbing layer at the periphery of the semiconductor wafer before placing the semiconductors wafer in the recess.
US09/737,768 1999-12-27 2000-12-18 Resin for sealing semiconductor device, resin-sealed semiconductor device and the method of manufacturing the semiconductor device Abandoned US20010005060A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US12/007,874 US7704801B2 (en) 1999-12-27 2008-01-16 Resin for sealing semiconductor device, resin-sealed semiconductor device and the method of manufacturing the semiconductor device

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP36981099A JP3784597B2 (en) 1999-12-27 1999-12-27 Sealing resin and resin-sealed semiconductor device
JP11-369810 1999-12-27

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US12/007,874 Continuation US7704801B2 (en) 1999-12-27 2008-01-16 Resin for sealing semiconductor device, resin-sealed semiconductor device and the method of manufacturing the semiconductor device

Publications (1)

Publication Number Publication Date
US20010005060A1 true US20010005060A1 (en) 2001-06-28

Family

ID=18495375

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/737,768 Abandoned US20010005060A1 (en) 1999-12-27 2000-12-18 Resin for sealing semiconductor device, resin-sealed semiconductor device and the method of manufacturing the semiconductor device
US12/007,874 Expired - Fee Related US7704801B2 (en) 1999-12-27 2008-01-16 Resin for sealing semiconductor device, resin-sealed semiconductor device and the method of manufacturing the semiconductor device

Family Applications After (1)

Application Number Title Priority Date Filing Date
US12/007,874 Expired - Fee Related US7704801B2 (en) 1999-12-27 2008-01-16 Resin for sealing semiconductor device, resin-sealed semiconductor device and the method of manufacturing the semiconductor device

Country Status (2)

Country Link
US (2) US20010005060A1 (en)
JP (1) JP3784597B2 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020140083A1 (en) * 2001-03-27 2002-10-03 Nec Corporation Semiconductor device haivng resin-sealed area on circuit board thereof
US20080242079A1 (en) * 2007-03-30 2008-10-02 Dingying Xu In-situ formation of conductive filling material in through-silicon via
US20120193766A1 (en) * 2005-06-29 2012-08-02 Rohm Co., Ltd. Semiconductor device with front and back side resin layers having different thermal expansion coefficient and elasticity modulus

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2006303036A (en) * 2005-04-18 2006-11-02 Fujikura Ltd Semiconductor device
US8890304B2 (en) 2011-06-08 2014-11-18 Tessera, Inc. Fan-out microelectronic unit WLP having interconnects comprising a matrix of a high melting point, a low melting point and a polymer material
JP6598723B2 (en) * 2016-04-06 2019-10-30 株式会社ディスコ Package wafer manufacturing method
JP6636377B2 (en) * 2016-04-08 2020-01-29 株式会社ディスコ Package wafer manufacturing method and device chip manufacturing method

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5888883A (en) * 1997-07-23 1999-03-30 Kabushiki Kaisha Toshiba Method of dividing a wafer and method of manufacturing a semiconductor device
US6106369A (en) * 1997-11-11 2000-08-22 Tokyo Electron Limited Polishing system
US6342166B1 (en) * 1998-12-10 2002-01-29 Nikon Corporation Method of detecting end point of polishing of wafer and apparatus for detecting end point of polishing
US6344162B1 (en) * 1998-07-10 2002-02-05 Apic Yamada Corporation Method of manufacturing semiconductor devices and resin molding machine

Family Cites Families (37)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4052033A (en) * 1976-09-29 1977-10-04 Pixley Richards West, Inc. Ejector pin retracting means for plastic molding dies
EP0362131B1 (en) * 1988-09-22 1992-04-15 Maschinenfabrik & Eisengiesserei Ed. Mezger AG. Brake shoe block and method for making same
JP2748592B2 (en) * 1989-09-18 1998-05-06 セイコーエプソン株式会社 Method for manufacturing semiconductor device and molding die for semiconductor encapsulation
US5218759A (en) * 1991-03-18 1993-06-15 Motorola, Inc. Method of making a transfer molded semiconductor device
JP2778608B2 (en) * 1992-02-10 1998-07-23 日本電気株式会社 Method for manufacturing resin-molded semiconductor device
US5766972A (en) * 1994-06-02 1998-06-16 Mitsubishi Denki Kabushiki Kaisha Method of making resin encapsulated semiconductor device with bump electrodes
US6361959B1 (en) * 1994-07-07 2002-03-26 Tessera, Inc. Microelectronic unit forming methods and materials
US5518964A (en) * 1994-07-07 1996-05-21 Tessera, Inc. Microelectronic mounting with multiple lead deformation and bonding
JPH0883866A (en) * 1994-07-15 1996-03-26 Shinko Electric Ind Co Ltd Production of single side resin sealed semiconductor device and carrier frame therefor
JP3449796B2 (en) 1994-08-18 2003-09-22 ソニー株式会社 Method for manufacturing resin-encapsulated semiconductor device
SG45122A1 (en) * 1995-10-28 1998-01-16 Inst Of Microelectronics Low cost and highly reliable chip-sized package
JPH09219421A (en) 1996-02-14 1997-08-19 Hitachi Ltd Manufacture of semiconductor electronic component and wafer
JP3264615B2 (en) * 1996-02-29 2002-03-11 ホーヤ株式会社 Plastic lens injection molding method
MY114454A (en) * 1996-03-14 2002-10-31 Towa Corp Method of sealing electronic component with molded resin
JP3427874B2 (en) * 1996-05-16 2003-07-22 沖電気工業株式会社 Resin-sealed semiconductor device and method of manufacturing the same
JPH1027814A (en) 1996-07-12 1998-01-27 Oki Electric Ind Co Ltd Resin-sealed semiconductor device, method of resin-sealing that and resin-sealing metal mold
NL1004460C2 (en) * 1996-11-06 1998-05-08 Fico Bv Ejector pin, molded part and mold for encapsulating electronic components as well as a method for sealing an interspace.
JP3793628B2 (en) * 1997-01-20 2006-07-05 沖電気工業株式会社 Resin-sealed semiconductor device
JP3351706B2 (en) * 1997-05-14 2002-12-03 株式会社東芝 Semiconductor device and method of manufacturing the same
US5766535A (en) * 1997-06-04 1998-06-16 Integrated Packaging Assembly Corporation Pressure-plate-operative system for one-side injection molding of substrate-mounted integrated circuits
JP3017470B2 (en) * 1997-07-11 2000-03-06 アピックヤマダ株式会社 Resin molding method and resin molding device
JP3881751B2 (en) * 1997-08-20 2007-02-14 沖電気工業株式会社 Semiconductor chip mounting structure and mounting method
US5863813A (en) * 1997-08-20 1999-01-26 Micron Communications, Inc. Method of processing semiconductive material wafers and method of forming flip chips and semiconductor chips
US6121358A (en) * 1997-09-22 2000-09-19 The Dexter Corporation Hydrophobic vinyl monomers, formulations containing same, and uses therefor
JP3526731B2 (en) * 1997-10-08 2004-05-17 沖電気工業株式会社 Semiconductor device and manufacturing method thereof
US5919329A (en) * 1997-10-14 1999-07-06 Gore Enterprise Holdings, Inc. Method for assembling an integrated circuit chip package having at least one semiconductor device
KR100265461B1 (en) * 1997-11-21 2000-09-15 윤종용 Semiconductor integrated circuit device having dummy bonding wire
JPH11204692A (en) * 1998-01-19 1999-07-30 Oki Electric Ind Co Ltd Semiconductor device
US6117382A (en) * 1998-02-05 2000-09-12 Micron Technology, Inc. Method for encasing array packages
JPH11300781A (en) 1998-04-22 1999-11-02 Matsushita Electric Works Ltd Molding method for resin and mold equipment for molding
JP3516592B2 (en) * 1998-08-18 2004-04-05 沖電気工業株式会社 Semiconductor device and manufacturing method thereof
JP3982082B2 (en) * 1998-09-28 2007-09-26 ソニー株式会社 Manufacturing method of semiconductor device
JP3756689B2 (en) * 1999-02-08 2006-03-15 沖電気工業株式会社 Semiconductor device and manufacturing method thereof
US6181569B1 (en) * 1999-06-07 2001-01-30 Kishore K. Chakravorty Low cost chip size package and method of fabricating the same
JP3526788B2 (en) * 1999-07-01 2004-05-17 沖電気工業株式会社 Method for manufacturing semiconductor device
US6352881B1 (en) * 1999-07-22 2002-03-05 National Semiconductor Corporation Method and apparatus for forming an underfill adhesive layer
US6245595B1 (en) * 1999-07-22 2001-06-12 National Semiconductor Corporation Techniques for wafer level molding of underfill encapsulant

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5888883A (en) * 1997-07-23 1999-03-30 Kabushiki Kaisha Toshiba Method of dividing a wafer and method of manufacturing a semiconductor device
US6106369A (en) * 1997-11-11 2000-08-22 Tokyo Electron Limited Polishing system
US6344162B1 (en) * 1998-07-10 2002-02-05 Apic Yamada Corporation Method of manufacturing semiconductor devices and resin molding machine
US6342166B1 (en) * 1998-12-10 2002-01-29 Nikon Corporation Method of detecting end point of polishing of wafer and apparatus for detecting end point of polishing

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020140083A1 (en) * 2001-03-27 2002-10-03 Nec Corporation Semiconductor device haivng resin-sealed area on circuit board thereof
US7084511B2 (en) * 2001-03-27 2006-08-01 Nec Electronics Corporation Semiconductor device having resin-sealed area on circuit board thereof
US20060231936A1 (en) * 2001-03-27 2006-10-19 Nec Electronics Corporation Semiconductor device having resin-sealed area on circuit board thereof
US7268439B2 (en) 2001-03-27 2007-09-11 Nec Electronics Corporation Semiconductor device having resin-sealed area on circuit board thereof
US20120193766A1 (en) * 2005-06-29 2012-08-02 Rohm Co., Ltd. Semiconductor device with front and back side resin layers having different thermal expansion coefficient and elasticity modulus
US8664779B2 (en) * 2005-06-29 2014-03-04 Rohm Co., Ltd. Semiconductor device with front and back side resin layers having different thermal expansion coefficient and elasticity modulus
US8723339B2 (en) 2005-06-29 2014-05-13 Rohm Co., Ltd. Semiconductor device with front and back side resin layers having different thermal expansion coefficient and elasticity modulus
US20080242079A1 (en) * 2007-03-30 2008-10-02 Dingying Xu In-situ formation of conductive filling material in through-silicon via
US7851342B2 (en) * 2007-03-30 2010-12-14 Intel Corporation In-situ formation of conductive filling material in through-silicon via

Also Published As

Publication number Publication date
JP3784597B2 (en) 2006-06-14
US20080124843A1 (en) 2008-05-29
JP2001185660A (en) 2001-07-06
US7704801B2 (en) 2010-04-27

Similar Documents

Publication Publication Date Title
US7704801B2 (en) Resin for sealing semiconductor device, resin-sealed semiconductor device and the method of manufacturing the semiconductor device
US6560122B2 (en) Chip package with molded underfill
US7179683B2 (en) Substrate grooves to reduce underfill fillet bridging
US6038136A (en) Chip package with molded underfill
US6746895B2 (en) Method for encapsulating a multi-chip substrate array
US20080187613A1 (en) Method of manufacturing wafer-level chip-size package and molding apparatus used in the method
US11367667B2 (en) Build-up package for integrated circuit devices, and methods of making same
KR20190045374A (en) Laminated semiconductor die assembly with high efficiency thermal path and molded underfill
JP3510554B2 (en) Resin molding method, mold for molding and wiring substrate
US6506626B1 (en) Semiconductor package structure with heat-dissipation stiffener and method of fabricating the same
TWI395304B (en) Thermally enhanced semiconductor package and method of producing the same
US6635209B2 (en) Method of encapsulating a substrate-based package assembly without causing mold flash
US20150332986A1 (en) Semiconductor device including semiconductor chip covered with sealing resin
US6352878B1 (en) Method for molding a bumped wafer
JP4162720B2 (en) System and method for encapsulating a semiconductor device
US8212368B2 (en) Semiconductor package and manufacturing method thereof and encapsulating method thereof
US20080251910A1 (en) Fabricating method of semiconductor package and heat-dissipating structure applicable thereto
US7098082B2 (en) Microelectronics package assembly tool and method of manufacture therewith
US20040169276A1 (en) Method of packaging a semiconductor chip
JPH05267531A (en) Resin-sealed semiconductor device and manufacture thereof
JP2003203936A (en) Manufacturing method of resin encapsulated semiconductor device
KR0119089Y1 (en) Ball grid array semiconductor device
EP1190448A1 (en) Chip package with molded underfill

Legal Events

Date Code Title Description
AS Assignment

Owner name: OKI ELECTRIC INDUSTRY CO., LTD., JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:OHUCHI, SHINJI;TANAKA, YASUO;REEL/FRAME:011635/0440

Effective date: 20001206

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION