US20010000410A1 - Forming led having angled sides for increased side light extraction - Google Patents

Forming led having angled sides for increased side light extraction Download PDF

Info

Publication number
US20010000410A1
US20010000410A1 US09/732,459 US73245900A US2001000410A1 US 20010000410 A1 US20010000410 A1 US 20010000410A1 US 73245900 A US73245900 A US 73245900A US 2001000410 A1 US2001000410 A1 US 2001000410A1
Authority
US
United States
Prior art keywords
window portion
active layer
light
shaping
area
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/732,459
Other versions
US6323063B2 (en
Inventor
Michael Krames
Fred Kish
Tun Tan
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Lumileds LLC
Original Assignee
Krames Michael R.
Kish Fred A.
Tan Tun S.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Krames Michael R., Kish Fred A., Tan Tun S. filed Critical Krames Michael R.
Priority to US09/732,459 priority Critical patent/US6323063B2/en
Publication of US20010000410A1 publication Critical patent/US20010000410A1/en
Application granted granted Critical
Publication of US6323063B2 publication Critical patent/US6323063B2/en
Anticipated expiration legal-status Critical
Assigned to DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT reassignment DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LUMILEDS LLC
Assigned to PHILIPS LUMILEDS LIGHTING COMPANY LLC reassignment PHILIPS LUMILEDS LIGHTING COMPANY LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LUMILEDS LIGHTING U.S. LLC, LUMILEDS LIGHTING U.S., LLC, LUMILEDS LIGHTING, U.S. LLC, LUMILEDS LIGHTING, U.S., LLC
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/02Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor bodies
    • H01L33/20Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor bodies with a particular shape, e.g. curved or truncated substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/02Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor bodies

Definitions

  • the invention relates to the process of designing and fabricating semiconductor light-emitting devices.
  • the invention is directed towards improving the light extraction efficiency and increasing the total light output of these devices.
  • LEDs semiconductor light-emitting devices
  • n s ⁇ 2.2 ⁇ 3.6 the optical refractive indices of semiconductor materials
  • n e ⁇ 1.5 the optical refractive indices of the surrounding media
  • This large difference in refractive indices causes photons within the device to have a high probability of being totally-internally-reflected (TIR) when impinging on interfaces between the semiconductor and the ambient media.
  • LEDs are non-ideal devices that contain many optical loss mechanisms, e.g. active layer re-absorption, absorption within internal epitaxial layers, finite ohmic contact reflectivity, free-carrier absorption within doped regions.
  • the loss mechanisms due to the active layer can limit extracted light to only those photons which escape the device without making a second pass through the active layer after emission. This suggests a limit on the achievable extraction efficiency of such devices to not much more than 28.4% (based on the above calculation).
  • the coefficient of absorption for a band-to-band process at the emission wavelength is on the order of 10 4 cm ⁇ 1 .
  • a photon making a single pass through an emission layer of typical thickness of 1 ⁇ m has a probability of being absorbed equal to 63%.
  • the probability of re-emission as a photon is relatively low, for example ⁇ 10%.
  • the first-order probability of the initial photon being absorbed and converted to a non-radiative process is 57%.
  • the problem is exacerbated by other loss mechanisms and by the fact that a majority of photon trajectories traverse more than just the vertical thickness of the active layer.
  • much of the light escaping the device is light that is transmitted through the semiconductor/ambient interfaces immediately upon first impinging such an interface. This light is “first-pass” light.
  • FIG. 1 shows a schematic diagram depicting first-pass light and some of the aforementioned photon loss mechanisms and paths for escape. “Multiple-pass” light is the light which escapes the chip only after multiple encounters with the surfaces of the LED chip.
  • One such shape is the inverted truncated cone device, where the p-n junction is located at or close (within several ⁇ m) to the plane of truncation, as disclosed by Franklin, et al., in the Journal of Applied Physics vol. 35, 1153 (1964).
  • the device exhibits enhanced forward-directional light emission characteristics and improved external efficiency.
  • the shaped sidewalls of the conical portion redirect light impinging on this surface towards the top surface at near normal incidence.
  • Carr determined that there is a minimum top window height beyond which efficiency no longer increases and further suggests an optimal angle, ⁇ m ( ⁇ /2- ⁇ c)/2, where ⁇ c is the critical angle for total internal reflection, for maximum efficiency.
  • Alferov et. al. disclosed another shaped LED using a double-mesa structure that improves extraction efficiency by providing bounce paths that avoid the active region and back surface of the device for multiple-pass light.
  • Mesa etching of the sidewall surfaces does not allow control over the angle of the sidewalls which is an important parameter for light extraction and die cost.
  • the double mesa device exhibits an area-ratio from top surface to active area on the order of 9 or more. This area-ratio is the number of devices that can be yielded per unit area on a wafer. Since the reduction in area yield ( ⁇ 9x) is significantly greater than the observed gain in extraction efficiency ( ⁇ 3x compared to conventional geometries), this device approach is unsuitable for cost-effective high-volume manufacturing.
  • the total light extraction is increased.
  • a semiconductor light-emitting device LED
  • the device designs and fabrication techniques are suitable to high-volume manufacturing. Methods of providing transparent windows via wafer-bonding and epitaxial regrowth allow precise positioning of the p-n junction and effect control over both device characteristics and yield. The preferred device design improves overall extraction efficiency while maintaining a reasonable degree of yielded devices per unit area on a wafer.
  • the device shape provides an optical path from the active layer to the ambient media which minimize encounters with the optical loss mechanisms present within the device. This function is performed by shaped sidewalls that reflect light towards the top surface of the device to within the critical angle of transmission to the ambient, and which furthermore allow TIR light from the top surface to escape out the shaped sidewalls. Thus first-pass light extraction is increased. Also, while orienting light for transmission into the ambient, the shaped sidewalls also inherently provide a relatively larger volume of low-loss material through which photons may pass a number of times without encountering the absorbing active layer or ohmic contact, i.e. the solid-angle cross-section of the active layer and ohmic contact have been reduced relative to the case of a conventional chip. Furthermore, the shaped device does not require excessive multiple passes or prohibitively long mean path-lengths for photons within the device before transmission and so does not suffer as extensively due to free-carrier absorption.
  • FIG. 1 is a schematic diagram illustrating light paths in a conventional light emitting device.
  • FIG. 2 illustrates a side view of a preferred embodiment.
  • FIG. 3 exhibits experimental light extraction gains from a preferred embodiment.
  • FIG. 4 exhibits further experimental light extraction gains from a preferred embodiment.
  • FIG. 5 illustrates a plan view of a preferred embodiment.
  • FIG. 6 illustrates a plan view of an alternate embodiment.
  • FIG. 7 illustrates a method of increasing area yield in a preferred embodiment.
  • FIG. 8 illustrates relationships between flux gain and die cost in several preferred embodiments.
  • FIG. 9 illustrates advantages in a preferred embodiment over the prior art.
  • FIG. 10 illustrates a side view of another embodiment.
  • FIG. 11 illustrates an alternate embodiment that has both p and n electrical contacts with the same surface orientation.
  • FIG. 23 A side-view of a preferred embodiment of a semiconductor light-emitting device (LED) is shown in FIG. 2.
  • the LED includes a heterostructure comprising a plurality of p- and n-type doped epitaxial layers 10 grown on a substrate, e.g. GaAs, GaP, or sapphire.
  • the p- and n-type layers are arranged to provide a p-n junction region in or near an active region 11 .
  • the resulting heterojunction provides for high injection efficiency at room temperature and is essential for devices in high-power applications.
  • the area extent of the p-n junction region defines the active device area. For high-flux applications, the active device area is preferably greater than 150 mil 2 .
  • the growth substrate may optionally be removed and replaced via wafer-bonding, e.g. Kish in U.S. Pat. No. 5,376,580, issued Dec. 27, 1994, or regrown to provide a new substrate with favored characteristics. This is desirable when the growth substrate absorbs the wavelength of light emitted from the active region.
  • wafer-bonding may be used to facilitate the attachment of an arbitrary-thickness transparent window layer.
  • a layer is transparent if its optical absorption coefficient is less than 20 cm ⁇ 1 at the wavelength corresponding to the bulk energy bandgap of the material in the active area.
  • a transparent substrate or layer 12 a window for light extraction (and current spreading) is the top window layer for the device.
  • a window layer 13 for light extraction (and current spreading) may be attached to the epitaxial layers on the side opposite the top window layer by wafer-bonding, epitaxial growth, or regrowth, to become the bottom window layer. This flexibility allows the active layer to be arbitrarily positioned within the device, facilitating the ability to trade off light-output increase vs. active-area yield per unit area on a wafer.
  • Top and bottom electrical ohmic contacts 14 , 15 attached to the window layers allow injection of electrons and holes into the p-n junction region for recombination and the subsequent generation of light from the active region.
  • the resistance of either contact should be less than 2 ohms.
  • the specific contact resistance of either contact is less than 5 ⁇ 10 ⁇ 5 ohms-cm 2 to provide low resistance contacts with smaller areas. This allows one to minimize occlusion and absorption caused by the contacts.
  • the p- and n-type ohmic contacts may be made on a single surface orientation of the device to minimize wire-bond connections and to reduce light occlusion caused by a top contact.
  • the top window layer need not be conductive, and may consist of undoped semiconductor material, crystalline or poly-crystalline, or amorphous material with suitable properties, or partially so, consisting of multiple layers with different characteristics.
  • the material and the light-emitting layer preferably have similar refractive indices. Additionally, one or both of the contacts may be made to any or all of the side surfaces of the device.
  • the sidewalls 16 of the primary window are oriented at an angle (or angles) ⁇ relative to the vertical direction such that the area extent of the top surface 17 is greater than that of the active device area.
  • the sidewall makes an oblique angle with respect to the heterostructure.
  • need not be constant as a function of device height (as shown in FIG. 2), but may vary continuously according to device height to result in either partially or wholly concave or convex sidewall shapes.
  • the sidewall orientation causes light which strikes the sidewalls to be TIR into an escape cone at the top surface of the device, as shown by ray 18 in FIG. 2. Much of the light which is TIR at the top surface is redirected into an escape cone at the sidewalls, shown by ray 19 . Side light accounts for ⁇ 40% or more of the total externally emitted light. This results in an increase in first-pass light extraction.
  • the upper limits on ⁇ and h T are chosen with regards to maintaining a reasonable area-yield per wafer.
  • the extraction-efficiency gain of tile top window is also observed by downward-emitted light, so that the gains over conventional devices may approach a factor of 1.5 or more. Even so, if absorption associated with the light-emitting layer is greater than 50% per pass, downward-emitted light cannot be expected to be efficiently redirected towards the top window.
  • This window layer should be thick enough to allow an appreciable amount of first-pass light escape out the sides of the device, while allowing a large enough bottom surface for mounting stability and heat-sinking.
  • This layer may be 2-10 mils thick, and is preferably 10-40% of the lateral width of the active region in thickness. This design choice provides for significant out-coupling of light through the sides of the bottom window while maintaining an aspect-ratio that provides for mechanical stability. A practitioner of the art will appreciate that all dimensions scale with the area of the active region. This concept is extendable to other geometries.
  • FIG. 3 Experimental observations of increased light output from shaped devices are shown in FIG. 3. These devices have a square active area (shown in FIG. 5) and four side surfaces angled at 35° relative to normal (shown in FIG. 2). The top window thickness (above the active region) is ⁇ 200 ⁇ m and the bottom window thickness (below the active region) is ⁇ 50 ⁇ m. Light output gains of 1.4x-1.8x are observed for these shaped devices relative to conventional devices (rectangular parallelepiped geometry) from the same wafer. All devices were encapsulated in epoxy (n ⁇ 1.5). It can be seen from FIG. 3 that relative light output gains are observed for a wide range of wavelengths, while the absolute efficiencies depend simply on the choice of starting material.
  • FIG. 2 The side view in FIG. 2 is commensurate with a variety of device geometries.
  • this inverted truncated-pyramid device there are four distinct sidewalls of the device that are oriented at an angle (or angles) ⁇ relative to vertical.
  • the device may be fabricated by sawing the device wafer using a saw-blade with a beveled (“V-shaped”) cutting profile to define the slant for the sidewalls.
  • V-shaped beveled
  • the device may be fabricated by masking a portion of the wafer and forming the desired geometry by sandblasting, and by controlling the angles by varying the parameters of the sandblast operation. Further, the angles may be defined by scribing preferentially along specified crystallographic planes to form a preferred device geometry.
  • Another method is to suitably mask a portion of the LED wafer and form the geometry by dry or wet etching.
  • the crystallographic nature of the substrate may be important in these cases.
  • (111) GaP may be wafer-bonded to the epitaxial layers to provide the top window layer. This material may be etched or cleaved to expose angled crystal facets that provide the angled side-surfaces for improved light extraction in a light-emitting device.
  • the window layer may be attached by wafer bonding by including an intermediary material (e.g., transparent ITO, very thin layer of AuGe, or AuZn) to facilitate a wafer-bonded interface that is conductive and reasonably transparent.
  • an intermediary material e.g., transparent ITO, very thin layer of AuGe, or AuZn
  • the crystallographic orientation of the substrate is chosen to effect reasonable control over chip shaping without compromising other device performance characteristics. After any initial “rough” shaping processes, it may be necessary to use “fine” shaping processes to arrive at the final desired shape and/or to produce very smooth sidewalls that are desired for a properly functioning device.
  • the device may have a different number of shaped side surfaces, e.g. three surfaces for an inverted truncated triangular-pyramid device. Photoelectrochemical etching may also be used to either shape or singulate the devices.
  • Many device geometries will work under the principle of the present teaching, with a chosen geometry determined by the requirements of a specific device application and by cost and manufacturing considerations.
  • FIG. 6 A plan view of an alternate embodiment is shown in FIG. 6
  • the inverted truncated-cone has a base that is circular (in general, elliptical).
  • This device may be formed or approximated by proper processing of the material by any of the methods aforementioned.
  • the radiation pattern from the conical device is axially symmetric and is advantageous for focusing or de-focusing with packaging or secondary optics.
  • a device with angled side-surfaces exhibits an increase in area-ratio of the maximum extent of the device (the top device area) relative to the active area. For a given choice of active area, this results in a reduction of the number of available devices per unit of area on a wafer (relative to conventional geometries).
  • the importance lies in the fact that the epitaxial layers comprising the active layer and the p-n junction are typically the most expensive cost driver for the wafer. This area yield reduction increases as the top window height is increased. It also increases as the sidewall angle is increased. For a wafer being diced into inverted truncated-pyramid devices using beveled sawing (shown in FIG.
  • the extraction efficiency of the device may also be reduced since the top window height of the device is effectively decreased.
  • the decrease in efficiency with junction placement will be less severe as the absorption of the active layer is reduced (either by increasing the internal quantum efficiency of the active layer or by decreasing the active layer thickness) since photons may survive more passes through the active layer before being absorbed without re-emission.
  • the increase in transmission per pass (vertically) is from 37% to 90%.
  • Cost-effective solutions must account for junction placement, sidewall angle, window height(s), and internal efficiency of the active area along with loss mechanisms, e.g. absorbing ohmic contacts for proper device design. This is one aspect of the present invention.
  • junction placement it is preferable to have a wide range of control over junction placement within the device. Positioning the location of the junction allows the design of an LED with a large extraction efficiency improvement (>1.4x) that more closely matches the added cost of manufacturing due to active-area yield loss. Based on the expected light output gains (>1.4x), it is preferable to maintain an area yield >33%.
  • Device height is controlled by substrate thickness , e.g. sawing, lapping, polishing, or etching, or layer growth times.
  • Sidewall angle is determined by the fabrication technique, and can be very well-defined, e.g. beveled sawing, photoelectrochemical etching, or crystallographic etching.
  • Junction position is controlled by growth times to a certain extent (epitaxial windows), but the full range of junction positions is more readily obtained by varying the thickness of wafer-bonded layers. For example the active layer may be positioned almost exactly in the center of a 8-mil high device by simply wafer-bonding 4-mil substrates on either side.
  • FIG. 8 A consequence of device geometry on total flux gain including area yield is illustrated in FIG. 8.
  • experimental total flux gain in lumens
  • This area-ratio is inversely proportional to the number of devices available per wafer and is thus directly proportional to the cost of manufacture of the LED die.
  • the y-axis is essentially the ratio of total flux gain vs. die-cost relative to counterpart conventional devices (vertical sidewalls) all driven at the same current density of 107.7 A/cm 2 .
  • the x-axis is the geometric aspect ratio (top-window height divided by active region width) of the pyramid LEDs.
  • FIG. 8 illustrates the general trend of reduced flux per monetary unit (MU) as the aspect ratio of the device increases. For a fixed active region width, the trend suggests that a thinner top window will provide a more favorable situation in terms of flux per MU.
  • the top window must be thick enough to meet the extraction efficiency requirements of the application. For example, for the conventional device, the flux/cost ratio is 1.0 (obviously, as we have normalized to this!). But there is no gain in extraction efficiency for the conventional device. Also, the die-cost increase has been exaggerated because kerf loss associated with manufacture of the conventional LEDs has been neglected.
  • the flux per MU situation is in fact much better (in terms of numbers) than illustrated in FIG. 8 for the shaped LEDs.
  • Proper device design must achieve the appropriate balance between flux per MU and minimum required extraction efficiency which varies from application to application.
  • FIG. 9 illustrates an improvement of the present invention over the prior art.
  • the x-axis is area-ratio of the top-surface extent of a device relative to the active area ( ⁇ die-cost).
  • the y-axis is extraction-efficiency divided the area-ratio, and is essentially a measure of the cost of light-output efficiency in a device (lumen per amp per MU).
  • the two diamond-shaped points are from the prior art and are plotted using measured external quantum, efficiencies (in air) as the numbers for extraction efficiency (i.e. assuming 100% internal quantum efficiency, which is reasonable for these devices and testing conditions).
  • the extraction efficiency is estimated from experimental light output gains over conventional (rectangular parallelepiped) AlInGaP LEDs from the same material.
  • the device has an extraction efficiency in the range of ⁇ 18-22% and, by design, an area-ratio ⁇ 3. Note that this device exhibits an improved relationship between efficiency and cost relative to the devices of the prior art.
  • the device described by Alferov while exhibiting high external quantum efficiency, would have an excessive die-cost (>9x) based upon the chosen geometry.
  • the device of Franklin et. al. employs an acceptable geometry in term of die-cost but suffers from poor external quantum efficiency due to lack of side-light extraction and poor window transparency. It is clear that device designs within the present teaching result in substantial improvement in the relationship between efficiency and cost and have significant implications for use of LEDs in many applications.
  • FIG. 10 depicts a side view of another embodiment.
  • the shaped sidewalls are coated with a highly reflective thin film that may be metallic or dielectric or some combination thereof to inhibit light from escaping out the side-surfaces of the device and promote light exiting through the top surface.
  • the optical design for the packaging scheme is simpler since all light is emitted from a single planar surface.
  • the optical package does not require a highly reflecting mounting surface for the LED because there is no backward-traveling light to be redirected.
  • a portion of the reflective thin film coating may be one of the ohmic electrical contacts to the device to eliminate a wire-bond attachment to a top contact at the device top surface.
  • This contacting scheme may include transparent ITO as an ohmic contact which is subsequently covered with dielectric or metal layers to provide high reflectivity.
  • the shaped side surfaces may be coated with an anti-reflective coating, typically a dielectric (e.g., SiO 2 , Si 3 N 4 , Al 2 O 3 ) thin film or a multilayer stack of dielectric films as is known in the art or disclosed in the Handbook of Optics, by Driscoll et al. (McGraw-Hill, New York, 1978) sections 8.1-8.124.
  • FIG. 11 depicts another preferred embodiment, the electrical contacts to both sides of the p-n junction are formed on the bottom mounting surfaces of the device. There is no occlusion from a top contact and no requirement for a wire-bond for forming a current path in the packaged device. The contact geometry and current-spreading is such that reasonably uniform injection into the active layer is achieved. Since no conduction path is required through the top window layer, the top window layer need not be doped. This layer need not be a semiconductor, but may be any transparent material that may be attached to the epitaxial layers to form an optical interface for light extraction from the device active region.

Abstract

The invention is a method for designing semiconductor light emitting devices such that the side surfaces (surfaces not parallel to the epitaxial layers) are formed at preferred angles relative to vertical (normal to the plane of the light-emitting active layer) to improve light extraction efficiency and increase total light output efficiency. Device designs are chosen to improve efficiency without resorting to excessive active area-yield loss due to shaping. As such, these designs are suitable for low-cost, high-volume manufacturing of semiconductor light-emitting devices with improved characteristics.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • 1. This is a continuation of U.S. application Ser. No. 08/868,009, filed Jun. 3, 1997.
  • FIELD OF THE INVENTION
  • 2. The invention relates to the process of designing and fabricating semiconductor light-emitting devices. In particular, the invention is directed towards improving the light extraction efficiency and increasing the total light output of these devices.
  • BACKGROUND OF THE INVENTION
  • 3. The extraction efficiency of semiconductor light-emitting devices (LEDs) is limited by the large contrast between the optical refractive indices of semiconductor materials (ns≈2.2−3.6) and that of the surrounding media, typically air (na≈1.0) or optically transparent epoxy (ne≈1.5). This large difference in refractive indices causes photons within the device to have a high probability of being totally-internally-reflected (TIR) when impinging on interfaces between the semiconductor and the ambient media.
  • 4. To illustrate, for a cube of GaP (optically transparent for wavelengths >555 nm) surrounded by epoxy, a photon λ>555 nm within the GaP (ns≈3.3) striking one of the six interfaces with epoxy (ne≈ 1.5) must impinge at an angle less than θc=≈ 27° (relative to normal) to avoid being TIR. This constrained range of angles for which transmission is possible defines an “escape cone” for the photon. If the photon is emitted from within the GaP with an equal probability of emission in any direction within 4π steradians, the probability of striking any of the interfaces within an escape cone is 33%. Accounting for Fresnel reflection, the probability of the photon actually being transmuted into the epoxy is 28.4%.
  • 5. Commercial LEDs are non-ideal devices that contain many optical loss mechanisms, e.g. active layer re-absorption, absorption within internal epitaxial layers, finite ohmic contact reflectivity, free-carrier absorption within doped regions. In particular, for devices with emission layers of low internal quantum efficiency, the loss mechanisms due to the active layer can limit extracted light to only those photons which escape the device without making a second pass through the active layer after emission. This suggests a limit on the achievable extraction efficiency of such devices to not much more than 28.4% (based on the above calculation). To illustrate, the coefficient of absorption for a band-to-band process at the emission wavelength is on the order of 104 cm−1. A photon making a single pass through an emission layer of typical thickness of 1 μm, has a probability of being absorbed equal to 63%. For low quantum efficiency material, the probability of re-emission as a photon is relatively low, for example ≈10%. Thus the first-order probability of the initial photon being absorbed and converted to a non-radiative process is 57%. The problem is exacerbated by other loss mechanisms and by the fact that a majority of photon trajectories traverse more than just the vertical thickness of the active layer. Thus, much of the light escaping the device is light that is transmitted through the semiconductor/ambient interfaces immediately upon first impinging such an interface. This light is “first-pass” light. FIG. 1 shows a schematic diagram depicting first-pass light and some of the aforementioned photon loss mechanisms and paths for escape. “Multiple-pass” light is the light which escapes the chip only after multiple encounters with the surfaces of the LED chip.
  • 6. Some losses can be reduced by decreasing the thickness of the light-emitting active region and any other absorbing layers. However, fundamental limitations in the materials growth and device physics (e.g. carrier confinement, interfacial recombination) limit the minimum thickness of the active layer at which reasonable radiative efficiencies can be achieved. The selection of the active layer thickness (for material of low radiative efficiency) is a trade-off between internal radiative efficiency and extraction efficiency. Devices of the highest attainable extraction efficiencies will arise from semiconductor LED structure designs that provide for much of the internally emitted light being first-pass. Indeed, even in structures of relatively high internal quantum efficiency, loss due to ohmic contacts and free-carrier absorption still compel designs for more first-pass light extraction. One approach to improve light extraction is to modify the shape or geometry of the chip.
  • 7. One such shape is the inverted truncated cone device, where the p-n junction is located at or close (within several μm) to the plane of truncation, as disclosed by Franklin, et al., in the Journal of Applied Physics vol. 35, 1153 (1964). The device exhibits enhanced forward-directional light emission characteristics and improved external efficiency. The shaped sidewalls of the conical portion redirect light impinging on this surface towards the top surface at near normal incidence. In Infrared Physics 6, 1(1966), Carr determined that there is a minimum top window height beyond which efficiency no longer increases and further suggests an optimal angle, βm= (π/2-θc)/2, where θc is the critical angle for total internal reflection, for maximum efficiency. This analysis neglects internal absorption and secondary reflections. The light measured is emitted only from the top surface of the device. For high-flux applications, these devices (Franklin, et al. and Carr) are sub-optimum in that they do not utilize side-light which can be 40% or more of the total extracted light from an LED. Also, this device does not employ a heterojunction and would suffer reduced injection efficiency at room temperature relative to the published data at T=77K. Furthermore, the upper extraction window for this homojunction device is not transparent to a substantial portion of the photons generated within the p-n junction active region. With the internal quantum efficiency of GaAs LEDs typically close to 100% (especially at T=77K), the relatively low measured value of external quantum efficiency (<10% in air) indicates that omission of side-light collection and poor transparency are contributing to significantly reduced extraction efficiency in this device design.
  • 8. In “Sov. Phys. Tech. Phys. 23, 476 (1978)”, Alferov et. al. disclosed another shaped LED using a double-mesa structure that improves extraction efficiency by providing bounce paths that avoid the active region and back surface of the device for multiple-pass light. Mesa etching of the sidewall surfaces does not allow control over the angle of the sidewalls which is an important parameter for light extraction and die cost. Also, the double mesa device exhibits an area-ratio from top surface to active area on the order of 9 or more. This area-ratio is the number of devices that can be yielded per unit area on a wafer. Since the reduction in area yield (≈9x) is significantly greater than the observed gain in extraction efficiency (<3x compared to conventional geometries), this device approach is unsuitable for cost-effective high-volume manufacturing.
  • 9. In U.S. Pat. No. 5,087,949, issued Feb. 11, 1992, Haitz disclosed an LED with diagonal faces for improved light extraction. The active layer in the LEDs is located nearly adjacent to the larger-area base (away from the imaginary apex of the pyramid shape). Consequently, light-emitting regions near the perimeter of the active layer do not fully benefit from the angled sides as do the central regions of the active layer. Therefore, the effective extraction efficiency gains in such a device are limited.
  • SUMMARY OF THE INVENTION
  • 10. By shaping a semiconductor light-emitting device (LED) such that the side surface(s) that are oriented at an angle(s) offset relative to the direction normal to the plane of the light-emitting layer, the total light extraction is increased. By employing a p-n heterojunction for high injection efficiency, and transparent windows for low-loss optical extraction out both the top and side surfaces, high total external quantum efficiencies are achieved. Finally, the device designs and fabrication techniques are suitable to high-volume manufacturing. Methods of providing transparent windows via wafer-bonding and epitaxial regrowth allow precise positioning of the p-n junction and effect control over both device characteristics and yield. The preferred device design improves overall extraction efficiency while maintaining a reasonable degree of yielded devices per unit area on a wafer.
  • 11. The device shape provides an optical path from the active layer to the ambient media which minimize encounters with the optical loss mechanisms present within the device. This function is performed by shaped sidewalls that reflect light towards the top surface of the device to within the critical angle of transmission to the ambient, and which furthermore allow TIR light from the top surface to escape out the shaped sidewalls. Thus first-pass light extraction is increased. Also, while orienting light for transmission into the ambient, the shaped sidewalls also inherently provide a relatively larger volume of low-loss material through which photons may pass a number of times without encountering the absorbing active layer or ohmic contact, i.e. the solid-angle cross-section of the active layer and ohmic contact have been reduced relative to the case of a conventional chip. Furthermore, the shaped device does not require excessive multiple passes or prohibitively long mean path-lengths for photons within the device before transmission and so does not suffer as extensively due to free-carrier absorption.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • 12.FIG. 1 is a schematic diagram illustrating light paths in a conventional light emitting device.
  • 13.FIG. 2 illustrates a side view of a preferred embodiment.
  • 14.FIG. 3 exhibits experimental light extraction gains from a preferred embodiment.
  • 15.FIG. 4 exhibits further experimental light extraction gains from a preferred embodiment.
  • 16.FIG. 5 illustrates a plan view of a preferred embodiment.
  • 17.FIG. 6 illustrates a plan view of an alternate embodiment.
  • 18.FIG. 7 illustrates a method of increasing area yield in a preferred embodiment.
  • 19.FIG. 8 illustrates relationships between flux gain and die cost in several preferred embodiments.
  • 20.FIG. 9 illustrates advantages in a preferred embodiment over the prior art.
  • 21.FIG. 10 illustrates a side view of another embodiment.
  • 22.FIG. 11 illustrates an alternate embodiment that has both p and n electrical contacts with the same surface orientation.
  • DETAILED DESCRIPTION OF THE INVENTION
  • 23. A side-view of a preferred embodiment of a semiconductor light-emitting device (LED) is shown in FIG. 2. The LED includes a heterostructure comprising a plurality of p- and n-type doped epitaxial layers 10 grown on a substrate, e.g. GaAs, GaP, or sapphire. The p- and n-type layers are arranged to provide a p-n junction region in or near an active region 11. The resulting heterojunction provides for high injection efficiency at room temperature and is essential for devices in high-power applications. The area extent of the p-n junction region defines the active device area. For high-flux applications, the active device area is preferably greater than 150 mil2.
  • 24. The growth substrate may optionally be removed and replaced via wafer-bonding, e.g. Kish in U.S. Pat. No. 5,376,580, issued Dec. 27, 1994, or regrown to provide a new substrate with favored characteristics. This is desirable when the growth substrate absorbs the wavelength of light emitted from the active region. In the present invention, wafer-bonding may be used to facilitate the attachment of an arbitrary-thickness transparent window layer. A layer is transparent if its optical absorption coefficient is less than 20 cm−1 at the wavelength corresponding to the bulk energy bandgap of the material in the active area.
  • 25. A transparent substrate or layer 12, a window for light extraction (and current spreading) is the top window layer for the device. Similarly, a window layer 13 for light extraction (and current spreading) may be attached to the epitaxial layers on the side opposite the top window layer by wafer-bonding, epitaxial growth, or regrowth, to become the bottom window layer. This flexibility allows the active layer to be arbitrarily positioned within the device, facilitating the ability to trade off light-output increase vs. active-area yield per unit area on a wafer.
  • 26. Top and bottom electrical ohmic contacts 14, 15 attached to the window layers allow injection of electrons and holes into the p-n junction region for recombination and the subsequent generation of light from the active region. For high power applications, the resistance of either contact should be less than 2 ohms. Preferably, the specific contact resistance of either contact is less than 5×10−5 ohms-cm2 to provide low resistance contacts with smaller areas. This allows one to minimize occlusion and absorption caused by the contacts. The p- and n-type ohmic contacts may be made on a single surface orientation of the device to minimize wire-bond connections and to reduce light occlusion caused by a top contact.
  • 27. The top window layer need not be conductive, and may consist of undoped semiconductor material, crystalline or poly-crystalline, or amorphous material with suitable properties, or partially so, consisting of multiple layers with different characteristics. The material and the light-emitting layer preferably have similar refractive indices. Additionally, one or both of the contacts may be made to any or all of the side surfaces of the device.
  • 28. In a preferred embodiment, the sidewalls 16 of the primary window are oriented at an angle (or angles) β relative to the vertical direction such that the area extent of the top surface 17 is greater than that of the active device area. The sidewall makes an oblique angle with respect to the heterostructure. β need not be constant as a function of device height (as shown in FIG. 2), but may vary continuously according to device height to result in either partially or wholly concave or convex sidewall shapes. The sidewall orientation causes light which strikes the sidewalls to be TIR into an escape cone at the top surface of the device, as shown by ray 18 in FIG. 2. Much of the light which is TIR at the top surface is redirected into an escape cone at the sidewalls, shown by ray 19. Side light accounts for ≈40% or more of the total externally emitted light. This results in an increase in first-pass light extraction.
  • 29. The relative increase in surface area of the semiconductor/ambient interfaces relative to that of the top contact or of the active region reduces the probability of a photon being absorbed at those regions. This latter effect is more noticeable as the angle β and the height hT of the transparent top-window layer are increased. Although the overall light extraction theoretically increases with increasing β and hT, practical limitations arise in the choice of values of these parameters.
  • 30. To illustrate, for an active region area of 20 mils×20 mils, the preferred dimensions are a sidewall angle β=20°-50° and top-window height hT=2 to 15 mils. The upper limits on β and hT are chosen with regards to maintaining a reasonable area-yield per wafer. Within this geometry, it is possible to improve the light extraction of upwardly-emitted light from the active layer by a factor of about 1.8 relative to a conventional device. Accounting for the downward-emitted light, which does not initially see the same effect, the overall effect on light extraction is on the order of 1.4. For finite absorption in the active layer and a reflective back contact, the extraction-efficiency gain of tile top window is also observed by downward-emitted light, so that the gains over conventional devices may approach a factor of 1.5 or more. Even so, if absorption associated with the light-emitting layer is greater than 50% per pass, downward-emitted light cannot be expected to be efficiently redirected towards the top window. There is a benefit to providing a bottom window 13 for light extraction, as depicted in FIG. 2. This window layer should be thick enough to allow an appreciable amount of first-pass light escape out the sides of the device, while allowing a large enough bottom surface for mounting stability and heat-sinking. This layer may be 2-10 mils thick, and is preferably 10-40% of the lateral width of the active region in thickness. This design choice provides for significant out-coupling of light through the sides of the bottom window while maintaining an aspect-ratio that provides for mechanical stability. A practitioner of the art will appreciate that all dimensions scale with the area of the active region. This concept is extendable to other geometries.
  • 31. Experimental observations of increased light output from shaped devices are shown in FIG. 3. These devices have a square active area (shown in FIG. 5) and four side surfaces angled at 35° relative to normal (shown in FIG. 2). The top window thickness (above the active region) is ≈200 μm and the bottom window thickness (below the active region) is ≈50 μm. Light output gains of 1.4x-1.8x are observed for these shaped devices relative to conventional devices (rectangular parallelepiped geometry) from the same wafer. All devices were encapsulated in epoxy (n≈1.5). It can be seen from FIG. 3 that relative light output gains are observed for a wide range of wavelengths, while the absolute efficiencies depend simply on the choice of starting material.
  • 32. For devices with the active layer in close proximity (within 20% of the active-area width in thickness) to the bottom of the device, it is preferable to provide a highly reflecting back contact in order to achieve the highest extraction efficiency gains. Experimental data on light output of inverted truncated pyramid devices is shown in FIG. 4. Using full-sheet alloyed AuZn as a back contact, light output suffers due to the poor reflectivity provided by such a contact. Instead, by using a patterned AuZn back contact (≈20% area coverage) in conjunction with reflective Ag-based die-attach epoxy (total angle-averaged reflectivity >≈50%), total light output is increased by ≈20%.
  • 33. The side view in FIG. 2 is commensurate with a variety of device geometries. A plan view i. shown in FIG. 5 for a square or rectangular base. In this inverted truncated-pyramid device, there are four distinct sidewalls of the device that are oriented at an angle (or angles) β relative to vertical. The device may be fabricated by sawing the device wafer using a saw-blade with a beveled (“V-shaped”) cutting profile to define the slant for the sidewalls. Instead the device may be fabricated by masking a portion of the wafer and forming the desired geometry by sandblasting, and by controlling the angles by varying the parameters of the sandblast operation. Further, the angles may be defined by scribing preferentially along specified crystallographic planes to form a preferred device geometry.
  • 34. Another method is to suitably mask a portion of the LED wafer and form the geometry by dry or wet etching. The crystallographic nature of the substrate may be important in these cases. For example, (111) GaP may be wafer-bonded to the epitaxial layers to provide the top window layer. This material may be etched or cleaved to expose angled crystal facets that provide the angled side-surfaces for improved light extraction in a light-emitting device. If desired, the window layer may be attached by wafer bonding by including an intermediary material (e.g., transparent ITO, very thin layer of AuGe, or AuZn) to facilitate a wafer-bonded interface that is conductive and reasonably transparent. The crystallographic orientation of the substrate is chosen to effect reasonable control over chip shaping without compromising other device performance characteristics. After any initial “rough” shaping processes, it may be necessary to use “fine” shaping processes to arrive at the final desired shape and/or to produce very smooth sidewalls that are desired for a properly functioning device. In other embodiments, the device may have a different number of shaped side surfaces, e.g. three surfaces for an inverted truncated triangular-pyramid device. Photoelectrochemical etching may also be used to either shape or singulate the devices. Many device geometries will work under the principle of the present teaching, with a chosen geometry determined by the requirements of a specific device application and by cost and manufacturing considerations.
  • 35. A plan view of an alternate embodiment is shown in FIG. 6 The inverted truncated-cone has a base that is circular (in general, elliptical). This device may be formed or approximated by proper processing of the material by any of the methods aforementioned. The radiation pattern from the conical device is axially symmetric and is advantageous for focusing or de-focusing with packaging or secondary optics.
  • 36. A device with angled side-surfaces exhibits an increase in area-ratio of the maximum extent of the device (the top device area) relative to the active area. For a given choice of active area, this results in a reduction of the number of available devices per unit of area on a wafer (relative to conventional geometries). The importance lies in the fact that the epitaxial layers comprising the active layer and the p-n junction are typically the most expensive cost driver for the wafer. This area yield reduction increases as the top window height is increased. It also increases as the sidewall angle is increased. For a wafer being diced into inverted truncated-pyramid devices using beveled sawing (shown in FIG. 7), if the active layer is 50 μm from the top of a wafer (during dicing) that is 250 μm thick (position 1), and the dicing index is 500 μm, then the device yield per wafer for an inverted truncated-pyramid device with β=30° would be roughly 29% relative to a conventional device. Placing the active layer closer to the bottom of the wafer during dicing , e.g. 200 μm from the wafer bottom (position 2), the device area yield increases to ˜78%. That is, as the junction is moved away from the bottom of the device, the area yield loss is reduced (increasing the number of devices per wafer and thus, improving the cost-effectiveness of this device). Of course, the extraction efficiency of the device may also be reduced since the top window height of the device is effectively decreased. However, the decrease in efficiency with junction placement will be less severe as the absorption of the active layer is reduced (either by increasing the internal quantum efficiency of the active layer or by decreasing the active layer thickness) since photons may survive more passes through the active layer before being absorbed without re-emission. For example, in reducing the active layer thickness from 1.0 to 0.1 μm, the increase in transmission per pass (vertically) is from 37% to 90%. Cost-effective solutions must account for junction placement, sidewall angle, window height(s), and internal efficiency of the active area along with loss mechanisms, e.g. absorbing ohmic contacts for proper device design. This is one aspect of the present invention. It is preferable to have a wide range of control over junction placement within the device. Positioning the location of the junction allows the design of an LED with a large extraction efficiency improvement (>1.4x) that more closely matches the added cost of manufacturing due to active-area yield loss. Based on the expected light output gains (>1.4x), it is preferable to maintain an area yield >33%.
  • 37. There are several arguments for maintaining an area-yield due to chip-shaping that is greater than 33%. For one, typical yields for high-volume fabrication of mature-technology LEDs are in the range of 30-50%. It is preferable to maintain an area-yield that is at least on par with that of conventional LED yields so that shaping alone does not put a hard upper-limit on achievable improvements in yields. Secondly, we have fabricated many shaped LEDs with geometries that correspond to area-yields >33% and which exhibit extraction efficiency gains > 1.4x over conventional devices. Finally, for certain systems applications it is acceptable to triple the die-cost in exchange for a 40% gain in efficiency, especially since the die-cost makes up only a fraction of the total cost of the system.
  • 38. In the trade-off between yield and extraction efficiency, a cost-effective solution is possible by changing device height, sidewall angle, and junction position parameters. Device height is controlled by substrate thickness , e.g. sawing, lapping, polishing, or etching, or layer growth times. Sidewall angle is determined by the fabrication technique, and can be very well-defined, e.g. beveled sawing, photoelectrochemical etching, or crystallographic etching. Junction position is controlled by growth times to a certain extent (epitaxial windows), but the full range of junction positions is more readily obtained by varying the thickness of wafer-bonded layers. For example the active layer may be positioned almost exactly in the center of a 8-mil high device by simply wafer-bonding 4-mil substrates on either side.
  • 39. A consequence of device geometry on total flux gain including area yield is illustrated in FIG. 8. Here is plotted, on the y-axis, experimental total flux gain (in lumens) for inverted truncated pyramid LEDs (β=35°) divided by the area-ratio of the top extent of the device relative to the active area. This area-ratio is inversely proportional to the number of devices available per wafer and is thus directly proportional to the cost of manufacture of the LED die. Thus, the y-axis is essentially the ratio of total flux gain vs. die-cost relative to counterpart conventional devices (vertical sidewalls) all driven at the same current density of 107.7 A/cm2. The x-axis is the geometric aspect ratio (top-window height divided by active region width) of the pyramid LEDs. FIG. 8 illustrates the general trend of reduced flux per monetary unit (MU) as the aspect ratio of the device increases. For a fixed active region width, the trend suggests that a thinner top window will provide a more favorable situation in terms of flux per MU. The top window must be thick enough to meet the extraction efficiency requirements of the application. For example, for the conventional device, the flux/cost ratio is 1.0 (obviously, as we have normalized to this!). But there is no gain in extraction efficiency for the conventional device. Also, the die-cost increase has been exaggerated because kerf loss associated with manufacture of the conventional LEDs has been neglected. Furthermore, since the die-cost is only a fraction of the cost of a finished LED lamp, the flux per MU situation is in fact much better (in terms of numbers) than illustrated in FIG. 8 for the shaped LEDs. Proper device design must achieve the appropriate balance between flux per MU and minimum required extraction efficiency which varies from application to application.
  • 40.FIG. 9 illustrates an improvement of the present invention over the prior art. The x-axis is area-ratio of the top-surface extent of a device relative to the active area (≈die-cost). The y-axis is extraction-efficiency divided the area-ratio, and is essentially a measure of the cost of light-output efficiency in a device (lumen per amp per MU). The two diamond-shaped points are from the prior art and are plotted using measured external quantum, efficiencies (in air) as the numbers for extraction efficiency (i.e. assuming 100% internal quantum efficiency, which is reasonable for these devices and testing conditions). The third data point (square and error bars) in FIG. 9 corresponds to the present invention and is for an inverted truncated-pyramid LED (β=35°, hT= 8.5 mils, AlInGaP LED at 636 nm). Since the internal quantum efficiency of the AlInGaP LED is less than 100% (as is known in the art), the extraction efficiency is estimated from experimental light output gains over conventional (rectangular parallelepiped) AlInGaP LEDs from the same material. In this case, the device has an extraction efficiency in the range of ˜18-22% and, by design, an area-ratio <3. Note that this device exhibits an improved relationship between efficiency and cost relative to the devices of the prior art. The device described by Alferov, while exhibiting high external quantum efficiency, would have an excessive die-cost (>9x) based upon the chosen geometry. The device of Franklin et. al. employs an acceptable geometry in term of die-cost but suffers from poor external quantum efficiency due to lack of side-light extraction and poor window transparency. It is clear that device designs within the present teaching result in substantial improvement in the relationship between efficiency and cost and have significant implications for use of LEDs in many applications.
  • 41.FIG. 10 depicts a side view of another embodiment. The shaped sidewalls are coated with a highly reflective thin film that may be metallic or dielectric or some combination thereof to inhibit light from escaping out the side-surfaces of the device and promote light exiting through the top surface. The optical design for the packaging scheme is simpler since all light is emitted from a single planar surface. The optical package does not require a highly reflecting mounting surface for the LED because there is no backward-traveling light to be redirected. Furthermore, a portion of the reflective thin film coating may be one of the ohmic electrical contacts to the device to eliminate a wire-bond attachment to a top contact at the device top surface. This reduces reliability problems associated with the wire-bond, removes the wire-bonding step from the manufacturing process, and eliminates top-contact occlusion for light within the device. This contacting scheme may include transparent ITO as an ohmic contact which is subsequently covered with dielectric or metal layers to provide high reflectivity. Alternatively, the shaped side surfaces may be coated with an anti-reflective coating, typically a dielectric (e.g., SiO2, Si3N4, Al2O3) thin film or a multilayer stack of dielectric films as is known in the art or disclosed in the Handbook of Optics, by Driscoll et al. (McGraw-Hill, New York, 1978) sections 8.1-8.124.
  • 42.FIG. 11 depicts another preferred embodiment, the electrical contacts to both sides of the p-n junction are formed on the bottom mounting surfaces of the device. There is no occlusion from a top contact and no requirement for a wire-bond for forming a current path in the packaged device. The contact geometry and current-spreading is such that reasonably uniform injection into the active layer is achieved. Since no conduction path is required through the top window layer, the top window layer need not be doped. This layer need not be a semiconductor, but may be any transparent material that may be attached to the epitaxial layers to form an optical interface for light extraction from the device active region.

Claims (32)

We claim:
1. A method for forming a light-emitting method structure, said structure being a multi-layer heterostructure including a substantially transparent window portion and an active layer for generating light, said window portion having sides, said heterostructure having a substantially flat surface for emitting light, said method comprising:
shaping at least portions of one or more sides of said window portion to have an oblique angle with respect to said substantially flat surface, wherein said oblique angle is selected to increase the amount of light escaping from said sides of said window portion.
2. The method of
claim 1
wherein said window portion is at least a portion of a substrate, said method further comprising growing said active layer as an epitaxial layer over said substrate.
3. The method of
claim 1
wherein said window portion is an insulator.
4. The method of
claim 1
wherein said window portion is a semiconductor.
5. The method of
claim 1
wherein said window portion is a substrate that has replaced a growth substrate on which said active layer was grown, said method further comprising bonding said substrate onto layers including said active layer.
6. The method of
claim 1
wherein said shaping causes a surface of said active layer to have an area less than an area of a surface of said window portion facing away from said active layer.
7. The method of
claim 1
wherein said shaping causes a portion of said heterostructure that overlays a surface of said window portion to have one or more sides at said oblique angle with respect to said substantially flat surface.
8. The method of
claim 1
wherein said shaping causes said window portion to have a frustum shape wherein one or more entire sides of said window portion are at said oblique angle.
9. The method of
claim 1
wherein said window portion is a primary light output window for said light-emitting diode.
10. The method of
claim 1
further comprising forming a first ohmic contact on said window portion and a second ohmic contact on an opposite side of said heterostructure for providing electrical current through said diode.
11. The method of
claim 1
further comprising forming a reflective electrical contact on a surface of said heterostucture opposite a primary light output surface of said diode.
12. The method of
claim 1
further comprising forming two ohmic contacts on a surface of said heterostructure opposite a primary light output surface of said method for providing current through said diode.
13. The method of
claim 1
wherein said window portion comprises GaP.
14. The method of
claim 1
wherein said active layer is formed by a combination of materials selected from the group consisting of aluminum, indium, gallium, and phosphide.
15. The method of
claim 1
wherein said shaping causes a portion of said heterostructure other than said window portion to have sides at said oblique angle.
16. The method of
claim 1
wherein said shaping causes said at least portions of one or more sides of said window portion to extend inward as said window portion approaches said active layer.
17. The method of
claim 1
wherein said window portion has a thickness between 50 and 250 microns.
18. The method of
claim 1
wherein said shaping causes said amount of light escaping from said sides of said window portion to be greater than approximately 40% of the total light emitted by said diode.
19. The method of
claim 1
wherein said oblique angle is between 20 and 50 degrees.
20. The method of
claim 1
wherein the ratio of the area of a surface of said window portion parallel to said active layer to a single surface area of said active layer is less than 3.
21. The method of
claim 1
wherein said window portion is a first window portion, said method further comprising forming a second window portion on a side of said active layer opposite the side facing said first window portion.
22. The method of
claim 21
further comprising forming a reflector on said second window portion, having an angle-average reflectivity greater than 50%.
23. The method of
claim 1
further comprising encapsulating said multi-layer heterostructure in epoxy.
24. The method of
claim 1
wherein said shaping comprises sawing said window portion with a blade having a beveled cutting profile.
25. The method of
claim 1
wherein said shaping comprises masking and sandblasting said window portion.
26. The method of
claim 1
wherein said shaping comprises scribing said heterostructure along specified crystallographic plains to obtain a preferred device geometry.
27. The method of
claim 1
wherein said shaping comprises masking and etching said window portion to obtain a desired shape.
28. The method of
claim 1
wherein a crystallographic orientation of said window portion is chosen to provide control over said shaping.
29. The method of
claim 1
wherein said shaping is performed by photoelectro-chemically etching said window portion.
30. The method of
claim 1
wherein said shaping causes a surface of said active layer to have an area greater than an area of a surface of said window portion facing away from said active layer.
31. The method of
claim 1
wherein said shaping causes at least portions of one or more sides of said window portion to extend outward as said window portion approaches said active layer.
32. The method of
claim 1
wherein a primary light output surface of said diode is other than a surface of said window portion.
US09/732,459 1997-06-03 2000-12-06 Forming LED having angled sides for increased side light extraction Expired - Lifetime US6323063B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/732,459 US6323063B2 (en) 1997-06-03 2000-12-06 Forming LED having angled sides for increased side light extraction

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US08/868,009 US6229160B1 (en) 1997-06-03 1997-06-03 Light extraction from a semiconductor light-emitting device via chip shaping
US09/732,459 US6323063B2 (en) 1997-06-03 2000-12-06 Forming LED having angled sides for increased side light extraction

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US08/868,009 Continuation US6229160B1 (en) 1997-06-03 1997-06-03 Light extraction from a semiconductor light-emitting device via chip shaping

Publications (2)

Publication Number Publication Date
US20010000410A1 true US20010000410A1 (en) 2001-04-26
US6323063B2 US6323063B2 (en) 2001-11-27

Family

ID=25350913

Family Applications (3)

Application Number Title Priority Date Filing Date
US08/868,009 Expired - Lifetime US6229160B1 (en) 1997-06-03 1997-06-03 Light extraction from a semiconductor light-emitting device via chip shaping
US09/732,326 Expired - Lifetime US6570190B2 (en) 1997-06-03 2000-12-06 LED having angled sides for increased side light extraction
US09/732,459 Expired - Lifetime US6323063B2 (en) 1997-06-03 2000-12-06 Forming LED having angled sides for increased side light extraction

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US08/868,009 Expired - Lifetime US6229160B1 (en) 1997-06-03 1997-06-03 Light extraction from a semiconductor light-emitting device via chip shaping
US09/732,326 Expired - Lifetime US6570190B2 (en) 1997-06-03 2000-12-06 LED having angled sides for increased side light extraction

Country Status (6)

Country Link
US (3) US6229160B1 (en)
JP (2) JPH10341035A (en)
KR (2) KR100745229B1 (en)
DE (2) DE19861386B4 (en)
GB (1) GB2326023A (en)
TW (1) TW360984B (en)

Cited By (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030205714A1 (en) * 2000-03-10 2003-11-06 Kabushiki Kaisha Toshiba Semiconductor light emitting device and method for manufacturing same
US20030218172A1 (en) * 2002-04-05 2003-11-27 Kabushiki Kaisha Toshiba Semiconductor light emitting element and method for manufacturing the same
US20040004226A1 (en) * 2000-07-10 2004-01-08 Dominik Eisert Radiation-emitting semiconductor chip
US6844571B2 (en) * 1999-12-22 2005-01-18 Lumileds Lighting U.S., Llc III-nitride light-emitting device with increased light generating capability
US20080210962A1 (en) * 2005-02-28 2008-09-04 Osram Opto Semiconductors Gmbh Illumination Device
CN101807647A (en) * 2010-03-19 2010-08-18 厦门市三安光电科技有限公司 Process for manufacturing AlGaInP light-emitting diode with inclined side face
US9196653B2 (en) 2009-07-30 2015-11-24 3M Innovative Properties Company Pixelated LED
CN105977348A (en) * 2016-05-17 2016-09-28 太原理工大学 Method for improving light-emitting efficiency of LED based on 3D printing of ferromagnetic layer
WO2018063389A1 (en) * 2016-09-30 2018-04-05 Intel Corporation Micro light emitting diodes with angled or curved geometries for improved power efficiency
US10707374B2 (en) 2017-09-15 2020-07-07 Glo Ab Etendue enhancement for light emitting diode subpixels
US20220384679A1 (en) * 2021-05-26 2022-12-01 Meta Platforms Technologies, Llc Surface potential barrier for surface loss reduction at mesa sidewalls of micro-leds

Families Citing this family (225)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6784463B2 (en) * 1997-06-03 2004-08-31 Lumileds Lighting U.S., Llc III-Phospide and III-Arsenide flip chip light-emitting devices
DE19727233A1 (en) * 1997-06-26 1999-01-07 Siemens Ag Radiation-emitting optoelectronic component
US6346771B1 (en) * 1997-11-19 2002-02-12 Unisplay S.A. High power led lamp
US6633120B2 (en) 1998-11-19 2003-10-14 Unisplay S.A. LED lamps
US8587020B2 (en) 1997-11-19 2013-11-19 Epistar Corporation LED lamps
US6373188B1 (en) * 1998-12-22 2002-04-16 Honeywell International Inc. Efficient solid-state light emitting device with excited phosphors for producing a visible light output
DE19924316B4 (en) * 1999-05-27 2010-10-07 Zumtobel Lighting Gmbh emitting diode
JP2001007380A (en) * 1999-06-25 2001-01-12 Mitsubishi Electric Corp Semiconductor device and manufacture thereof
DE19963550B4 (en) * 1999-12-22 2004-05-06 Epigap Optoelektronik Gmbh Bipolar illumination source from a self-bundling semiconductor body contacted on one side
AU2001239182A1 (en) * 2000-02-15 2001-08-27 Osram Opto Semiconductors Gmbh Semiconductor component which emits radiation, and method for producing the same
DE10006738C2 (en) * 2000-02-15 2002-01-17 Osram Opto Semiconductors Gmbh Light-emitting component with improved light decoupling and method for its production
JP3795298B2 (en) * 2000-03-31 2006-07-12 豊田合成株式会社 Method for manufacturing group III nitride compound semiconductor light emitting device
DE10019665A1 (en) 2000-04-19 2001-10-31 Osram Opto Semiconductors Gmbh Luminescent diode chip and method for its production
DE10031821B4 (en) * 2000-06-30 2006-06-14 Osram Opto Semiconductors Gmbh LED with coupling-out structure
DE10032838B4 (en) * 2000-07-06 2015-08-20 Osram Opto Semiconductors Gmbh Radiation emitting semiconductor chip and method for its production
JP4571731B2 (en) * 2000-07-12 2010-10-27 シチズン電子株式会社 Light emitting diode
JP2002043633A (en) * 2000-07-25 2002-02-08 Stanley Electric Co Ltd White light emitting diode
US7547921B2 (en) * 2000-08-08 2009-06-16 Osram Opto Semiconductors Gmbh Semiconductor chip for optoelectronics
US20020017652A1 (en) * 2000-08-08 2002-02-14 Stefan Illek Semiconductor chip for optoelectronics
DE10038671A1 (en) * 2000-08-08 2002-02-28 Osram Opto Semiconductors Gmbh Optoelectronic semiconductor chip has recesses formed in active layer such that cross-sectional area of the recesses decreases with increasing depth into active layer from bonding side
DE10059532A1 (en) * 2000-08-08 2002-06-06 Osram Opto Semiconductors Gmbh Semiconductor chip for use with a luminous diode in optoelectronics, has an active layer with a zone to emit photons fixed on a fastening side on a carrier body
US7064355B2 (en) * 2000-09-12 2006-06-20 Lumileds Lighting U.S., Llc Light emitting diodes with improved light extraction efficiency
JP2002141556A (en) 2000-09-12 2002-05-17 Lumileds Lighting Us Llc Light emitting diode with improved light extraction efficiency
US7053419B1 (en) * 2000-09-12 2006-05-30 Lumileds Lighting U.S., Llc Light emitting diodes with improved light extraction efficiency
WO2002041362A2 (en) * 2000-11-17 2002-05-23 Emcore Corporation Laser separated die with tapered sidewalls for improved light extraction
US6794684B2 (en) 2001-02-01 2004-09-21 Cree, Inc. Reflective ohmic contacts for silicon carbide including a layer consisting essentially of nickel, methods of fabricating same, and light emitting devices including the same
US6791119B2 (en) * 2001-02-01 2004-09-14 Cree, Inc. Light emitting diodes including modifications for light extraction
DE10105802A1 (en) 2001-02-07 2002-08-08 Patent Treuhand Ges Fuer Elektrische Gluehlampen Mbh Semiconductor component with reflector
DE10111501B4 (en) * 2001-03-09 2019-03-21 Osram Opto Semiconductors Gmbh Radiation-emitting semiconductor component and method for its production
US6417019B1 (en) * 2001-04-04 2002-07-09 Lumileds Lighting, U.S., Llc Phosphor converted light emitting diode
DE10120703A1 (en) 2001-04-27 2002-10-31 Osram Opto Semiconductors Gmbh Semiconductor chip for optoelectronics
US6455878B1 (en) * 2001-05-15 2002-09-24 Lumileds Lighting U.S., Llc Semiconductor LED flip-chip having low refractive index underfill
EP1263058B1 (en) * 2001-05-29 2012-04-18 Toyoda Gosei Co., Ltd. Light-emitting element
US7211833B2 (en) * 2001-07-23 2007-05-01 Cree, Inc. Light emitting diodes including barrier layers/sublayers
US6740906B2 (en) * 2001-07-23 2004-05-25 Cree, Inc. Light emitting diodes including modifications for submount bonding
DE10139723A1 (en) * 2001-08-13 2003-03-13 Osram Opto Semiconductors Gmbh Radiation-emitting chip and radiation-emitting component
DE10148227B4 (en) * 2001-09-28 2015-03-05 Osram Opto Semiconductors Gmbh Radiation-emitting semiconductor chip, method for its production and radiation-emitting component
JP3988429B2 (en) * 2001-10-10 2007-10-10 ソニー株式会社 Semiconductor light emitting element, image display device, lighting device and method for manufacturing the same
US20030090103A1 (en) * 2001-11-09 2003-05-15 Thomas Becker Direct mailing device
KR20030048805A (en) * 2001-12-13 2003-06-25 엘지이노텍 주식회사 Led chip structure for increasing a light efficiency
KR20030052499A (en) * 2001-12-21 2003-06-27 삼성전자주식회사 Light emitting diode
US7638346B2 (en) * 2001-12-24 2009-12-29 Crystal Is, Inc. Nitride semiconductor heterostructures and related methods
US8545629B2 (en) 2001-12-24 2013-10-01 Crystal Is, Inc. Method and apparatus for producing large, single-crystals of aluminum nitride
US20060005763A1 (en) * 2001-12-24 2006-01-12 Crystal Is, Inc. Method and apparatus for producing large, single-crystals of aluminum nitride
FR2836584B1 (en) * 2002-02-27 2004-05-28 Thomson Licensing Sa LIGHT EMITTING PANEL WITH LIGHT EXTRACTION ELEMENTS
JP3705791B2 (en) 2002-03-14 2005-10-12 株式会社東芝 Semiconductor light emitting element and semiconductor light emitting device
US6870311B2 (en) * 2002-06-07 2005-03-22 Lumileds Lighting U.S., Llc Light-emitting devices utilizing nanoparticles
US6841802B2 (en) 2002-06-26 2005-01-11 Oriol, Inc. Thin film light emitting diode
JP3874701B2 (en) * 2002-06-26 2007-01-31 株式会社東芝 Semiconductor light emitting device and semiconductor light emitting device
KR20040005098A (en) * 2002-07-08 2004-01-16 주식회사 비첼 Nitride semiconductor light emitting device and method of manufacturing the same
DE10234977A1 (en) * 2002-07-31 2004-02-12 Osram Opto Semiconductors Gmbh Radiation-emitting thin layer semiconductor component comprises a multiple layer structure based on gallium nitride containing an active radiation-producing layer and having a first main surface and a second main surface
KR101052139B1 (en) * 2002-08-01 2011-07-26 니치아 카가쿠 고교 가부시키가이샤 Semiconductor light-emitting device, method for manufacturing same and light-emitting apparatus using same
US6784460B2 (en) * 2002-10-10 2004-08-31 Agilent Technologies, Inc. Chip shaping for flip-chip light emitting diode
KR101037998B1 (en) * 2002-10-10 2011-05-30 호야 코포레이션 유에스에이 Semiconductor photodetector with internal reflector
US6730940B1 (en) 2002-10-29 2004-05-04 Lumileds Lighting U.S., Llc Enhanced brightness light emitting device spot emitter
US6929966B2 (en) * 2002-11-29 2005-08-16 Osram Opto Semiconductors Gmbh Method for producing a light-emitting semiconductor component
TW565957B (en) * 2002-12-13 2003-12-11 Ind Tech Res Inst Light-emitting diode and the manufacturing method thereof
US7492092B2 (en) 2002-12-17 2009-02-17 Seiko Epson Corporation Self-emitting element, display panel, display apparatus, and method of manufacturing self-emitting element
JP4226338B2 (en) * 2003-01-08 2009-02-18 豊田合成株式会社 Light emitting diode and LED light
GB0302580D0 (en) * 2003-02-05 2003-03-12 Univ Strathclyde MICRO LEDs
JP4564234B2 (en) * 2003-02-17 2010-10-20 株式会社東芝 Semiconductor light emitting device
JP4155847B2 (en) * 2003-03-12 2008-09-24 三洋電機株式会社 Multilayer light emitting diode element
DE10319782B4 (en) * 2003-04-30 2009-01-02 Osram Opto Semiconductors Gmbh Optoelectronic semiconductor component with a chip carrier element
US20040217702A1 (en) * 2003-05-02 2004-11-04 Garner Sean M. Light extraction designs for organic light emitting diodes
US6869812B1 (en) 2003-05-13 2005-03-22 Heng Liu High power AllnGaN based multi-chip light emitting diode
JP3737494B2 (en) 2003-06-10 2006-01-18 株式会社東芝 Semiconductor light emitting device, method for manufacturing the same, and semiconductor light emitting device
US20060043433A1 (en) * 2003-07-18 2006-03-02 Sanyo Electric Co,. Ltd. Light-emitting diode
WO2005011007A1 (en) * 2003-07-28 2005-02-03 Toyoda Gosei Co., Ltd. Light emitting diode and process for producing the same
FR2858859A1 (en) * 2003-08-14 2005-02-18 Thomson Licensing Sa Lighting panel for displaying image, has light extractors, each with light input section that is optically coupled to electroluminescent organic layer, where zone of organic layer is optically coupled with extractors
US7019330B2 (en) * 2003-08-28 2006-03-28 Lumileds Lighting U.S., Llc Resonant cavity light emitting device
JP4881003B2 (en) * 2003-09-26 2012-02-22 オスラム オプト セミコンダクターズ ゲゼルシャフト ミット ベシュレンクテル ハフツング Thin film semiconductor chip that emits radiation
US7070301B2 (en) 2003-11-04 2006-07-04 3M Innovative Properties Company Side reflector for illumination using light emitting diode
US7589352B2 (en) * 2003-11-04 2009-09-15 Shin-Etsu Handotai Co., Ltd. Light emitting device
US7090357B2 (en) * 2003-12-23 2006-08-15 3M Innovative Properties Company Combined light source for projection display
US7598527B2 (en) * 2004-01-20 2009-10-06 Binoptics Corporation Monitoring photodetector for integrated photonic devices
US7080932B2 (en) * 2004-01-26 2006-07-25 Philips Lumileds Lighting Company, Llc LED with an optical system to increase luminance by recycling emitted light
US7250635B2 (en) * 2004-02-06 2007-07-31 Dicon Fiberoptics, Inc. Light emitting system with high extraction efficency
US7427146B2 (en) * 2004-02-11 2008-09-23 3M Innovative Properties Company Light-collecting illumination system
US7246923B2 (en) * 2004-02-11 2007-07-24 3M Innovative Properties Company Reshaping light source modules and illumination systems using the same
US7300177B2 (en) * 2004-02-11 2007-11-27 3M Innovative Properties Illumination system having a plurality of light source modules disposed in an array with a non-radially symmetrical aperture
JP4868709B2 (en) * 2004-03-09 2012-02-01 三洋電機株式会社 Light emitting element
TWI227063B (en) * 2004-03-19 2005-01-21 Ind Tech Res Inst Light emitting diode and fabrication method thereof
CN100524855C (en) * 2004-03-31 2009-08-05 日亚化学工业株式会社 Nitride semiconductor light emitting element
US20050229102A1 (en) * 2004-04-12 2005-10-13 Microsoft Corporation System and method for providing an interactive display
US8035113B2 (en) * 2004-04-15 2011-10-11 The Trustees Of Boston University Optical devices featuring textured semiconductor layers
ATE527571T1 (en) * 2004-04-15 2011-10-15 Univ Boston OPTICAL COMPONENTS WITH TEXTURED SEMICONDUCTOR LAYERS
US20060255349A1 (en) * 2004-05-11 2006-11-16 Heng Liu High power AllnGaN based multi-chip light emitting diode
US7101050B2 (en) 2004-05-14 2006-09-05 3M Innovative Properties Company Illumination system with non-radially symmetrical aperture
US7280288B2 (en) * 2004-06-04 2007-10-09 Cree, Inc. Composite optical lens with an integrated reflector
US7456499B2 (en) 2004-06-04 2008-11-25 Cree, Inc. Power light emitting die package with reflecting lens and the method of making the same
US7372886B2 (en) 2004-06-07 2008-05-13 Avago Technologies Fiber Ip Pte Ltd High thermal conductivity vertical cavity surface emitting laser (VCSEL)
US7390097B2 (en) 2004-08-23 2008-06-24 3M Innovative Properties Company Multiple channel illumination system
US20060104061A1 (en) * 2004-11-16 2006-05-18 Scott Lerner Display with planar light source
KR20060077801A (en) * 2004-12-31 2006-07-05 엘지전자 주식회사 High output light emitting diode and method for fabricating the same
JP2006196694A (en) * 2005-01-13 2006-07-27 Sony Corp Semiconductor light-emitting element
TWI342613B (en) * 2005-02-14 2011-05-21 Showa Denko Kk Nitride semiconductor light-emitting device and method for fabrication thereof
JP4901117B2 (en) 2005-03-04 2012-03-21 株式会社東芝 Semiconductor light emitting device and method for manufacturing semiconductor light emitting device
US7341878B2 (en) * 2005-03-14 2008-03-11 Philips Lumileds Lighting Company, Llc Wavelength-converted semiconductor light emitting device
US7804100B2 (en) * 2005-03-14 2010-09-28 Philips Lumileds Lighting Company, Llc Polarization-reversed III-nitride light emitting device
KR100593933B1 (en) * 2005-03-18 2006-06-30 삼성전기주식회사 Side-emitting led package having scattering area and backlight apparatus incorporating the led lens
US20060237735A1 (en) * 2005-04-22 2006-10-26 Jean-Yves Naulin High-efficiency light extraction structures and methods for solid-state lighting
JP4244953B2 (en) * 2005-04-26 2009-03-25 住友電気工業株式会社 Light emitting device and manufacturing method thereof
TW200638559A (en) * 2005-04-29 2006-11-01 Hon Hai Prec Ind Co Ltd Light emitting chip and light emitting diode
US7952112B2 (en) * 2005-04-29 2011-05-31 Philips Lumileds Lighting Company Llc RGB thermal isolation substrate
JP2006324587A (en) * 2005-05-20 2006-11-30 Toshiba Corp Semiconductor light-emitting element
JP4992282B2 (en) * 2005-06-10 2012-08-08 ソニー株式会社 Light emitting diode, light emitting diode manufacturing method, light emitting diode backlight, light emitting diode illumination device, light emitting diode display, and electronic device
KR100682877B1 (en) * 2005-07-12 2007-02-15 삼성전기주식회사 Light emitting diode and fabrication method of the same
US20070034882A1 (en) * 2005-08-15 2007-02-15 Takayoshi Fujii Semiconductor light-emitting device
TWI316772B (en) * 2005-09-20 2009-11-01 Showa Denko Kk Group iii nitride semiconductor light-emitting device
EP1935036A1 (en) * 2005-10-14 2008-06-25 Lucea AG Flat led light source comprising an efficient decoupling of light
US20070096120A1 (en) * 2005-10-27 2007-05-03 Gelcore Llc Lateral current GaN flip chip LED with shaped transparent substrate
WO2007056354A2 (en) * 2005-11-04 2007-05-18 The Regents Of The University Of California High light extraction efficiency light emitting diode (led)
US7641735B2 (en) 2005-12-02 2010-01-05 Crystal Is, Inc. Doped aluminum nitride crystals and methods of making them
EP1969647A4 (en) * 2005-12-08 2012-08-01 Univ California High efficiency light emitting diode (led)
JP5270088B2 (en) * 2005-12-15 2013-08-21 エルジー エレクトロニクス インコーポレイティド Vertical light emitting device and manufacturing method thereof
US7772604B2 (en) 2006-01-05 2010-08-10 Illumitex Separate optical device for directing light from an LED
WO2007083829A1 (en) * 2006-01-23 2007-07-26 Showa Denko K.K. Light-emitting diode and method for fabrication thereof
US8269236B2 (en) * 2006-02-08 2012-09-18 Showa Denko K.K. Light-emitting diode and fabrication method thereof
KR101294518B1 (en) * 2006-02-14 2013-08-07 엘지이노텍 주식회사 Nitride semiconductor light-emitting device and manufacturing method thereof
EP1821347B1 (en) * 2006-02-16 2018-01-03 LG Electronics Inc. Light emitting device having vertical structure and method for manufacturing the same
US9034103B2 (en) * 2006-03-30 2015-05-19 Crystal Is, Inc. Aluminum nitride bulk crystals having high transparency to ultraviolet light and methods of forming them
EP2918708B1 (en) * 2006-03-30 2019-10-30 Crystal Is, Inc. Method for annealing of aluminium nitride wafer
KR100732191B1 (en) * 2006-04-21 2007-06-27 한국과학기술원 High efficiency led with multi-layer reflector structure and method for fabricating the same
KR100778820B1 (en) * 2006-04-25 2007-11-22 포항공과대학교 산학협력단 METHOD FOR FORMING METAL ELECTRODE AND MANUFACTURING SEMICONDUCTOR LIGHT EMITTING ELEMENT AND GaN COMPOUND SEMICONDUCTOR LIGHT EMITTING ELEMENT
JP4863203B2 (en) * 2006-04-28 2012-01-25 スタンレー電気株式会社 Semiconductor light emitting device
US8174025B2 (en) * 2006-06-09 2012-05-08 Philips Lumileds Lighting Company, Llc Semiconductor light emitting device including porous layer
KR100812648B1 (en) * 2006-06-15 2008-03-13 한국광기술원 Light-emitting diode shaped by decline etching and manufacturing method thereof
JP4992311B2 (en) * 2006-06-16 2012-08-08 ソニー株式会社 Light emitting diode mounting substrate, light emitting diode backlight, light emitting diode illumination device, light emitting diode display, and electronic device
JP2008004587A (en) * 2006-06-20 2008-01-10 Sharp Corp Semiconductor light-emitting element and manufacturing method thereof, and compound semiconductor light-emitting diode
JP4282693B2 (en) * 2006-07-04 2009-06-24 株式会社東芝 Semiconductor light emitting device and manufacturing method thereof
WO2008035932A1 (en) * 2006-09-20 2008-03-27 Seoul National University Foundation Iii-nitride based light-emitting diode structure with monolithically integrated sidewall deflectors and method thereof
KR101262386B1 (en) 2006-09-25 2013-05-08 엘지이노텍 주식회사 Method for manufacturing nitride semiconductor light emitting device
US20090086491A1 (en) * 2007-09-28 2009-04-02 Ruud Lighting, Inc. Aerodynamic LED Floodlight Fixture
US7952262B2 (en) * 2006-09-30 2011-05-31 Ruud Lighting, Inc. Modular LED unit incorporating interconnected heat sinks configured to mount and hold adjacent LED modules
US9243794B2 (en) 2006-09-30 2016-01-26 Cree, Inc. LED light fixture with fluid flow to and from the heat sink
US9028087B2 (en) 2006-09-30 2015-05-12 Cree, Inc. LED light fixture
KR20080030404A (en) 2006-09-30 2008-04-04 서울옵토디바이스주식회사 Method of fabricating light emitting diode chip
US7686469B2 (en) * 2006-09-30 2010-03-30 Ruud Lighting, Inc. LED lighting fixture
US20090275157A1 (en) * 2006-10-02 2009-11-05 Illumitex, Inc. Optical device shaping
US8087960B2 (en) 2006-10-02 2012-01-03 Illumitex, Inc. LED system and method
US7999277B2 (en) * 2006-11-08 2011-08-16 C. I. Kasei Company, Limited Light emitting device and production method of same
KR20090082923A (en) * 2006-11-15 2009-07-31 더 리전츠 오브 더 유니버시티 오브 캘리포니아 High light extraction efficiency light emitting diode (led) through multiple extractors
EP2087563B1 (en) 2006-11-15 2014-09-24 The Regents of The University of California Textured phosphor conversion layer light emitting diode
JP4655029B2 (en) * 2006-11-20 2011-03-23 パナソニック株式会社 Light emitting device and method for manufacturing semiconductor light emitting element
WO2008073400A1 (en) 2006-12-11 2008-06-19 The Regents Of The University Of California Transparent light emitting diodes
KR101484461B1 (en) * 2006-12-21 2015-01-20 코닌클리케 필립스 엔.브이. Light-emitting apparatus with shaped wavelength converter
CN107059116B (en) 2007-01-17 2019-12-31 晶体公司 Defect reduction in seeded aluminum nitride crystal growth
US9771666B2 (en) 2007-01-17 2017-09-26 Crystal Is, Inc. Defect reduction in seeded aluminum nitride crystal growth
TW200837943A (en) 2007-01-22 2008-09-16 Led Lighting Fixtures Inc Fault tolerant light emitters, systems incorporating fault tolerant light emitters and methods of fabricating fault tolerant light emitters
WO2008094464A2 (en) * 2007-01-26 2008-08-07 Crystal Is, Inc. Thick pseudomorphic nitride epitaxial layers
US8080833B2 (en) * 2007-01-26 2011-12-20 Crystal Is, Inc. Thick pseudomorphic nitride epitaxial layers
GB2447091B8 (en) 2007-03-02 2010-01-13 Photonstar Led Ltd Vertical light emitting diodes
US7618163B2 (en) * 2007-04-02 2009-11-17 Ruud Lighting, Inc. Light-directing LED apparatus
US8058668B2 (en) 2007-05-17 2011-11-15 Showa Denko K.K. Semiconductor light-emitting apparatus
US8088220B2 (en) 2007-05-24 2012-01-03 Crystal Is, Inc. Deep-eutectic melt growth of nitride crystals
JP5214175B2 (en) * 2007-06-08 2013-06-19 日亜化学工業株式会社 Nitride semiconductor light emitting device and method of manufacturing light emitting device
US20090050905A1 (en) * 2007-08-20 2009-02-26 Abu-Ageel Nayef M Highly Efficient Light-Emitting Diode
GB0722054D0 (en) * 2007-11-09 2007-12-19 Photonstar Led Ltd LED with enhanced light extraction
JP4974867B2 (en) * 2007-12-12 2012-07-11 昭和電工株式会社 Light emitting diode and manufacturing method thereof
US20090173956A1 (en) * 2007-12-14 2009-07-09 Philips Lumileds Lighting Company, Llc Contact for a semiconductor light emitting device
US8101447B2 (en) * 2007-12-20 2012-01-24 Tekcore Co., Ltd. Light emitting diode element and method for fabricating the same
US7579202B2 (en) * 2007-12-21 2009-08-25 Tekcore Co., Ltd. Method for fabricating light emitting diode element
JP5315070B2 (en) * 2008-02-07 2013-10-16 昭和電工株式会社 Compound semiconductor light emitting diode
JP2011512037A (en) 2008-02-08 2011-04-14 イルミテックス, インコーポレイテッド System and method for emitter layer shaping
US8592800B2 (en) * 2008-03-07 2013-11-26 Trustees Of Boston University Optical devices featuring nonpolar textured semiconductor layers
DE102009018603B9 (en) 2008-04-25 2021-01-14 Samsung Electronics Co., Ltd. Lighting device and manufacturing method thereof
US8348475B2 (en) 2008-05-23 2013-01-08 Ruud Lighting, Inc. Lens with controlled backlight management
US9423096B2 (en) 2008-05-23 2016-08-23 Cree, Inc. LED lighting apparatus
US8388193B2 (en) * 2008-05-23 2013-03-05 Ruud Lighting, Inc. Lens with TIR for off-axial light distribution
US10147843B2 (en) * 2008-07-24 2018-12-04 Lumileds Llc Semiconductor light emitting device including a window layer and a light-directing structure
US7841750B2 (en) 2008-08-01 2010-11-30 Ruud Lighting, Inc. Light-directing lensing member with improved angled light distribution
TW201017863A (en) * 2008-10-03 2010-05-01 Versitech Ltd Semiconductor color-tunable broadband light sources and full-color microdisplays
TWI370563B (en) * 2008-10-27 2012-08-11 Epistar Corp Vertical ac led
TW201034256A (en) 2008-12-11 2010-09-16 Illumitex Inc Systems and methods for packaging light-emitting diode devices
TWI398967B (en) * 2009-02-20 2013-06-11 Lite On Electronics Guangzhou Light-emitting diode chip, and manufacturing method therefor
KR101143476B1 (en) 2009-05-21 2012-05-11 (주)더리즈 Semiconductor device chip having inclined plane section
US9255686B2 (en) 2009-05-29 2016-02-09 Cree, Inc. Multi-lens LED-array optic system
US20100314551A1 (en) * 2009-06-11 2010-12-16 Bettles Timothy J In-line Fluid Treatment by UV Radiation
KR101063285B1 (en) 2009-06-17 2011-09-07 (주)더리즈 Radiation-controlled semiconductor chip
US8585253B2 (en) 2009-08-20 2013-11-19 Illumitex, Inc. System and method for color mixing lens array
US8449128B2 (en) 2009-08-20 2013-05-28 Illumitex, Inc. System and method for a lens and phosphor layer
US8283676B2 (en) * 2010-01-21 2012-10-09 Siphoton Inc. Manufacturing process for solid state lighting device on a conductive substrate
US20110188054A1 (en) * 2010-02-02 2011-08-04 Primesense Ltd Integrated photonics module for optical projection
JP5343018B2 (en) 2010-02-08 2013-11-13 昭和電工株式会社 LIGHT EMITTING DIODE, MANUFACTURING METHOD THEREOF, AND LIGHT EMITTING DIODE LAMP
KR101729263B1 (en) * 2010-05-24 2017-04-21 엘지이노텍 주식회사 Light emitting device, method for fabricating the light emitting device and light emitting device package
EP2588651B1 (en) 2010-06-30 2020-01-08 Crystal Is, Inc. Growth of large aluminum nitride single crystals with thermal-gradient control
US8723201B2 (en) 2010-08-20 2014-05-13 Invenlux Corporation Light-emitting devices with substrate coated with optically denser material
KR101274651B1 (en) 2010-11-30 2013-06-12 엘지디스플레이 주식회사 Light emitting diode and method for fabricating the same
CN102646773B (en) * 2011-02-17 2015-02-04 展晶科技(深圳)有限公司 Light emitting diode (LED) packaging structure and processing procedure
JP5754173B2 (en) * 2011-03-01 2015-07-29 ソニー株式会社 Light emitting unit and display device
TWI467805B (en) 2011-03-08 2015-01-01 Opto Tech Corp Light emitting diode having large viewing angle and method of fabricating thereof
US8962359B2 (en) 2011-07-19 2015-02-24 Crystal Is, Inc. Photon extraction from nitride ultraviolet light-emitting devices
US9046241B2 (en) 2011-11-12 2015-06-02 Jingqun Xi High efficiency directional light source using lens optics
US20130187179A1 (en) 2012-01-23 2013-07-25 Sharp Kabushiki Kaisha Light emitting diode with improved directionality
GB201202222D0 (en) * 2012-02-09 2012-03-28 Mled Ltd Enhanced light extraction
KR101709844B1 (en) 2012-02-15 2017-02-23 애플 인크. Apparatus and method for mapping
US9541258B2 (en) 2012-02-29 2017-01-10 Cree, Inc. Lens for wide lateral-angle distribution
US9541257B2 (en) 2012-02-29 2017-01-10 Cree, Inc. Lens for primarily-elongate light distribution
US10408429B2 (en) 2012-02-29 2019-09-10 Ideal Industries Lighting Llc Lens for preferential-side distribution
US9595636B2 (en) 2012-03-28 2017-03-14 Sensor Electronic Technology, Inc. Light emitting device substrate with inclined sidewalls
US10096742B2 (en) 2012-03-28 2018-10-09 Sensor Electronic Technology, Inc. Light emitting device substrate with inclined sidewalls
USD697664S1 (en) 2012-05-07 2014-01-14 Cree, Inc. LED lens
JP5995563B2 (en) * 2012-07-11 2016-09-21 株式会社ディスコ Optical device processing method
JP2015530739A (en) 2012-08-03 2015-10-15 ホーヤ コーポレイション ユーエスエイHoya Corporation Usa Submounts for optoelectronic components, optical components or photonic components
WO2014043656A1 (en) * 2012-09-14 2014-03-20 California Institute Of Technology Integrated magnetic spectrometer for multiplexed biosensing
US9239137B2 (en) 2012-09-28 2016-01-19 Empire Technology Development Llc Lighting device and methods of making the same
US9299880B2 (en) 2013-03-15 2016-03-29 Crystal Is, Inc. Pseudomorphic electronic and optoelectronic devices having planar contacts
USD718490S1 (en) 2013-03-15 2014-11-25 Cree, Inc. LED lens
US9871167B2 (en) * 2013-04-11 2018-01-16 Koninklijke Philips N.V. Top emitting semiconductor light emitting device
KR20140140399A (en) 2013-05-29 2014-12-09 서울바이오시스 주식회사 Light emitting diode having a plurality of light emitting elements and method of fabricating the same
JP2015028984A (en) 2013-07-30 2015-02-12 日亜化学工業株式会社 Semiconductor light emitting element
US9523479B2 (en) 2014-01-03 2016-12-20 Cree, Inc. LED lens
JP6521443B2 (en) * 2015-06-29 2019-05-29 国立研究開発法人情報通信研究機構 Semiconductor light emitting device emitting deep ultraviolet light, light emitting module including the semiconductor light emitting device, and method of manufacturing the semiconductor light emitting device
JP2017183462A (en) 2016-03-30 2017-10-05 ソニー株式会社 Light-emitting element
CN106848029B (en) * 2016-12-07 2019-06-11 华灿光电(浙江)有限公司 A kind of chip of high-brightness light emitting diode and preparation method thereof
JP7046834B2 (en) * 2016-12-20 2022-04-04 スタンレー電気株式会社 Group III nitride light emitting device and method for manufacturing the light emitting device
US10409080B2 (en) * 2017-02-01 2019-09-10 Facebook Technologies, Llc Spherical display using flexible substrates
US10468566B2 (en) 2017-04-10 2019-11-05 Ideal Industries Lighting Llc Hybrid lens for controlled light distribution
US10908383B1 (en) 2017-11-19 2021-02-02 Apple Inc. Local control loop for projection system focus adjustment
CN109192833B (en) * 2018-08-22 2020-09-15 大连德豪光电科技有限公司 Light emitting diode chip and preparation method thereof
US11178392B2 (en) 2018-09-12 2021-11-16 Apple Inc. Integrated optical emitters and applications thereof
US11592166B2 (en) 2020-05-12 2023-02-28 Feit Electric Company, Inc. Light emitting device having improved illumination and manufacturing flexibility
DE102020112969B4 (en) 2020-05-13 2024-02-15 OSRAM Opto Semiconductors Gesellschaft mit beschränkter Haftung RADIATION EMITTING SEMICONDUCTOR CHIP, TAIL LIGHT FOR A MOTOR VEHICLE AND MOTOR VEHICLE
US11876042B2 (en) 2020-08-03 2024-01-16 Feit Electric Company, Inc. Omnidirectional flexible light emitting device
DE102020125892A1 (en) 2020-10-02 2022-04-07 OSRAM Opto Semiconductors Gesellschaft mit beschränkter Haftung OPTOELECTRONIC DEVICE AND METHOD OF PRODUCING OPTOELECTRONIC DEVICE

Family Cites Families (25)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE2416098A1 (en) * 1974-04-03 1975-10-09 Siemens Ag Optical semiconductor radiation source - has two regions of opposite conductivity forming pn-junction and dome-shaped outer surface(s)
FR2406896A1 (en) 1977-10-18 1979-05-18 Thomson Csf LIGHT EMITTING AND RECEIVING DIODE ESPECIALLY FOR OPTICAL TELECOMMUNICATIONS
US4276098A (en) * 1980-03-31 1981-06-30 Bell Telephone Laboratories, Incorporated Batch processing of semiconductor devices
FR2493047A1 (en) 1980-10-28 1982-04-30 Thomson Csf LIGHT EMITTING-RECEIVING TRANSISTOR FOR ALTERNATE TELECOMMUNICATIONS ON OPTICAL FIBER
JPS63152179A (en) * 1986-12-16 1988-06-24 Nec Corp Semiconductor light emitting device
US5187547A (en) 1988-05-18 1993-02-16 Sanyo Electric Co., Ltd. Light emitting diode device and method for producing same
JP2650744B2 (en) 1988-12-28 1997-09-03 シャープ株式会社 Light emitting diode
EP0397911A1 (en) * 1989-05-19 1990-11-22 Siemens Aktiengesellschaft Optoelectronic semiconductor device
US5087949A (en) 1989-06-27 1992-02-11 Hewlett-Packard Company Light-emitting diode with diagonal faces
EP0405757A3 (en) * 1989-06-27 1991-01-30 Hewlett-Packard Company High efficiency light-emitting diode
FR2649537B1 (en) * 1989-07-04 1991-10-11 Philips Electronique Lab INTEGRATED OPTOELECTRONIC DEVICE INCLUDING A PHOTOLUMINESCENT DIODE
JPH04343484A (en) * 1991-05-21 1992-11-30 Eastman Kodak Japan Kk Luminous diode array
US5233204A (en) * 1992-01-10 1993-08-03 Hewlett-Packard Company Light-emitting diode with a thick transparent layer
JP2964822B2 (en) 1993-02-19 1999-10-18 日亜化学工業株式会社 Manufacturing method of light emitting diode
US5376580A (en) 1993-03-19 1994-12-27 Hewlett-Packard Company Wafer bonding of light emitting diode layers
JPH08139360A (en) 1994-09-12 1996-05-31 Showa Denko Kk Semiconductor hetero-junction material
JPH08102551A (en) * 1994-09-30 1996-04-16 Kyocera Corp Semiconductor light emitting device and its manufacture
US5517039A (en) 1994-11-14 1996-05-14 Hewlett-Packard Company Semiconductor devices fabricated with passivated high aluminum-content III-V material
DE19629920B4 (en) 1995-08-10 2006-02-02 LumiLeds Lighting, U.S., LLC, San Jose Light-emitting diode with a non-absorbing distributed Bragg reflector
DE19536438A1 (en) 1995-09-29 1997-04-03 Siemens Ag Semiconductor device and manufacturing process
US5705834A (en) 1996-04-23 1998-01-06 The United States Of America As Represented By The Administrator Of The National Aeronautics And Space Administration Increased efficiency LED
JPH1093136A (en) * 1996-09-11 1998-04-10 Sanken Electric Co Ltd Semiconductor light-emitting element
JP3255220B2 (en) * 1996-09-11 2002-02-12 サンケン電気株式会社 Semiconductor light emitting device
CN100485984C (en) * 1997-01-09 2009-05-06 日亚化学工业株式会社 Nitride semiconductor device
JP3559680B2 (en) * 1997-04-25 2004-09-02 キヤノン株式会社 Ring resonator type surface emitting semiconductor laser and method of manufacturing the same

Cited By (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6844571B2 (en) * 1999-12-22 2005-01-18 Lumileds Lighting U.S., Llc III-nitride light-emitting device with increased light generating capability
US7141445B2 (en) 2000-03-10 2006-11-28 Kabushiki Kaisha Toshiba Semiconductor light emitting device and method for manufacturing same
US6815725B2 (en) * 2000-03-10 2004-11-09 Kabushiki Kaisha Toshiba Semiconductor light emitting device having a fluorescent material emitting light of a secondary wavelength
US20050040427A1 (en) * 2000-03-10 2005-02-24 Kabushiki Kaisha Toshiba Semiconductor light emitting device and method for manufacturing same
US20030205714A1 (en) * 2000-03-10 2003-11-06 Kabushiki Kaisha Toshiba Semiconductor light emitting device and method for manufacturing same
US20040004226A1 (en) * 2000-07-10 2004-01-08 Dominik Eisert Radiation-emitting semiconductor chip
US6946687B2 (en) 2000-07-10 2005-09-20 Osram Gmbh Radiation-emitting semiconductor chip with a radiation-emitting active layer
US20030218172A1 (en) * 2002-04-05 2003-11-27 Kabushiki Kaisha Toshiba Semiconductor light emitting element and method for manufacturing the same
US6956241B2 (en) * 2002-04-05 2005-10-18 Kabushiki Kaisha Toshiba Semiconductor light emitting element with improved light extraction efficiency
US20050255615A1 (en) * 2002-04-05 2005-11-17 Kabushiki Kaisha Toshiba Semiconductor light emitting element and method for manufacturing the same
US20080268558A1 (en) * 2002-04-05 2008-10-30 Kabushiki Kaisha Toshiba. Semiconductor Light Emitting Element and Method for Manufacturing the Same
US20080050854A1 (en) * 2002-04-05 2008-02-28 Kabushiki Kaisha Toshiba Semiconductor Light Emitting Element and Method for Manufacturing the Same
US20080176353A1 (en) * 2002-04-05 2008-07-24 Kabushiki Kaisha Toshiba Semiconductor Light Emitting Element and Method for Manufacturing the Same
US20080210962A1 (en) * 2005-02-28 2008-09-04 Osram Opto Semiconductors Gmbh Illumination Device
US7880188B2 (en) * 2005-02-28 2011-02-01 Osram Opto Semiconductors Gmbh Illumination device
US20110085336A1 (en) * 2005-02-28 2011-04-14 Osram Opto Semiconductors Gmbh, A Corporation Of Germany Illumination device
US8525206B2 (en) 2005-02-28 2013-09-03 Osram Opto Semiconductor Gmbh Illumination device
US9196653B2 (en) 2009-07-30 2015-11-24 3M Innovative Properties Company Pixelated LED
CN101807647A (en) * 2010-03-19 2010-08-18 厦门市三安光电科技有限公司 Process for manufacturing AlGaInP light-emitting diode with inclined side face
CN105977348A (en) * 2016-05-17 2016-09-28 太原理工大学 Method for improving light-emitting efficiency of LED based on 3D printing of ferromagnetic layer
WO2018063389A1 (en) * 2016-09-30 2018-04-05 Intel Corporation Micro light emitting diodes with angled or curved geometries for improved power efficiency
US10707374B2 (en) 2017-09-15 2020-07-07 Glo Ab Etendue enhancement for light emitting diode subpixels
US20220384679A1 (en) * 2021-05-26 2022-12-01 Meta Platforms Technologies, Llc Surface potential barrier for surface loss reduction at mesa sidewalls of micro-leds
US11784287B2 (en) * 2021-05-26 2023-10-10 Meta Platforms Technologies, Llc Surface potential barrier for surface loss reduction at mesa sidewalls of micro-LEDs

Also Published As

Publication number Publication date
US6323063B2 (en) 2001-11-27
GB9811180D0 (en) 1998-07-22
DE19807758B4 (en) 2008-08-14
DE19861386B4 (en) 2014-10-30
TW360984B (en) 1999-06-11
US6229160B1 (en) 2001-05-08
US6570190B2 (en) 2003-05-27
KR19990006588A (en) 1999-01-25
DE19807758A1 (en) 1998-12-10
KR100745229B1 (en) 2007-10-16
JP2006135360A (en) 2006-05-25
GB2326023A (en) 1998-12-09
US20010000209A1 (en) 2001-04-12
KR100753710B1 (en) 2007-08-30
KR20070042938A (en) 2007-04-24
JPH10341035A (en) 1998-12-22

Similar Documents

Publication Publication Date Title
US6323063B2 (en) Forming LED having angled sides for increased side light extraction
US7268371B2 (en) Light extraction from a semiconductor light emitting device via chip shaping
US8426881B2 (en) Light emitting diodes including two reflector layers
US7015054B2 (en) Semiconductor light emitting device and method
US9455378B2 (en) High efficiency light emitting diode and method for fabricating the same
TWI390759B (en) Method for fabricating group iii nitride devices and devices fabricated using method
US20070108459A1 (en) Methods of Manufacturing Light Emitting Devices
JP2009004625A (en) Semiconductor light emitting device
US20050035355A1 (en) Semiconductor light emitting diode and semiconductor light emitting device

Legal Events

Date Code Title Description
STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

REMI Maintenance fee reminder mailed
FPAY Fee payment

Year of fee payment: 8

SULP Surcharge for late payment

Year of fee payment: 7

FPAY Fee payment

Year of fee payment: 12

AS Assignment

Owner name: DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT, NEW YORK

Free format text: SECURITY INTEREST;ASSIGNOR:LUMILEDS LLC;REEL/FRAME:043108/0001

Effective date: 20170630

Owner name: DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AG

Free format text: SECURITY INTEREST;ASSIGNOR:LUMILEDS LLC;REEL/FRAME:043108/0001

Effective date: 20170630

AS Assignment

Owner name: PHILIPS LUMILEDS LIGHTING COMPANY LLC, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LUMILEDS LIGHTING U.S., LLC;LUMILEDS LIGHTING, U.S., LLC;LUMILEDS LIGHTING, U.S. LLC;AND OTHERS;REEL/FRAME:049086/0629

Effective date: 20110211