EP0205949A2 - Emulator for computer system input-output adapters - Google Patents

Emulator for computer system input-output adapters Download PDF

Info

Publication number
EP0205949A2
EP0205949A2 EP86107020A EP86107020A EP0205949A2 EP 0205949 A2 EP0205949 A2 EP 0205949A2 EP 86107020 A EP86107020 A EP 86107020A EP 86107020 A EP86107020 A EP 86107020A EP 0205949 A2 EP0205949 A2 EP 0205949A2
Authority
EP
European Patent Office
Prior art keywords
processor
input
signal
channel
interrupt
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
EP86107020A
Other languages
German (de)
French (fr)
Other versions
EP0205949A3 (en
EP0205949B1 (en
Inventor
Bruce Oliver Anthony
Thomas Michael Heise
Frank Phillip Sheppard
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Publication of EP0205949A2 publication Critical patent/EP0205949A2/en
Publication of EP0205949A3 publication Critical patent/EP0205949A3/en
Application granted granted Critical
Publication of EP0205949B1 publication Critical patent/EP0205949B1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/10Program control for peripheral devices
    • G06F13/105Program control for peripheral devices where the programme performs an input/output emulation function

Definitions

  • This invention relates to computer systems, and more particularly to devices for interconnecting input-ouptut (I/O) equipment to computer system processors.
  • the invention also contemplates the interconnection of multiple processors, and the use of an emulated I/O adapter to economically expand the access to and use of computer processor I/O channels.
  • Conventional computer architecture utilizes one or several computer processors connected to internal memory devices and other logic, and has one or more I/O channels for transferring information, commands and controls to devices external the processor.
  • a typical example of conventional architecture is a computer processor having a high-speed memory, and having an I/O channel which is connected to various hardware adapters to external memory sources, printers, communications lines, and other devices which are important to overall system operation but which are remotely located from the processor. Communications through the I/O channel are conducted according to a predetermined format of signal transmission, wherein the computer processor may selectively address and activate any of the devices wired to the channel. The devices are wired to respond to predetermined address information, and to interchange signals with the processor according to the predetermined format selected for the particular system.
  • an adapter between the device and the channel electronics.
  • An example of such an adapter is a disk controller, which is a specially designed package for interfacing with the electrical signals on the processor I/O channel on the one hand, and for interfacing with the magnetic media electrical circuit requirements of the disk on the other hand.
  • a further example of an adapter is a communications adapter or modem, which accepts processor signals from an I/0 channel and converts them to electrical signals suitable for transmission over telephone lines.
  • I/O adapters required for handling various I/O devices are relatively complex and expensive to construct, for it is frequently required that they incorporate a predetermined minimum level of intelligence in the form of logic circuits within their design, so as to impose only a nominal loading effect upon the processor when they are activated.
  • I/O devices may be connected to smaller computers, such as computers which have become known as "personal computers", through adapters which are significantly less complex and sophisticated, for the loading penalty imposed upon the-personal computer is relatively less expensive.
  • the invention includes an adapter, designated as a "virtual channel”, which is connected to an I/O channel of a computer processor, which emulates, through the cooperative interconnection of a personnal computer, any of a plurality of I/O devices without requiring particular hardware adapters which are uniquely designed for each of the devices.
  • the emulator includes a logic network which is defined as a "virtual channel”, and which is connected to the processor I/O channel in a conventional manner, and which activates a personal computer for selectively controlling one or more 0 devices and for interacting with the host processor to manage the control of these I/O devices.
  • the virtual channel is transparent to the host processor, which may be programmed to interact with conventional hardware adapters in a conventional manner, but the emulator intercepts processor commands and signals transmitted to a conventional adapter to selectively divert data interchange to an auxiliary computer (personnel computer), which personal computer may itself be connected to a plurality of I/0 devices.
  • the system host processor may be programmed to interact with a conventional hardware adapter, but in fact may interact with other I/0 devices controlled by the personal computer through the emulated functions provided by the virtual channel.
  • FIG. 1 there is shown one form of conventional architecture for a computer system.
  • the computer processor 10 is diagrammatically illustrated to exemplify the software architecture of the system.
  • Computer processor 10 utilizes a main store processor (MSP) 12 which typically executes user applications programs and many of the storage management functions of the system.
  • MSP 12 has two primary interfaces, the main memory 16 and the control store processor (CSP) 14.
  • the main memory 16 is typically a high-speed internal storage device which is utilized to retain the instruction code and data required for the user's applications, and also to retain information relating to the needs of the software operating system.
  • the control store processor (CSP) 14 is utilized to control the interaction of the application programs with the operating environment, including all of the devices which are connected to the systems input-output (I/O) channels.
  • the CSP 14 typically incorporates a private storage area referred to as CSP memory 18, which may retain microcode for executing and controlling the transfer of data between the overall system and the I/O devices.
  • All of the data and command information which is interchanged between the central processor 10 and external devices is transferred over a channel 20.
  • Equipment which is coupled for communication with central processor 10 is wired into channel 20 through appropriately designed adapters.
  • a printer may be coupled via a data bus 22 to a printer adapter 24.
  • Printer adapter 24 is coupled through a further data bus 23 to channel 20.
  • Printer adapter 24 receives command and data signals transmitted over channel 20, and is designed to recognize particular combinations of such signals as being indicative of a print operation, and is further designed to interpret portions of the information transferred over channel 20 as being indicative of information to be printed by the printer.
  • a communications adapter 26 is connected to channel 20, and is specifically designed to transform the signals from channel 20 into an electrical format suitable for transmission over telephone or other communications lines.
  • Communications adapter 26 may be a device which is commonly referred to as a modem.
  • a file adpater 28 may be connected to channel 20 for interchanging information between processor 10 and one or more magnetic disk or other magnetic media storage devices.
  • a workstation adapter 30 may be coupled into channel 20 for interchanging information between processor 10 and one or more workstations.
  • a workstation may be defined as a keyboard and display screen terminal for use by an operator.
  • a workstation adapter 30 is connected to a plurality of individual workstations, and is identified as a buffered workstation adapter, in order to identify its additional function of accumulating sequences of informations associated with particular workstations before communicating this informations to the processor 10 via channel 20.
  • FIG. 2 illustrates the conventional computer system architecture of FIG.1 as may be modified in association with the present invention.
  • the central processor 10 is connected to a channel 20 and a main memory 16 in the conventional manner.
  • a secondary memory bus 17 connects an auxiliary computer 32, which may be of the size commonly referred to as a "personal computer” (PC), and provides a main memory access for the auxiliary computer processor 32.
  • auxiliary processor 32 is connected to a PC channel 34, which itself provides access to a plurality of VO devices into auxiliary processor 32.
  • auxiliary processor 32 for telecommunications functions
  • CRT display 38 and keyboard 40 for operator use
  • expanded memory 42 for additional storage capability for processor 32
  • printer adapter 44 for connecting to an output printer.
  • the plurality of conventional adapters may be connected to channel 20, in the manner described hereinbefore.
  • a virtual channel 50 is connected into channel 20 to form a part of the invention.
  • An interrupt signal line 51 is connected between virtual 50 and auxiliary processor 32.
  • a signal return line 49 is connected between auxiliary processor 32 and virtual channel 50.
  • a further control signal line 52 is connected between virtual channel 50 and buffered workstation adpater 30.
  • Virtual channel 50 receives information in the form of commands and address data from channel 20 by way of a channel bus 48.
  • FIG. 3 shows a further functional block diagram of virtual channel 50.
  • An address/command decode section 54 is connected via channel bus 48 to channel 20.
  • This section contains logic decoding circuitry for monitoring the channel 20 signals as they occur, and determining whether the signals on channel 20 constitute a command which is to cause virtual channel 50 to emulate an 110 device. If the command decode logic circuitry determines that a command on channel 20 is to cause an emulation, it generates a signal to the handshake logic section 56 to respond to the command, ant it also generates a signal on line 55 to the interrupt control logic section 58 to cause a further response to the command that has been issued and recognized.
  • the handshake logic section 56 interacts with the channel 20 control logic in CSP 14 by generating a "service in” signal via channel bus 48 and channel 20. This is received by the CSP 14 in a conventional manner, to indicate to- the CSP 14 that a device has been selected and that the device has acknowledged its readiness to proceed. The CSP 14 is unable to determine that the "device" which has acknowledged its command signal is virtual channel 50.
  • the interrupt control logic section 58 can generate interrupts to either the auxiliary processor 32 or to CSP 14, and it can generate two different interrupt priority levels to CSP 14.
  • the highest priority level is used to force CSP 14, through exectuion of its interrupt program, to execute code to pass information to or from the auxiliary processor 32 to allow it to emulate the desired device.
  • the lower priority interrupt level allows the CSP 14 to interrupt itself.
  • the BWSA enable logic section 60 generates a signal over line 52 to gate the channel 20 "strobe" signals to the buffered workstation adapter 30.
  • the "strobe" signal on channel 20 controls whether a device responds to channel 20 commands or ignores them.
  • the virtual channel 50 can send commands to the buffered workstation adapter 30 or, in the absence of gating a "strobe” signal, can cause the activation of an emulated adapter.
  • the virtual channel 50 all of the architectural components illustrated on FIG. 3 are conventional in design.
  • the information transfer scheme which is utilized on channel 20 follows a predetermined format as to content and timing.
  • the content and timing of this information is controlled by CSP 14, and is used in communicating with all devices connected to channel 20.
  • Each information transfer cycle involves a three-steps timing sequence which may be summarized as follows:
  • the receiving device on channel 20 accepts the output command and the signal "command out” and issues a "service in” signal back to CSP 14, to indicate that the information transfer is proceeding.
  • CSP 14 issues a "service out”.signal, which then causes the receiving device to drop the "service in” signal, thereby terminating the information transfer sequence.
  • CSP 14 issues a command over channel 20 to the buffered workstation adapter 30, requesting activation of the adpater for purposes of signal transmission.
  • the address/command decode logic section 54 recognizes the command as a BWSA 30 110 command and signals the handshake logic section 56 to respond to the command; while at the same time preventing BWSA 30 from responding to the command. Further, -the address/command decode logic section 54 generates a signal over line 55 to cause the interrupt control logic section 58 to generate an interrupt over line 45 back to the CSP 14.
  • the interrupt on line 45 causes CSP 14 to execute its interrupt software associated with that interrupt.
  • the interrupt software in CSP 14 a determination whether the BWSA is to be activated. If the BWSA is to be activated the CSP 14 reissues the BWSA selection command, and the BWSA enable section 60 of virtual channel 50 issues a signal on line 52 to enable the BWSA to receive the command. Subsequent information transfer is then carried on between the CSP 14 and its memory, and either the BWSA 30 or any of the workstations coupled to its data bus.
  • the interrupt software in CSP 14 determines that an emulated device is to be selected, it causes the CSP 14 to issue a new command with specified address information to cause the virtual channel 50, through its interrupt control section 58, to interrupt the auxiliary processor 32 via a signal generated on line 51.
  • the interrupt software in CSP 14 has previously transferred the necessary emulation code and other related data to a predetermined location in main memory 16, which location is accessible by the auxiliary processor 32, and auxiliary processor 32 proceeds with the execution of the emulation code.
  • the auxiliary processor 32 is interrupted the CSP 14 software code terminates, returning control to the other CSP 14 software tasks.
  • the auxiliary processor raises lL1 to the CSP 14.
  • the CSP 14 interrupt software per- foms appropriate post processing of the command from data interchanged in the shared main memory 16. This may include altering CSP 14 interrupt levels. Control is then returned to CSP 14 for continued execution.
  • auxiliary processor 32 When auxiliary processor 32 has completed its execution of the emulation code it generates a return signal over line 49 to release the interrupt on line 51.
  • Auxiliary processor 32 through its connection in the main memory 16, signals CSP 14 that the emulation has been completed, and CSP 14 resumes execution of software commands from the point of departure.
  • FIG. 4 illustrates a more detailed functional block diagram of virtual channel 50. All of the communication between the virtual channel 50 logic and CSP 14 occurs via channel bus 48. Information which is received on channel bus 48 may include commands, control sequences and data, as described hereinbefore.
  • the address/command decode section 54 is capable of decoding either address information or command information. Address information is decoded in address decode logic 62, whereas command signals are decoded in command decode logic 63.
  • the handshake logic section 56 further comprises a start command detect logic network 65 which is connected into channel bus 48.
  • Logic network 65 is wired to receive the "command out" signal originating in the CSP 14, which is indicative of an output command from the CSP 14 being available for decoding.
  • logic network 65 generates a signal on line 66 to the address decode logic network 62.
  • the address decode logic network 62 in turn generates a signal over line 67 to the respond logic network 68.
  • the respond logic network 68 generates a "service in” return signal to channel bus 48, which is ultimately received by CSP 14, and which notifies CSP 14 that a command signal has been received.
  • the end command detect logic network 70 receives a "service out” signal which originates at CSP 14 and it transmitted over channel bus 48, and which is indicative of the end of a command sequence. As a result, logic network 70 generates a signal over line 71 to the respond logic network 68, which in turn drops the "service in” return signal to CSP 14 to notify CSP 14 that the "service out” signal has been received.
  • the interrupt control logic section 58 further comprises a data latch logic network 72, which is connected to channel bus 48 and which receives and holds data trasmitted through channel bus 48.
  • the data latch logic network 72 also receives an input from the address decode logic network 62, via line 73, which is indicative of the receipt of data.
  • Data latch logic network 72 has five output lines, each of which are used to control the state of an interrupt flip-flop for controlling subsequent operations during an emulation routine.
  • a signal on line 74 causes flip-flop 80, designated as FF1, to become reset.
  • a signal on line 75 causes flip-flop 82, designated as FF2, to become set.
  • a signal on line 76 causes flip-flop 82 to become reset.
  • a signal on line 77 causes flip-flop 84, designated as FF3, to become set.
  • the outputs of flip-flops 80 and 85 are OR'ed together in OR gate 86 to provide a signal via line 45 to CSP 14 which is an interrupt command; specifically, the signal on line 45 designates an interrupt priority level 1 to CSP 14, which is designated IL1.
  • Line 69 also provides an indication of this condition to the command decode logic network 63.
  • Flip-flop 80 is set by a signal over line .64 which is generated by the address decode logic network 62, as a result of decoding an address which selects the buffered workstation adapter 30 for activation.
  • Flip-flop 82 is set to indicate a further interrupt condition to CSP 14, that condition being identified as "IL3", which is a higher priority level interrupt.
  • Flip-flop 82 is controlled entirely by the information retained in data latch logic network 72.
  • Flip-flop 84 becomes set upon receipt of the signal over line 77, and is indicative of an interrupt condition to the auxiliary processor 32. This interrupt signal is transmitted over line 51 to processor 32. A return signal from processor 32 is received by flip-flop 84 over line 49a, the return signal causing flip-flop 82 to become reset.
  • Flip-flop 85 is set by an I/O address from auxiliary processor 32 on line 49b at the completion of emulation. Flip-flop 85 is reset by line 78 from data latch 72 at the end of emulation post processing by CSP 14.
  • the BWSA enable logic network 60 generates an enable signal over line 52 to enable the activation of the buffered workstation adapter 30. This signal receives its input over line 53 from the command decode logic network 63.
  • Virtual, channel 50 is connected via channel bus 48 into channel 20, to monitor all signals transferred over channel 20.
  • Virtual channel 50 is sensitive to channel 20 signals of two general types : channel 20 signals which are intended to activate the buffered workstation adapter 30 in a normal mode operating sense, and channel 20 signals which are interpreted to cause activation of an emulated device.
  • the CSP 14 When the CSP 14 generates a channel command to activate the buffered workstation adapter 30, this command is intercepted by the virtual channel 50, and is recognized as one of the commands which require service and response from the commands which require service and response from the virtual channel 50.
  • address decode logic network 62 generates a signal over line 67 to cause the respond logic network 68 to initiate a signal back to CSP 14, indicating the command has been received.
  • the address decode logic network 62 generates a signal over line 64 to flip-flop 80, which causes an IL1 interrupt to be transmitted over line 45 back to the CSP 14.
  • This interrupt forces CSP 14 into an interrupt software routine, and the software routine determines that the original command is one for activating the buffered workstation adapter 30, and it reissues a BWSA activation command.
  • This new command is again received over channel bus 48 and is decoded by command decode logic network 63, resulting in a signal via line 53 to the BWSA enable logic network 60.
  • the BWSA enable logic network 60 generates a signal on line 52 which passes to the buffered workstation adapter 30 to permit it to become activated in the normal operating mode.
  • the buffered workstation adapter 30 will remain receptive to channel commands over channel 24 for so long as flip-flop 80 remains in the set condition.
  • the flip-flop 80 will remain in this set condition until a command is .issued over channel 20, and is recognized by virtual channel 50, corresponding to the need for activation of an emu- fated device.
  • the IPC interrupt to the auxiliary processor 32 causes the execution of an emulation routine which enables the auxiliary processor 32 to cooperate with central processor 10 through main memory 16, in the activation and handling of the emulated device.
  • processor 32 can use its connection via memory bus 17 into main memory 16 to obtain the command and data information necessary to satisfy the emulated device request.
  • This command and data information can be made available for memory by auxiliary processor 32, as a result of instructions executed under the lL1 interrupt routine in CSP 14.
  • auxiliary processor 32 which is typically a small personal computer which is easy to program, and which interacts with I/O devices rather easily.
  • the code necessary for providing the interaction of an i/0 device with processor 32 may be independently and expeditiously developed, and the IO device may be effectively added to the hardware equipment operable by the central processor 10 via the virtual channel 50. No hardware adapters need be added to channel 20 for this additional I/O device, because the adapter is emulated by the virtual channel 50 logic circuits.
  • virtual channel 50 in the arrangement described herein effectively permits a small personal computer to be utilized as a programmable adapter for allowing any number of VO devices to be added to a computer system, without need for the simultaneous addition of expensive further hardware adapters and extensive software code revisions in the main computer system memory. This has a degree of flexibility and cost advantage which is otherwise unattainable, particularly in large and relatively expensive computer processor systems. Further, the invention expands the capability of a large computer processing system to interact with other computer networks, particularly computer networks of small personnal computers. ,

Abstract

A virtual channel adapter which is connectable to an I/O channel of a computer processor and to an auxiliary processor to emulate, in cooperation with the auxiliary processor, any of a plurality of I/O devices. The virtual channel includes an I/O command and address decoder, handshake logic circuits for communciation with the computer processor, interrupt control circuits for interrupting either the computer processor or the auxiliary processor, and an enable circuit connectable into another I/O hardware adapter for selective control of the activation of the other I/O hardware adapter.

Description

  • This invention relates to computer systems, and more particularly to devices for interconnecting input-ouptut (I/O) equipment to computer system processors. The invention also contemplates the interconnection of multiple processors, and the use of an emulated I/O adapter to economically expand the access to and use of computer processor I/O channels.
  • Conventional computer architecture utilizes one or several computer processors connected to internal memory devices and other logic, and has one or more I/O channels for transferring information, commands and controls to devices external the processor. A typical example of conventional architecture is a computer processor having a high-speed memory, and having an I/O channel which is connected to various hardware adapters to external memory sources, printers, communications lines, and other devices which are important to overall system operation but which are remotely located from the processor. Communications through the I/O channel are conducted according to a predetermined format of signal transmission, wherein the computer processor may selectively address and activate any of the devices wired to the channel. The devices are wired to respond to predetermined address information, and to interchange signals with the processor according to the predetermined format selected for the particular system.
  • Because of physical and electrical differences between the various devices on a processor I/O channel and the processor itself, it is usually necessary to interpose an adapter between the device and the channel electronics. An example of such an adapter is a disk controller, which is a specially designed package for interfacing with the electrical signals on the processor I/O channel on the one hand, and for interfacing with the magnetic media electrical circuit requirements of the disk on the other hand. A further example of an adapter is a communications adapter or modem, which accepts processor signals from an I/0 channel and converts them to electrical signals suitable for transmission over telephone lines.
  • Particularly on more sophisticated computer systems, the I/O adapters required for handling various I/O devices are relatively complex and expensive to construct, for it is frequently required that they incorporate a predetermined minimum level of intelligence in the form of logic circuits within their design, so as to impose only a nominal loading effect upon the processor when they are activated. By contrast, I/O devices may be connected to smaller computers, such as computers which have become known as "personal computers", through adapters which are significantly less complex and sophisticated, for the loading penalty imposed upon the-personal computer is relatively less expensive.
  • It is therefore desirable to provide an adapter of simple design and low cost which can enable the interconnection of smaller computers, such as personal computers, into the I/0 channel control link to more sophisticated computers, and to thereby provide for the possibility of utilizing a personnal computer as an element for subsequent control and connection to further I/O devices.
  • Summary of the Invention
  • The invention includes an adapter, designated as a "virtual channel", which is connected to an I/O channel of a computer processor, which emulates, through the cooperative interconnection of a personnal computer, any of a plurality of I/O devices without requiring particular hardware adapters which are uniquely designed for each of the devices. The emulator includes a logic network which is defined as a "virtual channel", and which is connected to the processor I/O channel in a conventional manner, and which activates a personal computer for selectively controlling one or more 0 devices and for interacting with the host processor to manage the control of these I/O devices. The virtual channel is transparent to the host processor, which may be programmed to interact with conventional hardware adapters in a conventional manner, but the emulator intercepts processor commands and signals transmitted to a conventional adapter to selectively divert data interchange to an auxiliary computer (personnel computer), which personal computer may itself be connected to a plurality of I/0 devices. The system host processor may be programmed to interact with a conventional hardware adapter, but in fact may interact with other I/0 devices controlled by the personal computer through the emulated functions provided by the virtual channel.
  • It is a principal object of the present invention to provide a virtual channel emulator for connection to a central processor channel, thereby to expand the communications capability between the central processor and a plurality of I/O devices.
  • It is a further object of the present invention to provide an emulator for flexible interconnection to a computer central processor without necessitating extensive software revisions within the computer central processor.
  • It is another object of the present invention to provide a virtual channel emulator to enable interconnection and shared operation between a computer system central processor and a smaller remote computer.
  • It is another object of the present invention to provide a device emulator which may be activated without a preformatted central processor control program, and wherein the emulation is accomplished through the assistance of a personnal computer.
  • Brief Description of the Drawings
  • The foregoing and other objects and advantages will become apparent from the following specification and claims, and with reference to the appended drawings, in which :
    • FIG.1 shows one form of conventional architecture in a computer processor system; and
    • FIG. 2 shows a block diagram of one form of interconnecting the invention to a conventional computer processing system; and
    • FIG. 3 shows a further diagram of a portion of the invention; and
    • FIG. 4 shows a more detailed diagram of the apparatus shown in FIG.3.
    Description of the Preferred Embodiment
  • Referring first to FIG. 1, there is shown one form of conventional architecture for a computer system. In the architecture form shown, the computer processor 10 is diagrammatically illustrated to exemplify the software architecture of the system. Computer processor 10 utilizes a main store processor (MSP) 12 which typically executes user applications programs and many of the storage management functions of the system. The MSP 12 has two primary interfaces, the main memory 16 and the control store processor (CSP) 14. The main memory 16 is typically a high-speed internal storage device which is utilized to retain the instruction code and data required for the user's applications, and also to retain information relating to the needs of the software operating system.
  • The control store processor (CSP) 14 is utilized to control the interaction of the application programs with the operating environment, including all of the devices which are connected to the systems input-output (I/O) channels. The CSP 14 typically incorporates a private storage area referred to as CSP memory 18, which may retain microcode for executing and controlling the transfer of data between the overall system and the I/O devices.
  • All of the data and command information which is interchanged between the central processor 10 and external devices is transferred over a channel 20. Equipment which is coupled for communication with central processor 10 is wired into channel 20 through appropriately designed adapters. For example, a printer may be coupled via a data bus 22 to a printer adapter 24. Printer adapter 24 is coupled through a further data bus 23 to channel 20. Printer adapter 24 receives command and data signals transmitted over channel 20, and is designed to recognize particular combinations of such signals as being indicative of a print operation, and is further designed to interpret portions of the information transferred over channel 20 as being indicative of information to be printed by the printer. Similarly, a communications adapter 26 is connected to channel 20, and is specifically designed to transform the signals from channel 20 into an electrical format suitable for transmission over telephone or other communications lines. Communications adapter 26 may be a device which is commonly referred to as a modem. Likewise, a file adpater 28 may be connected to channel 20 for interchanging information between processor 10 and one or more magnetic disk or other magnetic media storage devices. Similarly, a workstation adapter 30 may be coupled into channel 20 for interchanging information between processor 10 and one or more workstations. In this context, a workstation may be defined as a keyboard and display screen terminal for use by an operator. In some cases a workstation adapter 30 is connected to a plurality of individual workstations, and is identified as a buffered workstation adapter, in order to identify its additional function of accumulating sequences of informations associated with particular workstations before communicating this informations to the processor 10 via channel 20. An example of a buffered adapter of the type generally designed to serve the functions associated with adapter 30 may be found in U.S. Patent 4,571,671 entitled "Data Processor Having Multiple-Buffer Adapter Between a System Channel and an Inpupt-Output Bus".
  • FIG. 2 illustrates the conventional computer system architecture of FIG.1 as may be modified in association with the present invention. The central processor 10 is connected to a channel 20 and a main memory 16 in the conventional manner. However, in addition to a memory bus 15 for interconnecting main memory 16 to central processor 10, there is also shown a secondary memory bus 17. Secondary bus 17 connects an auxiliary computer 32, which may be of the size commonly referred to as a "personal computer" (PC), and provides a main memory access for the auxiliary computer processor 32. In addition, auxiliary processor 32 is connected to a PC channel 34, which itself provides access to a plurality of VO devices into auxiliary processor 32. Among the 1/0 devices which may be connected into PC channel 34 are a modem 36 for telecommunications functions, a CRT display 38 and keyboard 40 for operator use, an expanded memory 42 for additional storage capability for processor 32, and a printer adapter 44 for connecting to an output printer. The operation of auxiliary processor 32 in conjunction with the invention will be described hereinafter.
  • The plurality of conventional adapters may be connected to channel 20, in the manner described hereinbefore. In addition thereto, a virtual channel 50 is connected into channel 20 to form a part of the invention. An interrupt signal line 51 is connected between virtual 50 and auxiliary processor 32. A signal return line 49 is connected between auxiliary processor 32 and virtual channel 50. A further control signal line 52 is connected between virtual channel 50 and buffered workstation adpater 30. Virtual channel 50 receives information in the form of commands and address data from channel 20 by way of a channel bus 48.
  • FIG. 3 shows a further functional block diagram of virtual channel 50. There are four main functional sections which comprise virtual channel 50. An address/command decode section 54 is connected via channel bus 48 to channel 20. This section contains logic decoding circuitry for monitoring the channel 20 signals as they occur, and determining whether the signals on channel 20 constitute a command which is to cause virtual channel 50 to emulate an 110 device. If the command decode logic circuitry determines that a command on channel 20 is to cause an emulation, it generates a signal to the handshake logic section 56 to respond to the command, ant it also generates a signal on line 55 to the interrupt control logic section 58 to cause a further response to the command that has been issued and recognized. The handshake logic section 56 interacts with the channel 20 control logic in CSP 14 by generating a "service in" signal via channel bus 48 and channel 20. This is received by the CSP 14 in a conventional manner, to indicate to- the CSP 14 that a device has been selected and that the device has acknowledged its readiness to proceed. The CSP 14 is unable to determine that the "device" which has acknowledged its command signal is virtual channel 50.
  • The interrupt control logic section 58 can generate interrupts to either the auxiliary processor 32 or to CSP 14, and it can generate two different interrupt priority levels to CSP 14. The highest priority level is used to force CSP 14, through exectuion of its interrupt program, to execute code to pass information to or from the auxiliary processor 32 to allow it to emulate the desired device. The lower priority interrupt level allows the CSP 14 to interrupt itself. The BWSA enable logic section 60 generates a signal over line 52 to gate the channel 20 "strobe" signals to the buffered workstation adapter 30. The "strobe" signal on channel 20 controls whether a device responds to channel 20 commands or ignores them. By selectively gating the "strobe" line the virtual channel 50 can send commands to the buffered workstation adapter 30 or, in the absence of gating a "strobe" signal, can cause the activation of an emulated adapter. With the exception of virtual channel 50, all of the architectural components illustrated on FIG. 3 are conventional in design.
  • The information transfer scheme which is utilized on channel 20 follows a predetermined format as to content and timing. The content and timing of this information is controlled by CSP 14, and is used in communicating with all devices connected to channel 20. Each information transfer cycle involves a three-steps timing sequence which may be summarized as follows:
    • 1) Issue output command and signal "command out", followed by a "strobe" signal;
    • 2) Issue an address, followed by a "strobe" signal;
    • 3) Issue a data word, followed by a "strobe" signal.
  • The receiving device on channel 20 accepts the output command and the signal "command out" and issues a "service in" signal back to CSP 14, to indicate that the information transfer is proceeding. At the end of the information transfer cycle CSP 14 issues a "service out".signal, which then causes the receiving device to drop the "service in" signal, thereby terminating the information transfer sequence.
  • The operation of the apparatus illustrated in FIGS. 2 and 3, while appearing conventional to the CSP 14, nevertheless enables special emulating functions to be generated. In a typical case, CSP 14 issues a command over channel 20 to the buffered workstation adapter 30, requesting activation of the adpater for purposes of signal transmission. The address/command decode logic section 54 recognizes the command as a BWSA 30 110 command and signals the handshake logic section 56 to respond to the command; while at the same time preventing BWSA 30 from responding to the command. Further, -the address/command decode logic section 54 generates a signal over line 55 to cause the interrupt control logic section 58 to generate an interrupt over line 45 back to the CSP 14. The interrupt on line 45 causes CSP 14 to execute its interrupt software associated with that interrupt. The interrupt software in CSP 14 a determination whether the BWSA is to be activated. If the BWSA is to be activated the CSP 14 reissues the BWSA selection command, and the BWSA enable section 60 of virtual channel 50 issues a signal on line 52 to enable the BWSA to receive the command. Subsequent information transfer is then carried on between the CSP 14 and its memory, and either the BWSA 30 or any of the workstations coupled to its data bus.
  • If the event the interrupt software in CSP 14 determines that an emulated device is to be selected, it causes the CSP 14 to issue a new command with specified address information to cause the virtual channel 50, through its interrupt control section 58, to interrupt the auxiliary processor 32 via a signal generated on line 51. The interrupt software in CSP 14 has previously transferred the necessary emulation code and other related data to a predetermined location in main memory 16, which location is accessible by the auxiliary processor 32, and auxiliary processor 32 proceeds with the execution of the emulation code. Once the auxiliary processor 32 is interrupted the CSP 14 software code terminates, returning control to the other CSP 14 software tasks. Upon completion of the emulation the auxiliary processor raises lL1 to the CSP 14. The CSP 14 interrupt software per- foms appropriate post processing of the command from data interchanged in the shared main memory 16. This may include altering CSP 14 interrupt levels. Control is then returned to CSP 14 for continued execution. When auxiliary processor 32 has completed its execution of the emulation code it generates a return signal over line 49 to release the interrupt on line 51. Auxiliary processor 32, through its connection in the main memory 16, signals CSP 14 that the emulation has been completed, and CSP 14 resumes execution of software commands from the point of departure.
  • FIG. 4 illustrates a more detailed functional block diagram of virtual channel 50. All of the communication between the virtual channel 50 logic and CSP 14 occurs via channel bus 48. Information which is received on channel bus 48 may include commands, control sequences and data, as described hereinbefore. The address/command decode section 54 is capable of decoding either address information or command information. Address information is decoded in address decode logic 62, whereas command signals are decoded in command decode logic 63.
  • The handshake logic section 56 further comprises a start command detect logic network 65 which is connected into channel bus 48. Logic network 65 is wired to receive the "command out" signal originating in the CSP 14, which is indicative of an output command from the CSP 14 being available for decoding. As a result of detecting a "command out" signal, logic network 65 generates a signal on line 66 to the address decode logic network 62. The address decode logic network 62 in turn generates a signal over line 67 to the respond logic network 68. The respond logic network 68 generates a "service in" return signal to channel bus 48, which is ultimately received by CSP 14, and which notifies CSP 14 that a command signal has been received. The end command detect logic network 70 receives a "service out" signal which originates at CSP 14 and it transmitted over channel bus 48, and which is indicative of the end of a command sequence. As a result, logic network 70 generates a signal over line 71 to the respond logic network 68, which in turn drops the "service in" return signal to CSP 14 to notify CSP 14 that the "service out" signal has been received.
  • The interrupt control logic section 58 further comprises a data latch logic network 72, which is connected to channel bus 48 and which receives and holds data trasmitted through channel bus 48. The data latch logic network 72 also receives an input from the address decode logic network 62, via line 73, which is indicative of the receipt of data. Data latch logic network 72 has five output lines, each of which are used to control the state of an interrupt flip-flop for controlling subsequent operations during an emulation routine. A signal on line 74 causes flip-flop 80, designated as FF1, to become reset. A signal on line 75 causes flip-flop 82, designated as FF2, to become set. A signal on line 76 causes flip-flop 82 to become reset. A signal on line 77 causes flip-flop 84, designated as FF3, to become set. The outputs of flip- flops 80 and 85 are OR'ed together in OR gate 86 to provide a signal via line 45 to CSP 14 which is an interrupt command; specifically, the signal on line 45 designates an interrupt priority level 1 to CSP 14, which is designated IL1. Line 69 also provides an indication of this condition to the command decode logic network 63. Flip-flop 80 is set by a signal over line .64 which is generated by the address decode logic network 62, as a result of decoding an address which selects the buffered workstation adapter 30 for activation. Flip-flop 82 is set to indicate a further interrupt condition to CSP 14, that condition being identified as "IL3", which is a higher priority level interrupt. Flip-flop 82 is controlled entirely by the information retained in data latch logic network 72. Flip-flop 84 becomes set upon receipt of the signal over line 77, and is indicative of an interrupt condition to the auxiliary processor 32. This interrupt signal is transmitted over line 51 to processor 32. A return signal from processor 32 is received by flip-flop 84 over line 49a, the return signal causing flip-flop 82 to become reset. Flip-flop 85 is set by an I/O address from auxiliary processor 32 on line 49b at the completion of emulation. Flip-flop 85 is reset by line 78 from data latch 72 at the end of emulation post processing by CSP 14.
  • The BWSA enable logic network 60 generates an enable signal over line 52 to enable the activation of the buffered workstation adapter 30. This signal receives its input over line 53 from the command decode logic network 63.
  • Virtual, channel 50 is connected via channel bus 48 into channel 20, to monitor all signals transferred over channel 20. Virtual channel 50 is sensitive to channel 20 signals of two general types : channel 20 signals which are intended to activate the buffered workstation adapter 30 in a normal mode operating sense, and channel 20 signals which are interpreted to cause activation of an emulated device. When the CSP 14 generates a channel command to activate the buffered workstation adapter 30, this command is intercepted by the virtual channel 50, and is recognized as one of the commands which require service and response from the commands which require service and response from the virtual channel 50. Specifically, address decode logic network 62 generates a signal over line 67 to cause the respond logic network 68 to initiate a signal back to CSP 14, indicating the command has been received. Secondly, the address decode logic network 62 generates a signal over line 64 to flip-flop 80, which causes an IL1 interrupt to be transmitted over line 45 back to the CSP 14. This interrupt forces CSP 14 into an interrupt software routine, and the software routine determines that the original command is one for activating the buffered workstation adapter 30, and it reissues a BWSA activation command. This new command is again received over channel bus 48 and is decoded by command decode logic network 63, resulting in a signal via line 53 to the BWSA enable logic network 60. The BWSA enable logic network 60 generates a signal on line 52 which passes to the buffered workstation adapter 30 to permit it to become activated in the normal operating mode. The buffered workstation adapter 30 will remain receptive to channel commands over channel 24 for so long as flip-flop 80 remains in the set condition. The flip-flop 80 will remain in this set condition until a command is .issued over channel 20, and is recognized by virtual channel 50, corresponding to the need for activation of an emu- fated device.
  • When a signal is generated over channel 20 which the virtual channel 50 recognizes as an emulated device activation signal, the initial exchange of recognition signals between virtual channel 50 and CSP 14 is the same as has been hereinbefore described. However, the recognition by virtual channel 50 of the selection of an emulated device causes the data latch logic network 72 to activate lines 74 and 77. Lines 74 causes flip-flop. 80 to become reset, thereby removing the IL1 interrupt to the CSP 14. The signal on line 77 causes flip-flop 84 to become set, thereby generating an IPC interrupt to the auxiliary processor 32 over line 51. The IPC interrupt to the auxiliary processor 32, via line 51, causes the execution of an emulation routine which enables the auxiliary processor 32 to cooperate with central processor 10 through main memory 16, in the activation and handling of the emulated device. For example, if the emulated device is a device attached to the auxiliary processor 32, processor 32 can use its connection via memory bus 17 into main memory 16 to obtain the command and data information necessary to satisfy the emulated device request. This command and data information can be made available for memory by auxiliary processor 32, as a result of instructions executed under the lL1 interrupt routine in CSP 14.
  • From the foregoing summary of operation of the invention, it is apparent that a number of advantageous operating conditions are possible. It is possible to add I/O devices to the auxiliary processor 32, which is typically a small personal computer which is easy to program, and which interacts with I/O devices rather easily. The code necessary for providing the interaction of an i/0 device with processor 32 may be independently and expeditiously developed, and the IO device may be effectively added to the hardware equipment operable by the central processor 10 via the virtual channel 50. No hardware adapters need be added to channel 20 for this additional I/O device, because the adapter is emulated by the virtual channel 50 logic circuits. Therefore, no modification of internal code to central processor 10 need be made aside from the IL1 interrupt handling routine, which is a routine which may be independently modified and inserted into the central processor main memory 16. At the same time, normal communications capability continues to exist between the central processor 10 and the BWSA 30 because virtual channel 50 is adapted to permit normal communications when such are required.
  • The use of virtual channel 50 in the arrangement described herein effectively permits a small personal computer to be utilized as a programmable adapter for allowing any number of VO devices to be added to a computer system, without need for the simultaneous addition of expensive further hardware adapters and extensive software code revisions in the main computer system memory. This has a degree of flexibility and cost advantage which is otherwise unattainable, particularly in large and relatively expensive computer processor systems. Further, the invention expands the capability of a large computer processing system to interact with other computer networks, particularly computer networks of small personnal computers. ,

Claims (6)

1. An apparatus for emulating an input-output adapter, for connection to a interruptable computer processor, and computer processor input-output channel, in combination with a plurality of special function input-output adapters, each of which are activated by said computer processor issuing predetermined selection commands over said input-output channel, characterized in that it comprises:
a) a command decoder coupled to said computer processor input-output channel, including means for identifying at least one of said predetermined selection commands of at least a first special function input-output adapter, and for generating a first signal upon identifying said first special function input-output adapter selection command;
b) an interrupt control circuit connected to receive said first signal, having means for interrupting said computer processor upon receipt thereof, and having means for generating a further interrupt signal, and having means for generating an enable signal;
c) an enable circuit coupled to said first special function intput-output adapter, and connected to said interrupt control circuit to receive said enable signal, said enable circuit having means for blocking said first special function input-output adapter selection command unless said enable signal is received;
d) an auxiliary processor coupled to said computer processor and connected to receive said interrupt control circuit further interrupt; and
e) means is said computer processor for receiving said interrupt control circuit computer processor interrupt, and for determining whether said first special function input-output adapter is to be selected or whether an input-output adapter is to be emulated, and means for transmitting a further command to said command decoder to either unblock said first special function input-output adapter or to generate said further interrupt signal to said auxiliary processor, to cause said auxiliary processor to emulate an input-output adapter.
2. The apparatus of claim 1, characterized in that it further comprises a computer memory coupled to said computer processor and to said auxiliary processor.
3. The apparatus of claim 2, characterized in that it further comprises software means in said computer processor, responsive to receipt of said interrupt control circuit-generated computer processor interrupt, for defining the parameters of said emulated input-output adapter, and for transforming said parameters into software code in a location in computer memory accessible by said auxiliary processor.
4. The apparatus of claim 3, characterized in that said auxiliary processor further comprises signal means for indicating to said interrupt control circuit the termination of said auxiliary processor emulation of an input-output adapter.
5. The apparatus of claim 4, further characterized in that it a plurality of input-output devices connected to said auxiliary processor.
6. The apparatus of claim 5, said auxiliary processor emulation further comprises activation of at least one of said plurality of input-output devices.
EP86107020A 1985-06-17 1986-05-23 Emulator for computer system input-output adapters Expired - Lifetime EP0205949B1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US06/745,728 US4707803A (en) 1985-06-17 1985-06-17 Emulator for computer system input-output adapters
US745728 1985-06-17

Publications (3)

Publication Number Publication Date
EP0205949A2 true EP0205949A2 (en) 1986-12-30
EP0205949A3 EP0205949A3 (en) 1988-11-17
EP0205949B1 EP0205949B1 (en) 1991-12-11

Family

ID=24997990

Family Applications (1)

Application Number Title Priority Date Filing Date
EP86107020A Expired - Lifetime EP0205949B1 (en) 1985-06-17 1986-05-23 Emulator for computer system input-output adapters

Country Status (7)

Country Link
US (1) US4707803A (en)
EP (1) EP0205949B1 (en)
JP (1) JPS61289451A (en)
AR (1) AR242670A1 (en)
BR (1) BR8602686A (en)
CA (1) CA1241125A (en)
DE (1) DE3682830D1 (en)

Cited By (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE3808649A1 (en) * 1988-03-15 1989-10-05 Nixdorf Computer Ag CONTROL DEVICE FOR AN ELECTRICAL OR ELECTROMECHANICAL DEVICE
US4920481A (en) * 1986-04-28 1990-04-24 Xerox Corporation Emulation with display update trapping
EP0398696A2 (en) * 1989-05-17 1990-11-22 International Business Machines Corporation Servicing interrupts in a data processing system
EP0398694A2 (en) * 1989-05-17 1990-11-22 International Business Machines Corporation Fault tolerant data processing system
EP0398693A2 (en) * 1989-05-17 1990-11-22 International Business Machines Corporation Adding system characteristics to a data processing system
EP0398697A2 (en) * 1989-05-17 1990-11-22 International Business Machines Corporation Interprocessor communication
WO1990016027A1 (en) * 1989-06-15 1990-12-27 Wang Laboratories, Inc. Information processing system emulation apparatus and method
EP0405736A2 (en) * 1989-05-17 1991-01-02 International Business Machines Corporation Fault tolerant data processing system initialisation
US5088033A (en) * 1986-04-28 1992-02-11 Xerox Corporation Data processing system emulation in a window with a coprocessor and I/O emulation
EP0476252A1 (en) * 1990-08-31 1992-03-25 International Business Machines Corporation Apparatus for exchanging channel adapter status among multiple channel adapters
EP0478904A2 (en) * 1990-08-31 1992-04-08 International Business Machines Corporation Apparatus for screening digital commands
WO1993020624A1 (en) * 1992-03-28 1993-10-14 Motorola Limited Communications system with extended channels
EP0732658A1 (en) * 1995-03-13 1996-09-18 Sun Microsystems, Inc. Virtual input/output processor
EP0772130A1 (en) * 1995-11-03 1997-05-07 Sun Microsystems, Inc. Method and apparatus for transmission and processing of virtual commands
US5678189A (en) * 1992-03-28 1997-10-14 Motorola, Inc. Communications system and communications unit for communicating over a base set of channels and an extended set of channels
US5701502A (en) * 1989-05-17 1997-12-23 International Business Machines Corporation Isolating a central processing unit from the operating system controlling said unit and its associated hardware for interaction of the unit with data handling apparatus alien to the operating system

Families Citing this family (67)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4875186A (en) * 1986-02-28 1989-10-17 Prime Computer, Inc. Peripheral emulation apparatus
US5159683A (en) * 1986-07-29 1992-10-27 Western Digital Corporation Graphics controller adapted to automatically sense the type of connected video monitor and configure the control and display signals supplied to the monitor accordingly
US5210832A (en) * 1986-10-14 1993-05-11 Amdahl Corporation Multiple domain emulation system with separate domain facilities which tests for emulated instruction exceptions before completion of operand fetch cycle
US4926322A (en) * 1987-08-03 1990-05-15 Compag Computer Corporation Software emulation of bank-switched memory using a virtual DOS monitor and paged memory management
US4975869A (en) * 1987-08-06 1990-12-04 International Business Machines Corporation Fast emulator using slow processor
US4885679A (en) * 1987-12-21 1989-12-05 Bull Hn Information Systems Inc. Secure commodity bus
US5047922A (en) * 1988-02-01 1991-09-10 Intel Corporation Virtual I/O
US5481742A (en) * 1990-05-04 1996-01-02 Reed Elsevier Inc. Printer control apparatus for remotely modifying local printer by configuration signals from remote host to produce customized printing control codes
US5289580A (en) * 1991-05-10 1994-02-22 Unisys Corporation Programmable multiple I/O interface controller
US5884064A (en) * 1996-09-04 1999-03-16 Lucent Technologies Inc. System for emulating a virtual path in an ATM network
US5867671A (en) * 1996-11-20 1999-02-02 Ncr Corporation Virtual device for performing an operation in response to a SCSI command different than the operation of a SCSI device responding to the SCSI command
US6282673B1 (en) 1997-05-13 2001-08-28 Micron Technology, Inc. Method of recording information system events
US6179486B1 (en) * 1997-05-13 2001-01-30 Micron Electronics, Inc. Method for hot add of a mass storage adapter on a system including a dynamically loaded adapter driver
US6219734B1 (en) * 1997-05-13 2001-04-17 Micron Electronics, Inc. Method for the hot add of a mass storage adapter on a system including a statically loaded adapter driver
US6249834B1 (en) 1997-05-13 2001-06-19 Micron Technology, Inc. System for expanding PCI bus loading capacity
US6122758A (en) * 1997-05-13 2000-09-19 Micron Electronics, Inc. System for mapping environmental resources to memory for program access
US6324608B1 (en) 1997-05-13 2001-11-27 Micron Electronics Method for hot swapping of network components
US6163853A (en) 1997-05-13 2000-12-19 Micron Electronics, Inc. Method for communicating a software-generated pulse waveform between two servers in a network
US6269412B1 (en) 1997-05-13 2001-07-31 Micron Technology, Inc. Apparatus for recording information system events
US6292905B1 (en) 1997-05-13 2001-09-18 Micron Technology, Inc. Method for providing a fault tolerant network using distributed server processes to remap clustered network resources to other servers during server failure
US6202111B1 (en) * 1997-05-13 2001-03-13 Micron Electronics, Inc. Method for the hot add of a network adapter on a system including a statically loaded adapter driver
US6182180B1 (en) 1997-05-13 2001-01-30 Micron Electronics, Inc. Apparatus for interfacing buses
US6249885B1 (en) 1997-05-13 2001-06-19 Karl S. Johnson Method for managing environmental conditions of a distributed processor system
US6253334B1 (en) 1997-05-13 2001-06-26 Micron Electronics, Inc. Three bus server architecture with a legacy PCI bus and mirrored I/O PCI buses
US6202160B1 (en) 1997-05-13 2001-03-13 Micron Electronics, Inc. System for independent powering of a computer system
US6243773B1 (en) 1997-05-13 2001-06-05 Micron Electronics, Inc. Configuration management system for hot adding and hot replacing devices
US6148355A (en) * 1997-05-13 2000-11-14 Micron Electronics, Inc. Configuration management method for hot adding and hot replacing devices
US6338150B1 (en) 1997-05-13 2002-01-08 Micron Technology, Inc. Diagnostic and managing distributed processor system
US6243838B1 (en) 1997-05-13 2001-06-05 Micron Electronics, Inc. Method for automatically reporting a system failure in a server
US6163849A (en) * 1997-05-13 2000-12-19 Micron Electronics, Inc. Method of powering up or powering down a server to a maintenance state
US6418492B1 (en) 1997-05-13 2002-07-09 Micron Electronics Method for computer implemented hot-swap and hot-add
US6330690B1 (en) 1997-05-13 2001-12-11 Micron Electronics, Inc. Method of resetting a server
US6134668A (en) * 1997-05-13 2000-10-17 Micron Electronics, Inc. Method of selective independent powering of portion of computer system through remote interface from remote interface power supply
US6192434B1 (en) 1997-05-13 2001-02-20 Micron Electronics, Inc System for hot swapping a programmable adapter by using a programmable processor to selectively disabling and enabling power thereto upon receiving respective control signals
US6073255A (en) * 1997-05-13 2000-06-06 Micron Electronics, Inc. Method of reading system log
US6363497B1 (en) 1997-05-13 2002-03-26 Micron Technology, Inc. System for clustering software applications
US6134673A (en) * 1997-05-13 2000-10-17 Micron Electronics, Inc. Method for clustering software applications
US6247080B1 (en) 1997-05-13 2001-06-12 Micron Electronics, Inc. Method for the hot add of devices
US6170028B1 (en) 1997-05-13 2001-01-02 Micron Electronics, Inc. Method for hot swapping a programmable network adapter by using a programmable processor to selectively disabling and enabling power thereto upon receiving respective control signals
US6249828B1 (en) 1997-05-13 2001-06-19 Micron Electronics, Inc. Method for the hot swap of a mass storage adapter on a system including a statically loaded adapter driver
US6499073B1 (en) 1997-05-13 2002-12-24 Micron Electronics, Inc. System using programmable processor for selectively enabling or disabling power to adapter in response to respective request signals
US6526333B1 (en) 1997-05-13 2003-02-25 Micron Technology, Inc. Computer fan speed control system method
US6304929B1 (en) 1997-05-13 2001-10-16 Micron Electronics, Inc. Method for hot swapping a programmable adapter by using a programmable processor to selectively disabling and enabling power thereto upon receiving respective control signals
US6269417B1 (en) 1997-05-13 2001-07-31 Micron Technology, Inc. Method for determining and displaying the physical slot number of an expansion bus device
US6266721B1 (en) 1997-05-13 2001-07-24 Micron Electronics, Inc. System architecture for remote access and control of environmental management
US6247898B1 (en) 1997-05-13 2001-06-19 Micron Electronics, Inc. Computer fan speed control system
US5987554A (en) * 1997-05-13 1999-11-16 Micron Electronics, Inc. Method of controlling the transfer of information across an interface between two buses
US6122746A (en) * 1997-05-13 2000-09-19 Micron Electronics, Inc. System for powering up and powering down a server
US6195717B1 (en) 1997-05-13 2001-02-27 Micron Electronics, Inc. Method of expanding bus loading capacity
US6138250A (en) * 1997-05-13 2000-10-24 Micron Electronics, Inc. System for reading system log
US6145098A (en) * 1997-05-13 2000-11-07 Micron Electronics, Inc. System for displaying system status
US6173346B1 (en) 1997-05-13 2001-01-09 Micron Electronics, Inc. Method for hot swapping a programmable storage adapter using a programmable processor for selectively enabling or disabling power to adapter slot in response to respective request signals
US6170067B1 (en) 1997-05-13 2001-01-02 Micron Technology, Inc. System for automatically reporting a system failure in a server
US5892928A (en) * 1997-05-13 1999-04-06 Micron Electronics, Inc. Method for the hot add of a network adapter on a system including a dynamically loaded adapter driver
US6212585B1 (en) 1997-10-01 2001-04-03 Micron Electronics, Inc. Method of automatically configuring a server after hot add of a device
US6154835A (en) * 1997-10-01 2000-11-28 Micron Electronics, Inc. Method for automatically configuring and formatting a computer system and installing software
US6175490B1 (en) 1997-10-01 2001-01-16 Micron Electronics, Inc. Fault tolerant computer system
US6263387B1 (en) 1997-10-01 2001-07-17 Micron Electronics, Inc. System for automatically configuring a server after hot add of a device
US6035420A (en) * 1997-10-01 2000-03-07 Micron Electronics, Inc. Method of performing an extensive diagnostic test in conjunction with a bios test routine
US6065053A (en) * 1997-10-01 2000-05-16 Micron Electronics, Inc. System for resetting a server
US6138179A (en) * 1997-10-01 2000-10-24 Micron Electronics, Inc. System for automatically partitioning and formatting a primary hard disk for installing software in which selection of extended partition size is not related to size of hard disk
US6088816A (en) * 1997-10-01 2000-07-11 Micron Electronics, Inc. Method of displaying system status
US6205503B1 (en) 1998-07-17 2001-03-20 Mallikarjunan Mahalingam Method for the hot swap and add of input/output platforms and devices
US6223234B1 (en) 1998-07-17 2001-04-24 Micron Electronics, Inc. Apparatus for the hot swap and add of input/output platforms and devices
EP1834235A1 (en) * 2004-12-30 2007-09-19 Koninklijke Philips Electronics N.V. Data-processing arrangement
US7650275B2 (en) * 2005-01-20 2010-01-19 Hewlett-Packard Development Company, L.P. Virtualization of a parition based on addresses of an I/O adapter within an external emulation unit
US11457411B1 (en) * 2016-05-18 2022-09-27 George Hires Sensor connected to a human interface device

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4042914A (en) * 1976-05-17 1977-08-16 Honeywell Information Systems Inc. Microprogrammed control of foreign processor control functions
US4047162A (en) * 1974-05-02 1977-09-06 The Solartron Electronic Group Limited Interface circuit for communicating between two data highways
FR2415338A1 (en) * 1978-01-23 1979-08-17 Data General Corp MULTIPROCESSOR COMPUTING DEVICE

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4245300A (en) * 1978-06-05 1981-01-13 Computer Automation Integrated and distributed input/output system for a computer
US4493028A (en) * 1982-02-02 1985-01-08 International Business Machines Corporation Dual mode I/O
US4575793A (en) * 1983-08-19 1986-03-11 Cxi, Inc. Personal-computer to 3270 system interfacing apparatus
US4591978A (en) * 1983-11-14 1986-05-27 Foresight Enterprises Inc. Method of interrelating a master computer with a peripheral device

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4047162A (en) * 1974-05-02 1977-09-06 The Solartron Electronic Group Limited Interface circuit for communicating between two data highways
US4042914A (en) * 1976-05-17 1977-08-16 Honeywell Information Systems Inc. Microprogrammed control of foreign processor control functions
FR2415338A1 (en) * 1978-01-23 1979-08-17 Data General Corp MULTIPROCESSOR COMPUTING DEVICE

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
IBM TDB; Vo.. 27, No. 3, August 1984, pages 1825 - 1826. *
IBM TECHNICAL DISCLOSURE BULLETIN, vol. 19, no. 8, January 1977, pages 2999-3002, New York, US; M.J. MITCHELL, Jr.: "Input/Output control unit busy disconnect mechanism" *

Cited By (26)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4920481A (en) * 1986-04-28 1990-04-24 Xerox Corporation Emulation with display update trapping
US5088033A (en) * 1986-04-28 1992-02-11 Xerox Corporation Data processing system emulation in a window with a coprocessor and I/O emulation
DE3808649A1 (en) * 1988-03-15 1989-10-05 Nixdorf Computer Ag CONTROL DEVICE FOR AN ELECTRICAL OR ELECTROMECHANICAL DEVICE
EP0398694A2 (en) * 1989-05-17 1990-11-22 International Business Machines Corporation Fault tolerant data processing system
EP0398693A2 (en) * 1989-05-17 1990-11-22 International Business Machines Corporation Adding system characteristics to a data processing system
EP0398697A2 (en) * 1989-05-17 1990-11-22 International Business Machines Corporation Interprocessor communication
EP0398696A3 (en) * 1989-05-17 1994-01-05 International Business Machines Corporation Servicing interrupts in a data processing system
EP0405736A2 (en) * 1989-05-17 1991-01-02 International Business Machines Corporation Fault tolerant data processing system initialisation
EP0398696A2 (en) * 1989-05-17 1990-11-22 International Business Machines Corporation Servicing interrupts in a data processing system
US5701502A (en) * 1989-05-17 1997-12-23 International Business Machines Corporation Isolating a central processing unit from the operating system controlling said unit and its associated hardware for interaction of the unit with data handling apparatus alien to the operating system
EP0398693A3 (en) * 1989-05-17 1994-02-02 International Business Machines Corporation Adding system characteristics to a data processing system
EP0405736A3 (en) * 1989-05-17 1994-02-02 Ibm
EP0398697A3 (en) * 1989-05-17 1994-02-02 International Business Machines Corporation Interprocessor communication
EP0398694A3 (en) * 1989-05-17 1994-02-02 International Business Machines Corporation Fault tolerant data processing system
WO1990016027A1 (en) * 1989-06-15 1990-12-27 Wang Laboratories, Inc. Information processing system emulation apparatus and method
AU640134B2 (en) * 1989-06-15 1993-08-19 Samsung Electronics Co., Ltd. Information processing system emulation apparatus and method
US5093776A (en) * 1989-06-15 1992-03-03 Wang Laboratories, Inc. Information processing system emulation apparatus and method
EP0478904A2 (en) * 1990-08-31 1992-04-08 International Business Machines Corporation Apparatus for screening digital commands
EP0476252A1 (en) * 1990-08-31 1992-03-25 International Business Machines Corporation Apparatus for exchanging channel adapter status among multiple channel adapters
EP0478904A3 (en) * 1990-08-31 1994-10-05 Ibm Apparatus for screening digital commands
WO1993020624A1 (en) * 1992-03-28 1993-10-14 Motorola Limited Communications system with extended channels
US5678189A (en) * 1992-03-28 1997-10-14 Motorola, Inc. Communications system and communications unit for communicating over a base set of channels and an extended set of channels
EP0732658A1 (en) * 1995-03-13 1996-09-18 Sun Microsystems, Inc. Virtual input/output processor
US5727219A (en) * 1995-03-13 1998-03-10 Sun Microsystems, Inc. Virtual input/output processor utilizing an interrupt handler
EP0772130A1 (en) * 1995-11-03 1997-05-07 Sun Microsystems, Inc. Method and apparatus for transmission and processing of virtual commands
US5848293A (en) * 1995-11-03 1998-12-08 Sun Microsystems, Inc. Method and apparatus for transmission and processing of virtual commands

Also Published As

Publication number Publication date
EP0205949A3 (en) 1988-11-17
US4707803A (en) 1987-11-17
JPS61289451A (en) 1986-12-19
AR242670A1 (en) 1993-04-30
DE3682830D1 (en) 1992-01-23
JPH0527898B2 (en) 1993-04-22
BR8602686A (en) 1987-02-03
EP0205949B1 (en) 1991-12-11
CA1241125A (en) 1988-08-23

Similar Documents

Publication Publication Date Title
EP0205949B1 (en) Emulator for computer system input-output adapters
KR960003413B1 (en) Data processing system
US4471457A (en) Supervisory control of peripheral subsystems
US4665501A (en) Workstation for local and remote data processing
US4396984A (en) Peripheral systems employing multipathing, path and access grouping
US4453211A (en) System bus for an emulated multichannel system
US4870566A (en) Scannerless message concentrator and communications multiplexer
US4972368A (en) Intelligent serial I/O subsystem
US4156796A (en) Programmable data processing communications multiplexer
US4701848A (en) System for effectively paralleling computer terminal devices
US4041473A (en) Computer input/output control apparatus
EP0013739B1 (en) Communication controller in a data processing system
KR900018794A (en) Data Processing System and Its Processing Method
CA1106073A (en) Communications processor architecture
US4899274A (en) Dynamic terminal address allocation by the terminal itself in a data processing system
US3833930A (en) Input/output system for a microprogram digital computer
EP0260459A2 (en) Terminal communications circuit
JPH0442698B2 (en)
US4386400A (en) Reset of a selected I/O channel and associated peripheral equipment by means independent of the channel
CA1290069C (en) Mode conversion of computer commands
US3828326A (en) Adapter for interfacing a programmable controller to a data processor channel
US5301277A (en) Method and apparatus for communicating peripheral data to/from minor operating systems running as subprocesses on a main operating system
JPS5826573B2 (en) computer system
US5652914A (en) Method and system for superimposing, creating and altering I/O applications and controls within an I/O subsystem by using an I/O subchannel intercept field
Padegs The structure of SYSTEM/360, Part IV: Channel design considerations

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

AK Designated contracting states

Kind code of ref document: A2

Designated state(s): DE FR GB IT

17P Request for examination filed

Effective date: 19870422

PUAL Search report despatched

Free format text: ORIGINAL CODE: 0009013

AK Designated contracting states

Kind code of ref document: A3

Designated state(s): DE FR GB IT

17Q First examination report despatched

Effective date: 19900905

GRAA (expected) grant

Free format text: ORIGINAL CODE: 0009210

AK Designated contracting states

Kind code of ref document: B1

Designated state(s): DE FR GB IT

REF Corresponds to:

Ref document number: 3682830

Country of ref document: DE

Date of ref document: 19920123

ET Fr: translation filed
ITF It: translation for a ep patent filed

Owner name: IBM - DR. ALFREDO BRAVI

PLBE No opposition filed within time limit

Free format text: ORIGINAL CODE: 0009261

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT

26N No opposition filed
PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: GB

Payment date: 19930427

Year of fee payment: 8

Ref country code: FR

Payment date: 19930427

Year of fee payment: 8

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: DE

Payment date: 19930525

Year of fee payment: 8

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: GB

Effective date: 19940523

GBPC Gb: european patent ceased through non-payment of renewal fee

Effective date: 19940523

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: FR

Effective date: 19950131

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: DE

Effective date: 19950201

REG Reference to a national code

Ref country code: FR

Ref legal event code: ST

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: IT

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES;WARNING: LAPSES OF ITALIAN PATENTS WITH EFFECTIVE DATE BEFORE 2007 MAY HAVE OCCURRED AT ANY TIME BEFORE 2007. THE CORRECT EFFECTIVE DATE MAY BE DIFFERENT FROM THE ONE RECORDED.

Effective date: 20050523