EP0158320A3 - Processing apparatus with hierarchical structure - Google Patents

Processing apparatus with hierarchical structure Download PDF

Info

Publication number
EP0158320A3
EP0158320A3 EP85104279A EP85104279A EP0158320A3 EP 0158320 A3 EP0158320 A3 EP 0158320A3 EP 85104279 A EP85104279 A EP 85104279A EP 85104279 A EP85104279 A EP 85104279A EP 0158320 A3 EP0158320 A3 EP 0158320A3
Authority
EP
European Patent Office
Prior art keywords
processing apparatus
hierarchical structure
hierarchical
processing
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
EP85104279A
Other versions
EP0158320B1 (en
EP0158320A2 (en
Inventor
Hajime C/O Patent Division Shiraishi
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Toshiba Corp
Original Assignee
Toshiba Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from JP59070444A external-priority patent/JPS60214042A/en
Priority claimed from JP59070443A external-priority patent/JPS60214041A/en
Priority claimed from JP59169976A external-priority patent/JPS6149238A/en
Priority claimed from JP59276130A external-priority patent/JPH0616300B2/en
Application filed by Toshiba Corp filed Critical Toshiba Corp
Publication of EP0158320A2 publication Critical patent/EP0158320A2/en
Publication of EP0158320A3 publication Critical patent/EP0158320A3/en
Application granted granted Critical
Publication of EP0158320B1 publication Critical patent/EP0158320B1/en
Expired legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • G06F9/30Arrangements for executing machine instructions, e.g. instruction decode
    • G06F9/30145Instruction analysis, e.g. decoding, instruction word fields
EP85104279A 1984-04-09 1985-04-09 Processing apparatus with hierarchical structure Expired EP0158320B1 (en)

Applications Claiming Priority (8)

Application Number Priority Date Filing Date Title
JP70444/84 1984-04-09
JP59070444A JPS60214042A (en) 1984-04-09 1984-04-09 Arithmetic processor
JP70443/84 1984-04-09
JP59070443A JPS60214041A (en) 1984-04-09 1984-04-09 Arithmetic processor
JP169976/84 1984-08-16
JP59169976A JPS6149238A (en) 1984-08-16 1984-08-16 Arithmetic processor
JP276130/84 1984-12-28
JP59276130A JPH0616300B2 (en) 1984-12-28 1984-12-28 Processor

Publications (3)

Publication Number Publication Date
EP0158320A2 EP0158320A2 (en) 1985-10-16
EP0158320A3 true EP0158320A3 (en) 1988-07-27
EP0158320B1 EP0158320B1 (en) 1990-10-17

Family

ID=27465248

Family Applications (1)

Application Number Title Priority Date Filing Date
EP85104279A Expired EP0158320B1 (en) 1984-04-09 1985-04-09 Processing apparatus with hierarchical structure

Country Status (3)

Country Link
US (3) US4901225A (en)
EP (1) EP0158320B1 (en)
DE (1) DE3580117D1 (en)

Families Citing this family (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5131086A (en) * 1988-08-25 1992-07-14 Edgcore Technology, Inc. Method and system for executing pipelined three operand construct
FR2662278B1 (en) * 1990-05-16 1992-07-24 Cit Alcatel STRUCTURE OF A DATA PROCESSING AUTOMATON.
US5187786A (en) * 1991-04-05 1993-02-16 Sun Microsystems, Inc. Method for apparatus for implementing a class hierarchy of objects in a hierarchical file system
KR100272622B1 (en) * 1991-05-08 2000-11-15 가나이 쓰도무 Data processing device
US5666510A (en) * 1991-05-08 1997-09-09 Hitachi, Ltd. Data processing device having an expandable address space
JPH05197573A (en) * 1991-08-26 1993-08-06 Hewlett Packard Co <Hp> Task controlling system with task oriented paradigm
JP2791243B2 (en) * 1992-03-13 1998-08-27 株式会社東芝 Hierarchical synchronization system and large scale integrated circuit using the same
JPH0756892A (en) * 1993-08-10 1995-03-03 Fujitsu Ltd Computer having vector arithmetic unit with mask
JP3154885B2 (en) * 1993-12-28 2001-04-09 株式会社東芝 Application specific integrated circuit and method of configuring the same
US5790406A (en) * 1995-10-20 1998-08-04 International Business Machines Corporation Hierarchical system of the simple modification of process steps for a manufacturing tool
US5862359A (en) * 1995-12-04 1999-01-19 Kabushiki Kaisha Toshiba Data transfer bus including divisional buses connectable by bus switch circuit
GB2334596B (en) * 1998-02-23 2002-02-20 Denno Co Ltd Control system
US6876991B1 (en) 1999-11-08 2005-04-05 Collaborative Decision Platforms, Llc. System, method and computer program product for a collaborative decision platform
DE10127803C2 (en) * 2001-06-07 2003-06-12 Siemens Ag Open drive controller and software acquisition method for an open drive controller
JP2003023082A (en) * 2001-07-10 2003-01-24 Mitsubishi Electric Corp Hierarchy layout design method for semiconductor integrated circuit device and program for making computer execute the method
US7971030B2 (en) * 2002-08-07 2011-06-28 Mmagix Technology Limited Method for using multiple processing resources which share multiple co-processor resources
US7194601B2 (en) * 2003-04-03 2007-03-20 Via-Cyrix, Inc Low-power decode circuitry and method for a processor having multiple decoders
US20040205322A1 (en) * 2003-04-10 2004-10-14 Shelor Charles F. Low-power decode circuitry for a processor

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3983539A (en) * 1969-05-19 1976-09-28 Burroughs Corporation Polymorphic programmable units employing plural levels of sub-instruction sets

Family Cites Families (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3631401A (en) * 1969-07-29 1971-12-28 Gri Computer Corp Direct function data processor
BE758813A (en) * 1969-11-28 1971-04-16 Burroughs Corp PROGRAM STRUCTURES FOR THE IMPLEMENTATION OF INFORMATION PROCESSING SYSTEMS COMMON TO HIGHER LEVEL PROGRAM LANGUAGES
US3962685A (en) * 1974-06-03 1976-06-08 General Electric Company Data processing system having pyramidal hierarchy control flow
US3987418A (en) * 1974-10-30 1976-10-19 Motorola, Inc. Chip topography for MOS integrated circuitry microprocessor chip
US4251861A (en) * 1978-10-27 1981-02-17 Mago Gyula A Cellular network of processors
US4346435A (en) * 1979-03-23 1982-08-24 Burroughs Corporation Pipelined interpretive digital data processor comprised of a multi-level hierarchy of processors
SE430106B (en) * 1979-06-18 1983-10-17 Ibm Svenska Ab Hierarchical Computer System
US4344134A (en) * 1980-06-30 1982-08-10 Burroughs Corporation Partitionable parallel processor
US4455602A (en) * 1981-05-22 1984-06-19 Data General Corporation Digital data processing system having an I/O means using unique address providing and access priority control techniques
US4583164A (en) * 1981-08-19 1986-04-15 Tolle Donald M Syntactically self-structuring cellular computer
JPS5884308A (en) * 1981-11-16 1983-05-20 Toshiba Mach Co Ltd Programmable sequence controller
DE3176167D1 (en) * 1981-12-23 1987-06-11 Ibm Business system
US4928223A (en) * 1982-10-06 1990-05-22 Fairchild Semiconductor Corporation Floating point microprocessor with directable two level microinstructions
US4680698A (en) * 1982-11-26 1987-07-14 Inmos Limited High density ROM in separate isolation well on single with chip
JPS6026642U (en) * 1983-07-30 1985-02-22 ソニー株式会社 Tape recorder mode switching mechanism
JPS625465A (en) * 1985-07-01 1987-01-12 Akira Nakano Information processing unit and information multiprocessing unit system
IT1223142B (en) * 1987-11-17 1990-09-12 Honeywell Bull Spa MULTIPROCESSOR PROCESSING SYSTEM WITH MULTIPLATION OF GLOBAL DATA

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3983539A (en) * 1969-05-19 1976-09-28 Burroughs Corporation Polymorphic programmable units employing plural levels of sub-instruction sets

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
COMPUTER, vol. 14, no. 7, July 1981, pages 55-66, IEEE, Long Beach, C.A., US; D.R. DITZEL: "Reflections on the high-level language symbol computer system" *
PROCEEDINGS OF THE ANNUAL SYMPOSIUM ON COMPUTER ARCHITECTURE, 9th-11th December 1973, pages 201-206, IEEE, New York, US; R. HARTENSTEIN: "Increasing hardware complexity - a challenge to computer architecture education" *

Also Published As

Publication number Publication date
US5111388A (en) 1992-05-05
EP0158320B1 (en) 1990-10-17
US4901225A (en) 1990-02-13
EP0158320A2 (en) 1985-10-16
DE3580117D1 (en) 1990-11-22
US5159689A (en) 1992-10-27

Similar Documents

Publication Publication Date Title
GB8505867D0 (en) Computing apparatus
GB8507787D0 (en) Analizing apparatus
EP0177284A3 (en) Force-detecting apparatus
GB8515624D0 (en) Sheet-dispensing apparatus
EP0175495A3 (en) Superconducting apparatus
GB2162829B (en) Vessel-filling apparatus
EP0158320A3 (en) Processing apparatus with hierarchical structure
EP0175456A3 (en) Phototreating apparatus
GB8520823D0 (en) Processing apparatus
GB8408055D0 (en) Processing apparatus
GB2168667B (en) Feeder-breaker apparatus
GB8504318D0 (en) Superconducting apparatus
GB8410535D0 (en) Apparatus
GB8430273D0 (en) Apparatus
GB8507388D0 (en) Fish-beheading apparatus
GB8427546D0 (en) Processing
GB8414848D0 (en) Apparatus
GB2152426B (en) High-speed food-product-forming apparatus
DE3570274D1 (en) Dewar apparatus
GB8512662D0 (en) Tractor-borne apparatus
GB8411013D0 (en) Orientation apparatus
GB8517305D0 (en) Electro-galvanising apparatus
GB8432049D0 (en) Compost-making apparatus
GB8526197D0 (en) Reveiving apparatus
EP0160306A3 (en) Graphic processing apparatus

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

17P Request for examination filed

Effective date: 19850409

AK Designated contracting states

Designated state(s): DE FR GB

PUAL Search report despatched

Free format text: ORIGINAL CODE: 0009013

AK Designated contracting states

Kind code of ref document: A3

Designated state(s): DE FR GB

17Q First examination report despatched

Effective date: 19891124

GRAA (expected) grant

Free format text: ORIGINAL CODE: 0009210

AK Designated contracting states

Kind code of ref document: B1

Designated state(s): DE FR GB

REF Corresponds to:

Ref document number: 3580117

Country of ref document: DE

Date of ref document: 19901122

ET Fr: translation filed
PLBE No opposition filed within time limit

Free format text: ORIGINAL CODE: 0009261

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT

26N No opposition filed
PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: GB

Payment date: 19970401

Year of fee payment: 13

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: DE

Payment date: 19970418

Year of fee payment: 13

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: GB

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 19980409

GBPC Gb: european patent ceased through non-payment of renewal fee

Effective date: 19980409

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: DE

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 19990202

REG Reference to a national code

Ref country code: FR

Ref legal event code: D6

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: FR

Payment date: 20040408

Year of fee payment: 20