CN1291456C - 半导体器件及其制造方法、电路板、电光装置及电子仪器 - Google Patents
半导体器件及其制造方法、电路板、电光装置及电子仪器 Download PDFInfo
- Publication number
- CN1291456C CN1291456C CNB2003101180535A CN200310118053A CN1291456C CN 1291456 C CN1291456 C CN 1291456C CN B2003101180535 A CNB2003101180535 A CN B2003101180535A CN 200310118053 A CN200310118053 A CN 200310118053A CN 1291456 C CN1291456 C CN 1291456C
- Authority
- CN
- China
- Prior art keywords
- conductive layer
- semiconductor device
- electrode
- resin bed
- manufacture method
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/14—Structure, shape, material or disposition of the bump connectors prior to the connecting process of a plurality of bump connectors
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/1345—Conductors connecting electrodes to cell terminals
- G02F1/13458—Terminal pads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/60—Attaching or detaching leads or other conductive members, to be used for carrying current to or from the device in operation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/482—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body
- H01L23/485—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body consisting of layered constructions comprising conductive layers and insulating layers, e.g. planar contacts
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/11—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/023—Redistribution layers [RDL] for bonding areas
- H01L2224/0236—Shape of the insulating layers therebetween
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/023—Redistribution layers [RDL] for bonding areas
- H01L2224/0237—Disposition of the redistribution layers
- H01L2224/02375—Top view
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/023—Redistribution layers [RDL] for bonding areas
- H01L2224/0237—Disposition of the redistribution layers
- H01L2224/02377—Fan-in arrangement
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/023—Redistribution layers [RDL] for bonding areas
- H01L2224/024—Material of the insulating layers therebetween
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/0401—Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05117—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/05124—Aluminium [Al] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/114—Manufacturing methods by blanket deposition of the material of the bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/114—Manufacturing methods by blanket deposition of the material of the bump connector
- H01L2224/11444—Manufacturing methods by blanket deposition of the material of the bump connector in gaseous form
- H01L2224/1145—Physical vapour deposition [PVD], e.g. evaporation, or sputtering
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/114—Manufacturing methods by blanket deposition of the material of the bump connector
- H01L2224/1146—Plating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/116—Manufacturing methods by patterning a pre-deposited material
- H01L2224/1161—Physical or chemical etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/116—Manufacturing methods by patterning a pre-deposited material
- H01L2224/1162—Manufacturing methods by patterning a pre-deposited material using masks
- H01L2224/11622—Photolithography
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/119—Methods of manufacturing bump connectors involving a specific sequence of method steps
- H01L2224/11901—Methods of manufacturing bump connectors involving a specific sequence of method steps with repetition of the same manufacturing step
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/12105—Bump connectors formed on an encapsulation of the semiconductor or solid-state body, e.g. bumps on chip-scale packages
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13005—Structure
- H01L2224/13008—Bump connector integrally formed with a redistribution layer on the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1301—Shape
- H01L2224/13012—Shape in top view
- H01L2224/13013—Shape in top view being rectangular or square
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1301—Shape
- H01L2224/13016—Shape in side view
- H01L2224/13018—Shape in side view comprising protrusions or indentations
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/1319—Material with a principal constituent of the material being a polymer, e.g. polyester, phenolic based polymer, epoxy
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/1354—Coating
- H01L2224/13575—Plural coating layers
- H01L2224/1358—Plural coating layers being stacked
- H01L2224/13582—Two-layer coating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/1354—Coating
- H01L2224/13599—Material
- H01L2224/136—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13638—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/13644—Gold [Au] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/1354—Coating
- H01L2224/13599—Material
- H01L2224/136—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13663—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/13666—Titanium [Ti] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00013—Fully indexed content
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01004—Beryllium [Be]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01005—Boron [B]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01006—Carbon [C]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01022—Titanium [Ti]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01024—Chromium [Cr]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/0103—Zinc [Zn]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01074—Tungsten [W]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/049—Nitrides composed of metals from groups of the periodic table
- H01L2924/0494—4th Group
- H01L2924/04941—TiN
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1904—Component type
- H01L2924/19041—Component type being a capacitor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1904—Component type
- H01L2924/19043—Component type being a resistor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/3025—Electromagnetic shielding
Abstract
本发明提供一种半导体器件及其制造方法、电路板、电光装置及电子仪器。该半导体器件具有电极、由树脂形成并且比电极还突出的多个突起体(4)和电连接在电极上并且到达突起体(4)的上面的导电层(5)。该制造方法包括:在半导体器件(1)上避开电极形成树脂层(4a)的工序;在电极上及树脂层(4a)上,按照突起体(4)对导电层(5)构图的工序;以构图的导电层(5)为掩模,除去位于导电层(5)之间的树脂层(4a),形成突起体(4)的工序。
Description
技术领域
本发明涉及半导体器件及其制造方法、电路板、电光装置及电子仪器。
背景技术
以往,在驱动IC等半导体器件的安装中常常使用所谓的Au凸台。在该Au凸台的形成时,在半导体元件上溅射TiW/Au等的晶粒层,对抗蚀剂构图后,进行高度20μm左右的电场镀金。可是,伴随着所述驱动IC的电极的间隔变窄,预测到高纵横比的抗蚀剂的形成、或者晶粒(seed)层的蚀刻等稳定的凸台的形成变得困难。
此外,近年,与窄间隔化对应的廉价的无电解Ni凸台的开发也在进展,该凸台比Au凸台硬,所以特别是在显示体面板上直接安装驱动IC的COG(Chip On Glass),从连接可靠性的角度讲,有时不能满足要求。
因此,在专利文献1中描述了在离开电极的位置设置树脂制的突起部,通过覆盖并连接突起部的连接图案作为导电层设置,形成突起电极的技术。根据该技术,容易形成小直径的突起电极,有助于半导体芯片尺寸的缩小化,通过树脂制的突起的弹性,吸收安装时的应力,有助于安装质量的稳定化。
[专利文献1]
特开平2-272737号公报
可是,在上述的以往技术中,存在以下的问题。
在形成突起电极时,在半导体元件上涂敷树脂后,必须进行构图,接着通过溅射形成导电层,进一步对该导电层构图。在以往的构图中,例如通过光刻来取得所需形状,所以有必要为各蚀刻工序准备与应该形成的形状对应的光掩模,导致制造成本的上升。此外,由于必须对树脂层和导电层双方进行微细的构图,所以存在着制造工序繁杂的问题。
此外,当使用光刻形成多个突起时,突起间的间隙有可能形成圆锥状,这时,在突起的基部,间隙减小,不利于实现突起的窄间隔化。
发明内容
本发明是鉴于以上各点而提出的,其目的在于:提供能简化制造工序,能对应于窄间隔化的半导体器件及其制造方法和电路板以及电光装置、电子仪器。
为了实现所述目的,本发明采用以下的结构。
本发明的半导体器件的制造方法中,该半导体器件具有电极、比所述电极还突出并且通过树脂以规定的图案形成的多个突起体、电连接在所述电极上并且到达所述突起体上表面的导电层,其特征在于:包括:在所述半导体器件上避开所述电极形成所述树脂层的工序;在包含所述电极以及所述树脂层的表面的所述半导体装置的整个表面上形成所述导电层的工序;在所述电极上和所述树脂层上,按照所述突起体的所述规定图案对所述导电层构图的工序;以构图的所述导电层为掩模,除去位于所述导电层之间的树脂层,形成所述突起体的工序。
因此,在本发明中,当通过蚀刻除去导电层间的树脂层,作为多个突起体而构图时,把导电层作为掩模利用,所以不需要对于树脂层的微细构图,能简化制造工序。此外,在除去该树脂层时,希望用等离子体加工进行。这时,几乎垂直形成有可能变为圆锥体的突起体的侧面,所以相邻的突起体的基部间的间隙不减小。因此,对于多个突起体的配置,能实现窄间隔化。
作为导电层,能采用溅射或电镀形成的结构。当用溅射形成时,通过使用抗蚀剂对导电层构图后的等离子体加工,也能同时除去导电层上残留的抗蚀剂,所以没必要另外设置除去抗蚀剂的工序。此外,当用电镀形成时,能使导电层变厚,能防止断线等。
作为形成导电层的工序,包括在形成树脂层之前形成覆盖电极的第一导电层的工序;形成连接树脂层的表面和第一导电层的第二导电层的工序。这时,通过第一导电层覆盖电极,所以象使用Al电极那样,能防止电极腐蚀。作为第一导电层,希望用无电解镀镍形成。此外,也能用溅射形成第一导电层和第二导电层。这时,能把第一导电层延伸到半导体器件的有源区域,所以对于突起体的形成,能增加自由度。
而本发明的半导体器件的特征在于:使用所述的半导体器件制造方法制造。此外,本发明的电路板的特征在于:安装了所述半导体器件。据此,在本发明中,能实现窄间隔安装,能实现高功能的半导体器件和电路板。
而且,本发明的电光装置的特征在于:具有电光面板和与所述电光面板电连接的所述半导体器件。此外,本发明的电子仪器的特征在于:具有所述电光装置。
根据本发明,能实现窄间隔安装,能实现以窄间隔、高密度安装了半导体器件的高功能的电光装置和电子仪器。
附图说明
图1是本发明的半导体器件的局部平面图。
图2是图1的A-A线剖视图。
图3是图1的B-B线剖视图。
图4(a)~(d)是表示突起体的制造工序的图。
图5是表示半导体器件的其他形态的局部平面图。
图6是表示本发明的液晶显示装置的概略结构的立体图。
图7是表示COG式液晶显示装置的一例的分解立体图。
图8是本发明的有机EL显示面板的剖视图。
图9是表示本发明的电子仪器的外观图。
图10是表示作为其它电子仪器的移动电话机的立体图。
图中:1—半导体元件(半导体器件);2—Al电极(电极);4—突起体;4a—树脂层;5—导电层(金属膜);30—有机EL面板(电光面板);60—个人计算机(电子仪器);62、74—液晶显示装置(电光装置);70—移动电话机(电子仪器);100—电路板;101—半导体器件。
具体实施方式
下面,参照图1~图10说明本发明的半导体器件及其制造方法和电路板以及电光装置、电子仪器的实施例。这里,首先在说明本发明的特征的工序之前,说明本发明的制造方法中使用的半导体器件的构造以及制造方法的一例。
图1是表示作为本发明的半导体器件的半导体元件的局部平面图,图2是表示图1的A-A线剖视图,图3是图1中的B-B线剖视图。此外,作为本实施例的半导体元件,可以是呈形成有多个半导体芯片的状态的硅片等半导体基板,也可以是各半导体芯片。此外,当为半导体芯片时,一般是长方体(包含正方体),但是该形状并未限定,也可以是球状。
图1中,符号1是半导体元件(半导体器件),符号2是为了在半导体元件1上进行电信号的输入输出而设置的Al电极,符号3是为了保护半导体元件1的有源面而设置的钝化膜,符号4是与由树脂形成的Al电极2同一间隔配置的突起体,符号5是覆盖Al电极2和突起体4的表面(顶面)而形成的导电层(金属膜)。
Al电极2例如通过溅射形成,通过使用抗蚀剂等构图为规定的形状(例如矩形)而形成。此外,在本实施例中,以用Al电极形成电极时的情形为例进行说明,但是例如也可以是依次层叠Ti(钛)层、TiN层(氮化钛)层、AlCu(铝/铜)层、TiN层(帽层)的构造。并且,电极并不局限于所述结构,按照必要的电特性、物理特性、化学特性,可以适当变更。
此外,Al电极2以规定的间隔在半导体元件1的端缘附近形成多个。而且,覆盖Al电极2的周边部形成钝化膜3。该钝化膜3能通过SiO2(氧化硅)、SiN(氮化硅)、聚酰亚胺树脂等形成。此外,钝化膜3的厚度例如为1μm左右。
突起体4在Al电极2的有源面侧以突出于Al电极2的高度(例如为1~30μm的厚度),以与Al电极2同—间隔,在图1中的左右方向排列形成多列。作为突起体4,能通过聚酰亚胺树脂、硅变性聚酰亚胺树脂、环氧树脂、硅变性环氧树脂、苯环丁烯(BCB;BenzoCycloButene)、聚苯并唑(PBO;PolyBenzOxazole)等树脂形成。
作为导电层5,能层叠Au、TiW、Cu、Cr、Ni、Ti、W、NiV、Al等金属或这些金属中的几种而形成。此外,导电层5(在层叠构造的情况下,至少一层)希望由比Al电极2的抗腐蚀性高的材料例如Cu、TiW、Cr形成。由此,可阻止Al电极2的腐蚀,防止电接触不良的发生。
下面,参照图4(a)~(d)依次说明在所述结构的半导体元件1上形成突起体4的工序。此外,图4是在排列方向上的相邻的突起体4、4的位置形成截面的图(图1中,C-C剖视图),图中,单点划线表示应该形成各突起体4的位置。
此外,虽然省略图示,但是通过用旋转镀膜法、浸渍法、喷射镀膜法等方法在钝化膜3上的全面上涂敷抗蚀剂后,使用形成了规定的图案的掩模,进行曝光处理和显影处理,把抗蚀剂构图为规定形状,蚀刻覆盖Al电极2的钝化膜3一部分,形成开口部,对钝化膜3构图。此外,在蚀刻中最好使用干蚀刻。
干蚀刻可以是反应性离子蚀刻(RIE:Reactive Ion Etching)。此外,作为蚀刻,也可以应用湿蚀刻。
如图4(a)所示,通过在形成在半导体元件1上的钝化膜3上涂敷构成突起体4的所述树脂(例如聚酰亚胺),形成树脂层4a。这时,树脂层4a如图1和图3所示,在避开Al电极2的开口部正上方的范围L的整个面上构图形成(在本实施例中,使Al电极2与树脂层4a完全分开)。
接着,如图4(b)所示,在包含Al电极2和树脂层4a的表面(顶面)的半导体元件1的表面全面上形成导电层5(例如TiW/Au)。作为导电层5的形成方法,能采用溅射和电镀处理。此外,当实施电镀时,在该工序中形成的层成为晶粒层。
接着,通过旋转镀膜法、浸渍法、喷射镀膜法等方法在导电层5上全面涂敷抗蚀剂后,使用形成了与导电层5平面形状(平面图案)对应的开口的掩模,进行曝光处理和显影处理,把抗蚀剂构图为规定形状。然后,进行蚀刻处理,如图4(c)所示,在与突起体对应的位置分别构图形成导电层5。此外,当在导电层5的形成中使用电镀法时,对于把抗蚀剂构图的晶粒层,进行电镀处理(例如镀金,厚度0.5μm~10μm)。然后,设置剥离(导电层5上)残留的抗蚀剂的工序,但是如果导电层5只是由溅射形成的膜,则不需要该剥离工序。此外,在用溅射形成的膜上,再用电镀处理形成膜,也能用这些层叠的多个膜形成导电层5。这时,依次进行溅射、抗蚀剂的涂敷、电镀、抗蚀剂的剥离、蚀刻等工序。
接着,通过蚀刻除去树脂层4a中位于导电层5之间露出的树脂层。作为蚀刻方法,希望是等离子体处理(等离子体加工),例如,通过O2等离子体除去露出的树脂层4a。这时,因为导电层5作为掩模起作用,所以不另外使用光掩模等部件,能除去导电层5之间的树脂。通过该等离子体蚀刻,如图4(d)所示,除去半导体元件1上的不要的树脂,与Al电极2连接的导电层5形成表面(顶面)上制膜的突起体5(突起电极)。
这里,当用光刻除去树脂层4a时,相邻的突起体4、4之间形成圆锥状的程度大,与导电层5间的距离相比,由于基部的间隙变窄,实际上突起体4的窄间隔化是困难的,但是通过实施等离子体蚀刻,形成侧面几乎垂直的突起体4,所以能与突起体4的窄间隔化对应。此外,如果导电层5是只通过溅射形成的膜,则通过等离子体蚀刻,残留在导电层5上的抗蚀剂与树脂层4a同时被除去。
如上所述,在本实施例的半导体器件及其制造方法中,把构图的导电层5作为掩模,除去树脂层4a,形成突起体4,所以能容易形成突起体4,并且没必要准备用于对突起体4沟图的微细图案的掩模,能有助于防止制造成本的上升。此外,在本实施例中,通过等离子体蚀刻实施与突起体的形成有关的树脂层的除去,所以能把突起体的侧面几乎形成垂直面,能对应于突起体4的进一步的窄间隔化。并且,在本实施例中,如果导电层5只是由溅射形成的膜,则能用等离子体处理同时除去在导电层的形成中残留的抗蚀剂,所以没必要另外设置剥离工序,能有助于制造效率的提高。
下面,说明本发明的半导体器件制造方法的其他实施例。
在所述实施例中,导电层采用了Al电极2和突起体4的表面直接连接的结构,但是也能采用间接连接的结构。具体而言,用所述制造方法形成树脂层4a之前,首先通过覆盖Al电极2形成第一导电层,避开Al电极2的正上方形成树脂层。作为形成第一导电层的方法,列举出无电解镀镍处理、溅射等。
当用无电解镀镍处理形成第一导电层时,首先,使用碱性的锌溶液,对Al电极2上实施锌酸盐处理。即,当在Al电极2上设置碱性锌溶液时,可以把半导体元件1浸渍在溶液中。此外,也可以在使锌在Al电极2的表面析出时,把Al电极2浸渍在碱性锌溶液中后,通过硝酸把置换的锌溶解,再浸渍到碱性锌溶液中。接着,在把表面置换为锌的Al电极2上设置无电解镀镍液,经过锌和镍的置换反应,在Al电极2上形成镍层。把半导体元件1浸渍在无电解镀镍液中进行该工序。然后,在形成了上述的树脂层4a后,形成第二导电层。构图形成该第二导电层,使突起体的表面与第一导电层连接。此后的基于等离子体处理的树脂层4a的除去与上述实施例同样。
在本实施例中,Al电极2由第一导电层完全覆盖,所以能防止腐蚀,并且不需要通过锌酸盐处理有选择地在Al部上设置Ni的抗蚀剂构图。
而当用溅射形成第一导电层时,与所述实施例同样,在形成溅射膜后,实施抗蚀剂的构图,通过进行蚀刻处理、抗蚀剂剥离,能获得具有所需形状的第一导电层(也可以实施电镀处理)。此后的工序与实施无电解电镀处理时同样。
在本实施例中,与无电解电镀处理同样,能防止Al腐蚀,并且能把第一导电层延伸到半导体元件1的有源面区域,所以配置形成突起体4时的自由度进一步增加。
此外,在所述实施例中,采用了突起体延伸到半导体元件1的有源面区域的结构,但是并不局限于此,如图5所示,也可以是与小开口的Al电极2对应,只把突起体4延伸到半导体元件1的有源面区域1F的外侧端缘附近的结构。
图6是表示作为本发明一个实施例的电光装置的液晶显示装置概略结构的立体图。图6所示的液晶显示装置包括:作为电光面板的彩色液晶面板51;具有由所述半导体器件的制造方法制造的半导体器件101,并且连接在液晶面板51上的COF(Chip On Film)式的电路板100。此外,按照必要,在液晶面板51上设置背光等照明装置、其他附带设备。
此外,本发明除了所述COF以外,也能应用于在显示体面板(液晶面板)上直接安装驱动IC的COG(Chip On Glass)式的电光装置。图7表示COG式液晶显示装置的一个例子。
在本图中,作为电光装置的液晶显示装置50具有:由金属板构成的框状屏蔽箱68、作为电光面板的液晶面板52、液晶驱动用LSI58、通过COG安装方式把液晶面板52和液晶驱动用LSI58的有源面上形成的凸台彼此电连接的未图示的ACF(Anisotropic Conductive Film:各向异性导电膜)、用于保持全体强度的保持部件172。
把在一方的面上设置第一透明电极层的由0.7mm厚的钠钙玻璃构成的第一基板53、一方的面上设置第二透明电极层的由0.7mm厚的钠钙玻璃构成的第二基板54粘贴,使第一透明电极层和第二透明电极层相对,在这些基板间密封液晶组成物,构成该液晶面板52。使用COG或ACF,把液晶驱动用LSI58直接电连接在一方的基板54上。这样,形成COG型的液晶面板52。该液晶驱动用LSI58由所述半导体器件制造方法制造。
此外,作为电光装置,除了液晶显示装置以外,也能使用有机EL显示装置。图8是设置在作为电光装置的有机EL显示装置上的有机EL面板的剖视图。在基板31上把TFT(Thin Film Transistor)32形成矩阵状,在其上形成多个层叠体33,概略构成有机EL面板(电光面板)30。TFT32形成源电极、栅电极、漏电极,栅电极和源电极例如与图1所示的导电层5的任意一个电连接。所述层叠体33包含阳极层34、空穴注入层35、发光层36和阴极层37。所述阳极层34与TFT32的漏电极连接,当TFT32变为导通状态时,电流通过TFT32的源电极和漏电极提供给阳极层34。
在以上结构的有机EL面板30中,从阳极层34通过空穴注入层35注入发光层36中的空穴(Hole)和从阴极层37注入发光层36中的电子在发光层36内再耦合发出的光从基板31一侧射出。
以上,说明了本发明的实施例的半导体器件的制造方法和电路板以及电光装置,下面,说明搭载了本实施例的电光装置的电子仪器。通过在框体内安装作为以上说明的电光装置的液晶显示装置、具有CPU(中央处理单元)的主板、键盘、硬盘等电子部件,制造例如图9所示的个人计算机60(电子仪器)。
图9是表示作为本发明一个实施例的电子仪器的笔记本型计算机的外观图。在图9中,61是框体,62是液晶显示装置(电光装置),63是键盘。此外,在图9中,表示具有液晶显示装置的笔记本型计算机,但是代替液晶显示装置,也可以具有有机EL显示装置。图10是表示作为其他电子仪器的液晶显示装置(电光装置)的立体图。图10所示的移动电话机70具有天线71、受话器72、送话器73、液晶显示装置74、操作按钮75。此外,在图10所示的移动电话机中,代替液晶显示装置74,也可以具有有机EL显示装置。
此外,在所述实施例中,作为电子仪器,以笔记本型计算机和移动电话机为例进行说明,但是并不局限于这些,能应用于液晶投影仪、对应于多媒体的个人计算机(PC)和工程工作站(EWS)、寻呼机、字处理器、电视、取录器型或监视直视型摄像机、电子记事本、台式电子计算机、汽车导航系统装置、POS终端、具有触摸屏的装置等电子仪器。
以上,说明了本发明实施例的半导体器件及其制造方法和电光装置、电子仪器,但是本发明并不限于此,在本发明的范围内,能自由变更。
例如,把上述的实施例的“半导体芯片”和“半导体元件”置换为“电子元件”,能制造电子零件。作为使用这样的电子元件制造的电子零件,有光元件、电阻器、电容器、线圈、振荡器、滤波器、温度传感器、电热调节器、可变电阻、电位器、保险丝。
Claims (12)
1.一种半导体器件的制造方法,用于制造具有电极、比所述电极还突出并且由树脂按规定的图案而形成的多个突起体、电连接在所述电极上并且到达所述突起体上表面的导电层的半导体器件,
其特征在于:包括:
在所述半导体器件上避开所述电极形成所述树脂层的工序;
在包含所述电极以及所述树脂层的表面的所述半导体装置的整个表面上形成所述导电层的工序;
在所述电极上和所述树脂层上,按照所述突起体的所述规定的图案对所述导电层构图的工序;
以构图的所述导电层为掩模,除去位于所述导电层之间的树脂层,形成所述突起体的工序。
2.根据权利要求1所述的半导体器件的制造方法,其特征在于:
通过等离子体加工除去所述树脂层。
3.根据权利要求1或2所述的半导体器件的制造方法,其特征在于:
所述导电层由溅射法形成。
4.根据权利要求1或2所述的半导体器件的制造方法,其特征在于:
通过电镀形成所述导电层。
5.根据权利要求1或2所述的半导体器件的制造方法,其特征在于:
所述形成导电层的工序具有:在形成所述树脂层之前,形成覆盖所述电极的第一导电层的工序;
形成与第一导电层连接并到达所述树脂层上面的第二导电层的工序。
6.根据权利要求5所述的半导体器件的制造方法,其特征在于:
通过无电解镀镍形成所述第一导电层。
7.一种半导体器件,其特征在于:
使用权利要求1或2所述的半导体器件的制造方法制造。
8.根据权利要求7所述的半导体器件,其特征在于:
所述突起体被配置在有源面区域的外侧。
9.根据权利要求7或8所述的半导体器件,其特征在于:
所述导电层具有:与所述电极电连接的第一导电层、与所述第一导电层连接并且到达所述树脂层的上面的第二导电层。
10.一种电路板,其特征在于:
安装了权利要求7或8所述的半导体器件。
11.一种电光装置,其特征在于:具有:电光面板、
电连接在所述电光面板上的权利要求7或8所述的半导体器件。
12.一种电子仪器,其特征在于:
具有权利要求11所述的电光装置。
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2002350337 | 2002-12-02 | ||
JP2002350337A JP3969295B2 (ja) | 2002-12-02 | 2002-12-02 | 半導体装置及びその製造方法と回路基板及び電気光学装置、並びに電子機器 |
Publications (2)
Publication Number | Publication Date |
---|---|
CN1505105A CN1505105A (zh) | 2004-06-16 |
CN1291456C true CN1291456C (zh) | 2006-12-20 |
Family
ID=32310687
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CNB2003101180535A Expired - Fee Related CN1291456C (zh) | 2002-12-02 | 2003-11-24 | 半导体器件及其制造方法、电路板、电光装置及电子仪器 |
Country Status (6)
Country | Link |
---|---|
US (6) | US7098127B2 (zh) |
EP (1) | EP1427007B1 (zh) |
JP (1) | JP3969295B2 (zh) |
KR (1) | KR100643986B1 (zh) |
CN (1) | CN1291456C (zh) |
TW (1) | TWI239085B (zh) |
Families Citing this family (50)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7663607B2 (en) | 2004-05-06 | 2010-02-16 | Apple Inc. | Multipoint touchscreen |
US6642136B1 (en) | 2001-09-17 | 2003-11-04 | Megic Corporation | Method of making a low fabrication cost, high performance, high reliability chip scale package |
US6936531B2 (en) * | 1998-12-21 | 2005-08-30 | Megic Corporation | Process of fabricating a chip structure |
US8021976B2 (en) | 2002-10-15 | 2011-09-20 | Megica Corporation | Method of wire bonding over active area of a semiconductor circuit |
US6815324B2 (en) * | 2001-02-15 | 2004-11-09 | Megic Corporation | Reliable metal bumps on top of I/O pads after removal of test probe marks |
TWI313507B (en) | 2002-10-25 | 2009-08-11 | Megica Corporatio | Method for assembling chips |
US6818545B2 (en) * | 2001-03-05 | 2004-11-16 | Megic Corporation | Low fabrication cost, fine pitch and high reliability solder bump |
US8158508B2 (en) * | 2001-03-05 | 2012-04-17 | Megica Corporation | Structure and manufacturing method of a chip scale package |
US7099293B2 (en) | 2002-05-01 | 2006-08-29 | Stmicroelectronics, Inc. | Buffer-less de-skewing for symbol combination in a CDMA demodulator |
US7932603B2 (en) * | 2001-12-13 | 2011-04-26 | Megica Corporation | Chip structure and process for forming the same |
TWI245402B (en) | 2002-01-07 | 2005-12-11 | Megic Corp | Rod soldering structure and manufacturing process thereof |
US7265045B2 (en) | 2002-10-24 | 2007-09-04 | Megica Corporation | Method for fabricating thermal compliant semiconductor chip wiring structure for chip scale packaging |
JP3969295B2 (ja) * | 2002-12-02 | 2007-09-05 | セイコーエプソン株式会社 | 半導体装置及びその製造方法と回路基板及び電気光学装置、並びに電子機器 |
US7394161B2 (en) * | 2003-12-08 | 2008-07-01 | Megica Corporation | Chip structure with pads having bumps or wirebonded wires formed thereover or used to be tested thereto |
JP3873986B2 (ja) | 2004-04-16 | 2007-01-31 | セイコーエプソン株式会社 | 電子部品、実装構造体、電気光学装置および電子機器 |
JP2005340761A (ja) | 2004-04-27 | 2005-12-08 | Seiko Epson Corp | 半導体装置の実装方法、回路基板、電気光学装置並びに電子機器 |
JP2005347622A (ja) * | 2004-06-04 | 2005-12-15 | Seiko Epson Corp | 半導体装置、回路基板及び電子機器 |
JP3994989B2 (ja) | 2004-06-14 | 2007-10-24 | セイコーエプソン株式会社 | 半導体装置、回路基板、電気光学装置および電子機器 |
US8067837B2 (en) | 2004-09-20 | 2011-11-29 | Megica Corporation | Metallization structure over passivation layer for IC chip |
JP4107275B2 (ja) | 2004-09-09 | 2008-06-25 | セイコーエプソン株式会社 | 検査用プローブ及び検査装置、検査用プローブの製造方法 |
JP3998014B2 (ja) | 2004-09-29 | 2007-10-24 | セイコーエプソン株式会社 | 半導体装置、実装構造体、電気光学装置、電気光学装置の製造方法及び電子機器 |
JP4165495B2 (ja) | 2004-10-28 | 2008-10-15 | セイコーエプソン株式会社 | 半導体装置、半導体装置の製造方法、回路基板、電気光学装置、電子機器 |
JP4207004B2 (ja) * | 2005-01-12 | 2009-01-14 | セイコーエプソン株式会社 | 半導体装置の製造方法 |
JP2006196728A (ja) | 2005-01-14 | 2006-07-27 | Seiko Epson Corp | 電子部品、電気光学装置、及び電子機器 |
US8294279B2 (en) | 2005-01-25 | 2012-10-23 | Megica Corporation | Chip package with dam bar restricting flow of underfill |
JP4142041B2 (ja) | 2005-03-23 | 2008-08-27 | セイコーエプソン株式会社 | 半導体装置の製造方法 |
JP4635676B2 (ja) * | 2005-03-25 | 2011-02-23 | セイコーエプソン株式会社 | 半導体装置の製造方法 |
JP4221606B2 (ja) * | 2005-06-28 | 2009-02-12 | セイコーエプソン株式会社 | 半導体装置の製造方法 |
JP4232044B2 (ja) * | 2005-07-05 | 2009-03-04 | セイコーエプソン株式会社 | 半導体装置の製造方法 |
JP4224717B2 (ja) | 2005-07-11 | 2009-02-18 | セイコーエプソン株式会社 | 半導体装置 |
JP4145902B2 (ja) * | 2005-07-19 | 2008-09-03 | セイコーエプソン株式会社 | 半導体装置及びその製造方法 |
JP4273347B2 (ja) * | 2005-08-03 | 2009-06-03 | セイコーエプソン株式会社 | 半導体装置 |
JP4235835B2 (ja) | 2005-08-08 | 2009-03-11 | セイコーエプソン株式会社 | 半導体装置 |
JP4296434B2 (ja) * | 2005-09-13 | 2009-07-15 | セイコーエプソン株式会社 | 半導体装置 |
US8243027B2 (en) | 2006-06-09 | 2012-08-14 | Apple Inc. | Touch screen liquid crystal display |
KR101295943B1 (ko) * | 2006-06-09 | 2013-08-13 | 애플 인크. | 터치 스크린 액정 디스플레이 |
CN104965621B (zh) | 2006-06-09 | 2018-06-12 | 苹果公司 | 触摸屏液晶显示器及其操作方法 |
US7582966B2 (en) | 2006-09-06 | 2009-09-01 | Megica Corporation | Semiconductor chip and method for fabricating the same |
US8440272B2 (en) * | 2006-12-04 | 2013-05-14 | Megica Corporation | Method for forming post passivation Au layer with clean surface |
US8493330B2 (en) | 2007-01-03 | 2013-07-23 | Apple Inc. | Individual channel phase delay scheme |
US9710095B2 (en) | 2007-01-05 | 2017-07-18 | Apple Inc. | Touch screen stack-ups |
TWI364146B (en) * | 2008-03-27 | 2012-05-11 | Taiwan Tft Lcd Ass | Contact structure and connecting structure |
JP4656191B2 (ja) * | 2008-06-12 | 2011-03-23 | セイコーエプソン株式会社 | 半導体装置の製造方法 |
JP5331610B2 (ja) * | 2008-12-03 | 2013-10-30 | ルネサスエレクトロニクス株式会社 | 半導体集積回路装置 |
US20100264522A1 (en) * | 2009-04-20 | 2010-10-21 | Chien-Pin Chen | Semiconductor device having at least one bump without overlapping specific pad or directly contacting specific pad |
KR101807849B1 (ko) * | 2010-12-08 | 2017-12-12 | 삼성디스플레이 주식회사 | 유기 발광 디스플레이 장치 및 이의 제조 방법 |
US8804056B2 (en) | 2010-12-22 | 2014-08-12 | Apple Inc. | Integrated touch screens |
US10301173B2 (en) * | 2013-08-28 | 2019-05-28 | Cavendish Kinetics, Inc. | RF MEMS electrodes with limited grain growth |
FR3055471B1 (fr) | 2016-08-31 | 2018-09-14 | Stmicroelectronics (Crolles 2) Sas | Puce protegee contre les attaques face arriere |
FR3069703B1 (fr) | 2017-07-27 | 2020-01-24 | Stmicroelectronics (Crolles 2) Sas | Puce electronique |
Family Cites Families (22)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS56164556A (en) * | 1980-05-22 | 1981-12-17 | Toshiba Corp | Manufacture of semiconductor device |
JPH02272737A (ja) * | 1989-04-14 | 1990-11-07 | Citizen Watch Co Ltd | 半導体の突起電極構造及び突起電極形成方法 |
JPH0430533A (ja) * | 1990-05-28 | 1992-02-03 | Fujitsu Ltd | 半導体装置の製造方法 |
JP2833326B2 (ja) * | 1992-03-03 | 1998-12-09 | 松下電器産業株式会社 | 電子部品実装接続体およびその製造方法 |
JP3261912B2 (ja) | 1995-01-19 | 2002-03-04 | 富士電機株式会社 | バンプ付き半導体装置およびその製造方法 |
US5707902A (en) * | 1995-02-13 | 1998-01-13 | Industrial Technology Research Institute | Composite bump structure and methods of fabrication |
US6284563B1 (en) * | 1995-10-31 | 2001-09-04 | Tessera, Inc. | Method of making compliant microelectronic assemblies |
US6211572B1 (en) * | 1995-10-31 | 2001-04-03 | Tessera, Inc. | Semiconductor chip package with fan-in leads |
TW324847B (en) * | 1996-12-13 | 1998-01-11 | Ind Tech Res Inst | The structure of composite bump |
JPH10209210A (ja) * | 1997-01-20 | 1998-08-07 | Sharp Corp | 半導体装置及びその製造方法並びにその検査方法 |
US6051489A (en) * | 1997-05-13 | 2000-04-18 | Chipscale, Inc. | Electronic component package with posts on the active side of the substrate |
JPH10321631A (ja) | 1997-05-19 | 1998-12-04 | Oki Electric Ind Co Ltd | 半導体装置およびその製造方法 |
JPH11233545A (ja) * | 1997-11-10 | 1999-08-27 | Citizen Watch Co Ltd | 半導体装置とその製造方法 |
JP3430916B2 (ja) | 1998-04-17 | 2003-07-28 | 松下電器産業株式会社 | 半導体装置の製造方法 |
JP2000299406A (ja) * | 1999-04-15 | 2000-10-24 | Sanyo Electric Co Ltd | 半導体装置 |
US6387734B1 (en) * | 1999-06-11 | 2002-05-14 | Fujikura Ltd. | Semiconductor package, semiconductor device, electronic device and production method for semiconductor package |
JP2001110831A (ja) * | 1999-10-07 | 2001-04-20 | Seiko Epson Corp | 外部接続突起およびその形成方法、半導体チップ、回路基板ならびに電子機器 |
JP3548061B2 (ja) * | 1999-10-13 | 2004-07-28 | 三洋電機株式会社 | 半導体装置の製造方法 |
JP4127943B2 (ja) * | 2000-01-06 | 2008-07-30 | 日本テキサス・インスツルメンツ株式会社 | 半導体装置およびその製造方法 |
JP3481899B2 (ja) * | 2000-03-08 | 2003-12-22 | 沖電気工業株式会社 | 半導体装置の製造方法 |
JP2002299341A (ja) * | 2001-03-29 | 2002-10-11 | Seiko Epson Corp | 配線パターンの形成方法、半導体装置及びその製造方法、回路基板並びに電子機器 |
JP3969295B2 (ja) * | 2002-12-02 | 2007-09-05 | セイコーエプソン株式会社 | 半導体装置及びその製造方法と回路基板及び電気光学装置、並びに電子機器 |
-
2002
- 2002-12-02 JP JP2002350337A patent/JP3969295B2/ja not_active Expired - Lifetime
-
2003
- 2003-11-24 CN CNB2003101180535A patent/CN1291456C/zh not_active Expired - Fee Related
- 2003-11-27 TW TW092133404A patent/TWI239085B/zh not_active IP Right Cessation
- 2003-12-01 KR KR1020030086408A patent/KR100643986B1/ko active IP Right Grant
- 2003-12-02 US US10/726,275 patent/US7098127B2/en not_active Expired - Lifetime
- 2003-12-02 EP EP03027709.9A patent/EP1427007B1/en not_active Expired - Fee Related
-
2005
- 2005-04-05 US US11/099,255 patent/US7132749B2/en not_active Expired - Lifetime
-
2006
- 2006-07-10 US US11/456,354 patent/US7795129B2/en not_active Expired - Fee Related
-
2010
- 2010-08-09 US US12/852,826 patent/US20100295176A1/en not_active Abandoned
-
2012
- 2012-12-14 US US13/714,991 patent/US20130099379A1/en not_active Abandoned
-
2015
- 2015-06-16 US US14/740,603 patent/US9362246B2/en not_active Expired - Lifetime
Also Published As
Publication number | Publication date |
---|---|
JP3969295B2 (ja) | 2007-09-05 |
US9362246B2 (en) | 2016-06-07 |
EP1427007A2 (en) | 2004-06-09 |
US7132749B2 (en) | 2006-11-07 |
US7795129B2 (en) | 2010-09-14 |
US7098127B2 (en) | 2006-08-29 |
US20100295176A1 (en) | 2010-11-25 |
TW200423358A (en) | 2004-11-01 |
KR20040048321A (ko) | 2004-06-07 |
US20060246635A1 (en) | 2006-11-02 |
JP2004186333A (ja) | 2004-07-02 |
US20050170602A1 (en) | 2005-08-04 |
US20150279801A1 (en) | 2015-10-01 |
TWI239085B (en) | 2005-09-01 |
EP1427007A3 (en) | 2006-01-04 |
EP1427007B1 (en) | 2014-01-15 |
US20130099379A1 (en) | 2013-04-25 |
KR100643986B1 (ko) | 2006-11-10 |
CN1505105A (zh) | 2004-06-16 |
US20040145031A1 (en) | 2004-07-29 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN1291456C (zh) | 半导体器件及其制造方法、电路板、电光装置及电子仪器 | |
US8142602B2 (en) | Method for mounting semiconductor device | |
US7282801B2 (en) | Microelectronic device chip including hybrid Au bump, package of the same, LCD apparatus including microelectronic device chip and method of fabricating microelectronic device chip | |
CN1306333C (zh) | 显示基板及具有该基板的液晶显示器 | |
KR100546346B1 (ko) | 재배선 범프 형성방법 및 이를 이용한 반도체 칩과 실장구조 | |
US20080055291A1 (en) | Chip film package and display panel assembly having the same | |
CN1716586A (zh) | 半导体装置、电路基板、电光学装置以及电子机器 | |
KR100764808B1 (ko) | 전자 기판, 전자 기판의 제조 방법 및 전자 기기 | |
CN112366220A (zh) | 一种显示基板及其制备方法、显示装置 | |
JP3938128B2 (ja) | 半導体装置とその製造方法、回路基板、電気光学装置、及び電子機器 | |
JP4151634B2 (ja) | 半導体装置とその製造方法、回路基板、電気光学装置および電子機器 | |
CN1897279A (zh) | 电子基板及其制造方法,电光学装置,及电子设备 | |
US20070008478A1 (en) | Driving circuit, method, and display device having the same | |
JP2007042777A (ja) | 半導体装置とその製造方法、回路基板、電気光学装置、及び電子機器 | |
CN1691317A (zh) | 半导体装置及其制造方法、电光学装置和电子仪器 | |
CN1691300A (zh) | 半导体装置安装方法、电路基板、电光学装置和电子仪器 | |
US20170243843A1 (en) | Bump structure, display device including a bump structure, and method of manufacturing a bump structure | |
CN1893024A (zh) | 电子基板与其制法、电光学装置的制法及电子设备的制法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
C14 | Grant of patent or utility model | ||
GR01 | Patent grant | ||
CF01 | Termination of patent right due to non-payment of annual fee | ||
CF01 | Termination of patent right due to non-payment of annual fee |
Granted publication date: 20061220 Termination date: 20201124 |