CN1188906C - 层叠芯片封装件的制造方法 - Google Patents
层叠芯片封装件的制造方法 Download PDFInfo
- Publication number
- CN1188906C CN1188906C CNB021578087A CN02157808A CN1188906C CN 1188906 C CN1188906 C CN 1188906C CN B021578087 A CNB021578087 A CN B021578087A CN 02157808 A CN02157808 A CN 02157808A CN 1188906 C CN1188906 C CN 1188906C
- Authority
- CN
- China
- Prior art keywords
- substrate
- semiconductor chip
- packaging part
- stacked
- platform
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L25/0657—Stacked arrangements of devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/565—Moulds
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
- H01L23/3128—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/06—Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
- H01L2224/061—Disposition
- H01L2224/0612—Layout
- H01L2224/0613—Square or rectangular array
- H01L2224/06134—Square or rectangular array covering only portions of the surface to be connected
- H01L2224/06135—Covering only the peripheral area of the surface to be connected, i.e. peripheral arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/06—Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
- H01L2224/061—Disposition
- H01L2224/0612—Layout
- H01L2224/0613—Square or rectangular array
- H01L2224/06134—Square or rectangular array covering only portions of the surface to be connected
- H01L2224/06136—Covering only the central area of the surface to be connected, i.e. central arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32135—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/32145—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45117—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/45124—Aluminium (Al) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/45144—Gold (Au) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/4824—Connecting between the body and an opposite side of the item with respect to the body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/491—Disposition
- H01L2224/4911—Disposition the connectors being bonded to at least one common bonding area, e.g. daisy chain
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73215—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06555—Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking
- H01L2225/06558—Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking the devices having passive surfaces facing each other, i.e. in a back-to-back arrangement
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L24/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01025—Manganese [Mn]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/0103—Zinc [Zn]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01049—Indium [In]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/0105—Tin [Sn]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01051—Antimony [Sb]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01055—Cesium [Cs]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01083—Bismuth [Bi]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/191—Disposition
- H01L2924/19101—Disposition of discrete passive components
- H01L2924/19107—Disposition of discrete passive components off-chip wires
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/30105—Capacitance
Abstract
本发明提供具有多个半导体芯片层叠构造的层叠半导体封装件的制造方法。该方法包括以下步骤:将具有第一中心窗口的第一基板附着在在中心部分配置有多个第一焊接焊盘的第一半导体芯片上的工序;形成使第一半导体芯片和第一基板连接的第一焊接引线的工序;将具有第二中心窗口的第二基板附着在在中心部分配置有多个第二焊接焊盘的第二半导体芯片上的工序;为了形成使第二半导体芯片和第二基板连接的第二焊接引线的工序;将完成上述工序的第一和第二半导体芯片的背面互相连接而使它所附着的工序;形成使第一基板和第二基板连接的第三焊接引线的工序;为了覆盖第一,第二,第三焊接引线而形成封装体工序;使导电性球附着在第一基板上的工序。
Description
技术领域
本发明涉及半导体芯片封装件的制造方法,更详细地说,涉及具有将多个半导体芯片层叠的构造的层叠芯片封装件的制造方法。
背景技术
随着电子设备的轻量、薄型短小化的趋势,其核心元件的封装件的高密度、精细安装化成为重要的发展趋势,另外随电子计算机的存储量增大,大容量的随机存取存储器(Random Access Memory:RAM)和闪存器(FlashMemory)的芯片尺寸自然增大,而因上述原因使封装件的研究呈现小型化的趋势。
在此,作为减小封装件尺寸提出的各种方案有将多个芯片或封装件装在一起的层叠芯片封装件(Multi Chip Package:MCP)、层叠芯片模块(Multi ChipModule:MCM)等,由于主要是将半导体芯片和封装件用平面排列的方法附着在基板上,所以在制造时存在限制。
为了克服上述限制,提出了把多个相同存储电容的芯片形成为一体层叠封装件技术,这通常称为层叠芯片封装件(Stacked Chip package)。
现在所述的层叠芯片封装件技术用单纯化的工序可以使层叠芯片封装件的制造价格下降,利于大量生产,但存在由于芯片尺寸增大设计封装件内部的引线的空间不足的缺点。
图1是说明采用现有技术的层叠芯片封装件的剖面图。
如图1所示,现有技术的层叠半导体封装件100具有利用基板110将多个半导体芯片120、130、140平面附着后进行封装的构造。
借助于粘接剂114将所述的各半导体芯片120、130、140粘着在所述基板110的上面的附着区域,在相对粘着在基板110上的面的相反面上具有形成多个焊接焊盘122、132、142的结构。此时,所述各半导体芯片120、130、140层叠成台阶状配置。另外,所述焊接焊盘122、132、142在所述半导体芯片120、130、140上面边缘部形成多个。
所述焊接焊盘122、132、142通过在基板110上面形成的导电图形112和与之对应的焊接引线124、134、144实现电气连接。
然后,为保护半导体芯片120、130、140和基板110上面形成的电气连接部分而通过封装环氧系列的封装树脂形成封装体150。
所述基板110的导电图形112是用于使半导体芯片120、130、140与焊接球160连接的配线层。
半导体芯片120、130、140通过在基板110上面形成的电路模块实现相互电气连接,半导体芯片的焊接焊盘12、22、32在连接到导电图形112上的同时,通过与焊接引线124、134、144焊接电气连接。
发明内容
但是,现有技术中,由于层叠的半导体芯片的尺寸各不相同,在把焊接焊盘边缘排列的半导体芯片只在面朝上方向层叠,而在半导体芯片尺寸相同或焊接焊盘排列在半导体芯片的中央部分时就不适用了。
另外,现有技术中,为使层叠的半导体芯片引线数目不增加,将顶部的半导体芯片和底部的半导体芯片的CS插头(chip select pin)切开,由于通过一个与CS插头连接另一个与NC插头连接使用,而存在必须有NC插头的问题。
本发明针对上述现有技术的问题而提出解决方案,其目的在于提供一种层叠芯片封装件的制造方法,该方法在中央部分分别形成焊接焊盘,并把尺寸相同的半导体芯片采用面朝上和面朝下两种方式层叠。
为达到所述目的,本发明的层叠半导体封装件的制造方法包括以下工序:将具有第一中心窗口的第一基板附着在在中心配置有多个第一焊接焊盘的第一半导体芯片上的工序;在所述第一基板的背面上形成第一阻挡台的工序;形成使第一半导体芯片和第一基板连接的第一焊接引线的工序;将具有第二中心窗口的第二基板附着在在中心配置有多个第二焊接焊盘的第二半导体芯片上的工序;在所述第二基板的背面上形成第二阻挡台的工序;形成使第二半导体芯片和第二基板连接的第二焊接引线的工序;将完成上述工序的第一和第二半导体芯片的背面互相连接的附着工序;形成使第一基板和第二基板连接的第三焊接引线的工序;覆盖第一,第二,第三焊接引线形成封装体工序;把导电性球与第一基板连接的工序。
以上所述本发明的目的和其他的特征和优点从以下对本发明的优选实施例的说明可以会变得更加清楚。
附图说明
图1是说明现有技术的层叠半导体封装件的制造方法剖面图;
图2中的a到f是说明本发明第一实施例的层叠半导体封装件的制造方法工序剖面图;
图3中的a到e是说明本发明第二实施例的层叠半导体封装件的制造方法工序剖面图。
具体实施方式
以下参照附图详细说明本发明的优选的实施例。
图2a到图2f是说明本发明第一实施例的层叠半导体封装件的制造方法工序剖面图。
本发明第一实施例的层叠半导体封装件的制造方法,如图2a所示,首先将形成中心窗口13的第一基板12附着在在中心部分配置有多个第一焊接焊盘(图中未示出)的第一半导体芯片10上。然后利用第一焊接引线14使第一焊接焊盘和第一基板12连接。
接着,如图2b所示,将形成第二中心窗口23的第二基板22附着在在中心配置有多个第二焊接焊盘(图中未示出)的第二半导体芯片20上。然后利用第二焊接引线24使第二焊接焊盘和第二基板22连接。此时,所述第一半导体芯片10和所述第二半导体芯片20具有相同尺寸。
再接着,如图2c所示,使完成上述工序的第一半导体芯片和第二半导体芯片进行焊接。此时,所述焊接工序分别使第一半导体芯片和第二半导体芯片的背面(形成有电路的面的相反面)相互连接地附着。
接着,如图2d所示,利用第三焊接引线30连接所述第一基板12和第二基板22。此时,所述第一,第二和第三焊接引线14、24、30的材料由铝或金构成。
此后,如图2e所示,对完成上述工序后的组装件进行模塑工序,从而形成分别覆盖第一、第二和第三焊接引线14、24、30的模塑体32。
最后,如图2f所示,在第一基板12的底面的结合面上焊接导电球34。此时,所述结合面的直径为150~700μm左右。另外,所述导电性球34直径为100μm~1mm左右。所述导电性球34的主要成分为锡(Sn)再加上铅(Pa)、铟(In)、铋(Bi)、金(Au)、锌(Zn)、铜(Cu)或锑(Sb)中的一种物质而形成。
图3a到图3e是说明本发明第二实施例的层叠半导体封装件的制造方法的工序剖面图。
本发明第二实施例的层叠半导体封装件的制造方法,如图3a所示,利用粘接带等(图中未示),将形成第一中心窗口103的第一基板102粘在在中心部分配置有多个第一焊接焊盘(图中未示出)的第一半导体芯片100上。
然后,在所述第一基板102上附着第一阻挡台106以后,利用焊接工序形成连接第一焊接焊盘和第一基板102的第一焊接引线104。此时,所述第一阻挡台106有防止在此后的封装工序时第一半导体芯片100的倾斜和露出的作用。
以后,如图3b所示,利用粘接带等,将形成第二中心窗口203的第一基板202粘着在在中心部分配置多个第二焊接焊盘(图中未示出)的第二半导体芯片200上。此后,在所述第二基板202上附着第二阻挡台206以后,利用焊接工序形成连接第二焊接焊盘和第二基板202的第二焊接引线204。此时所述第二阻挡台206有防止在此后的封装工序时第二半导体芯片200发生模塑溢料(mold flash)的功能。另外,所述第一阻挡台106及第二阻挡台206采用阻焊剂(solder resist)或绝缘物质,此时,所述第一和第二阻挡台106、206为防止此后工序的模塑化合物流动而要保持20μm~1mm的厚度。
接着,如图3c所示,使完成所述焊接工序后的第一和第二半导体芯片100,200的背面相互连接后地附着后,通过焊接工序形成使第一基板102与第二基板202连接的第三焊接引线230。
然后,如图3e所示,对完成上述工序后的组装件进行模塑工序,以便形成分别覆盖第一和第二半导体芯片100,200及第一,第二和第三焊接引线104,204,230的模塑体250。此时,所述模塑工序中,如图3d所示,上部和下部模塑压模262,260的表面与第一和第二阻挡台103,203连接,防止因在朝上面方向不希望的流动而引起的第一和第二半导体芯片100,200的倾斜和露出,抑制在朝上方向上生成模塑溢出。
所述下部模型压模260和第二阻挡台202的间隙非常小,由于在第二半导体芯片方向连接粘接带起缓冲作用,所以在第二半导体芯片不发生损伤的同时,还可以抑制模塑溢出的生成。
此后,第二基板的结合面(图中未示出)上连接导电性球252。此时,所述结合面的直径在150~700μm左右。另外,所述导电性球252在100μm~1mm左右。所述导电性球252的主要成分为锡(Sn)再加上铅(Pa)、铟(In)、铋(Bi)、金(Au)、锌(Zn)、铜(Cu)或锑(Sb)中的一种物质而形成。
在本发明的第一和第二实施例,在中央部分配置多个焊接焊盘,在使具有同一尺寸的各个第一和第二半导体芯片在背面相互连接地附着以后,进行焊接引线工序和封装工序。
综上所述,在本发明中通过把在中央部各个形成的焊接焊盘在背面和尺寸相同的各个半导体芯片相互连接层叠多个,可以实现在最小面积中增加存储密度。
另外,本发明可以在不脱离其宗旨的范围内进行多种多样的变化。
虽然以上是通过本发明的实施例说明本发明,但本发明不限于这些实施例。具有在本发明技术领域通常知识的专业人员只要不脱离本发明的思想和精神,可以对本发明进行修改和变更。
Claims (3)
1.一种层叠半导体封装件的制造方法,其特征在于:包括以下工序:将具有第一中心窗口的第一基板附着在在中心配置有多个第一焊接焊盘的第一半导体芯片上的工序;在所述第一基板的背面上形成第一阻挡台的工序;形成使第一半导体芯片和第一基板连接的第一焊接引线的工序;将具有第二中心窗口的第二基板附着在在中心配置有多个第二焊接焊盘的第二半导体芯片上的工序;在所述第二基板的背面上形成第二阻挡台的工序;形成使第二半导体芯片和第二基板连接的第二焊接引线的工序;使完成上述工序后的第一和第二半导体芯片的背面互相接合地附着的工序;形成使第一基板和第二基板连接的第三焊接引线的工序;为覆盖第一、第二和第三焊接引线形成模塑体的工序;把导电性球附着在第一基板上的工序。
2.如权利要求1所述的层叠半导体封装件的制造方法,其特征在于:所述第一和第二阻挡台采用阻焊剂。
3.如权利要求1所述的层叠半导体封装件的制造方法,其特征在于:所述第一和第二阻挡台以20μm~1mm的厚度形成。
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR88327/2001 | 2001-12-29 | ||
KR10-2001-0088327A KR100480909B1 (ko) | 2001-12-29 | 2001-12-29 | 적층 칩 패키지의 제조 방법 |
Publications (2)
Publication Number | Publication Date |
---|---|
CN1430251A CN1430251A (zh) | 2003-07-16 |
CN1188906C true CN1188906C (zh) | 2005-02-09 |
Family
ID=19717932
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CNB021578087A Expired - Fee Related CN1188906C (zh) | 2001-12-29 | 2002-12-19 | 层叠芯片封装件的制造方法 |
Country Status (5)
Country | Link |
---|---|
US (1) | US6818474B2 (zh) |
KR (1) | KR100480909B1 (zh) |
CN (1) | CN1188906C (zh) |
DE (1) | DE10257707B4 (zh) |
TW (1) | TWI304236B (zh) |
Families Citing this family (42)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6531335B1 (en) * | 2000-04-28 | 2003-03-11 | Micron Technology, Inc. | Interposers including upwardly protruding dams, semiconductor device assemblies including the interposers, and methods |
US7254226B1 (en) | 2001-05-08 | 2007-08-07 | At&T Intellectual Property, Inc. | Call waiting priority alert |
DE10127009A1 (de) * | 2001-06-05 | 2002-12-12 | Infineon Technologies Ag | Kunststoffgehäuse mit mehreren Halbleiterchips und einer Umverdrahtungsplatte sowie ein Verfahren zur Herstellung des Kunststoffgehäuses in einer Spritzgußform |
US7085358B2 (en) | 2001-06-25 | 2006-08-01 | Bellsouth Intellectual Property Corporation | Visual caller identification |
US7315614B2 (en) | 2001-08-14 | 2008-01-01 | At&T Delaware Intellectual Property, Inc. | Remote notification of communications |
US7269249B2 (en) | 2001-09-28 | 2007-09-11 | At&T Bls Intellectual Property, Inc. | Systems and methods for providing user profile information in conjunction with an enhanced caller information system |
US7315618B1 (en) | 2001-12-27 | 2008-01-01 | At&T Bls Intellectual Property, Inc. | Voice caller ID |
US7139374B1 (en) | 2002-07-23 | 2006-11-21 | Bellsouth Intellectual Property Corp. | System and method for gathering information related to a geographical location of a callee in a public switched telephone network |
US7623645B1 (en) | 2002-07-23 | 2009-11-24 | At&T Intellectual Property, I, L.P. | System and method for gathering information related to a geographical location of a caller in a public switched telephone network |
US7443964B2 (en) | 2003-04-18 | 2008-10-28 | At&T Intellectual Property, I,L.P. | Caller ID messaging |
US7978833B2 (en) | 2003-04-18 | 2011-07-12 | At&T Intellectual Property I, L.P. | Private caller ID messaging |
US7061121B2 (en) * | 2003-11-12 | 2006-06-13 | Tessera, Inc. | Stacked microelectronic assemblies with central contacts |
US7623849B2 (en) | 2003-11-13 | 2009-11-24 | At&T Intellectual Property, I, L.P. | Method, system, and storage medium for providing comprehensive originator identification services |
US7672444B2 (en) | 2003-12-24 | 2010-03-02 | At&T Intellectual Property, I, L.P. | Client survey systems and methods using caller identification information |
CN100386876C (zh) * | 2004-03-26 | 2008-05-07 | 乾坤科技股份有限公司 | 多层基板堆叠封装结构 |
US8195136B2 (en) | 2004-07-15 | 2012-06-05 | At&T Intellectual Property I, L.P. | Methods of providing caller identification information and related registries and radiotelephone networks |
KR100771860B1 (ko) * | 2004-12-28 | 2007-11-01 | 삼성전자주식회사 | 솔더볼을 사용하지 않는 반도체 패키지 모듈 및 그 제조방법 |
SG130055A1 (en) * | 2005-08-19 | 2007-03-20 | Micron Technology Inc | Microelectronic devices, stacked microelectronic devices, and methods for manufacturing microelectronic devices |
DE102005039786A1 (de) * | 2005-08-22 | 2007-03-15 | Infineon Technologies Ag | Dual-Die-FBGA |
SG130066A1 (en) | 2005-08-26 | 2007-03-20 | Micron Technology Inc | Microelectronic device packages, stacked microelectronic device packages, and methods for manufacturing microelectronic devices |
KR100791576B1 (ko) * | 2005-10-13 | 2008-01-03 | 삼성전자주식회사 | 볼 그리드 어레이 유형의 적층 패키지 |
US20070268660A1 (en) * | 2006-05-17 | 2007-11-22 | Stats Chippac Ltd. | Spacerless semiconductor package chip stacking system |
US7696629B2 (en) * | 2007-04-30 | 2010-04-13 | Chipmos Technology Inc. | Chip-stacked package structure |
JP2009038142A (ja) * | 2007-07-31 | 2009-02-19 | Elpida Memory Inc | 半導体積層パッケージ |
US8243909B2 (en) | 2007-08-22 | 2012-08-14 | At&T Intellectual Property I, L.P. | Programmable caller ID |
US8160226B2 (en) | 2007-08-22 | 2012-04-17 | At&T Intellectual Property I, L.P. | Key word programmable caller ID |
US8247894B2 (en) * | 2008-03-24 | 2012-08-21 | Stats Chippac Ltd. | Integrated circuit package system with step mold recess |
US8102666B2 (en) * | 2008-08-19 | 2012-01-24 | Stats Chippac Ltd. | Integrated circuit package system |
KR101026488B1 (ko) * | 2009-08-10 | 2011-04-01 | 주식회사 하이닉스반도체 | 반도체 패키지 |
US8553420B2 (en) | 2010-10-19 | 2013-10-08 | Tessera, Inc. | Enhanced stacked microelectronic assemblies with central contacts and improved thermal characteristics |
KR101116731B1 (ko) * | 2010-10-27 | 2012-02-22 | 주식회사 하이닉스반도체 | 듀얼 다이 패키지 |
US8378478B2 (en) | 2010-11-24 | 2013-02-19 | Tessera, Inc. | Enhanced stacked microelectronic assemblies with central contacts and vias connected to the central contacts |
US8304881B1 (en) | 2011-04-21 | 2012-11-06 | Tessera, Inc. | Flip-chip, face-up and face-down wirebond combination package |
US8633576B2 (en) | 2011-04-21 | 2014-01-21 | Tessera, Inc. | Stacked chip-on-board module with edge connector |
US8952516B2 (en) | 2011-04-21 | 2015-02-10 | Tessera, Inc. | Multiple die stacking for two or more die |
US9013033B2 (en) | 2011-04-21 | 2015-04-21 | Tessera, Inc. | Multiple die face-down stacking for two or more die |
US8928153B2 (en) | 2011-04-21 | 2015-01-06 | Tessera, Inc. | Flip-chip, face-up and face-down centerbond memory wirebond assemblies |
US8970028B2 (en) | 2011-12-29 | 2015-03-03 | Invensas Corporation | Embedded heat spreader for package with multiple microelectronic elements and face-down connection |
US8338963B2 (en) | 2011-04-21 | 2012-12-25 | Tessera, Inc. | Multiple die face-down stacking for two or more die |
EP3042461A1 (en) | 2013-09-02 | 2016-07-13 | Philips Lighting Holding B.V. | Transparent computer structure |
JP6504401B2 (ja) * | 2015-11-05 | 2019-04-24 | パナソニックIpマネジメント株式会社 | はんだ合金およびそれを用いた実装構造体 |
US10672696B2 (en) * | 2017-11-22 | 2020-06-02 | Advanced Semiconductor Engineering, Inc. | Semiconductor device package |
Family Cites Families (25)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5814881A (en) * | 1996-12-20 | 1998-09-29 | Lsi Logic Corporation | Stacked integrated chip package and method of making same |
US6072233A (en) * | 1998-05-04 | 2000-06-06 | Micron Technology, Inc. | Stackable ball grid array package |
US6020629A (en) * | 1998-06-05 | 2000-02-01 | Micron Technology, Inc. | Stacked semiconductor package and method of fabrication |
KR100293815B1 (ko) * | 1998-06-30 | 2001-07-12 | 박종섭 | 스택형 패키지 |
US6515355B1 (en) * | 1998-09-02 | 2003-02-04 | Micron Technology, Inc. | Passivation layer for packaged integrated circuits |
KR100304959B1 (ko) | 1998-10-21 | 2001-09-24 | 김영환 | 칩 적층형 반도체 패키지 및 그 제조방법 |
US6118176A (en) * | 1999-04-26 | 2000-09-12 | Advanced Semiconductor Engineering, Inc. | Stacked chip assembly utilizing a lead frame |
KR100297451B1 (ko) | 1999-07-06 | 2001-11-01 | 윤종용 | 반도체 패키지 및 그의 제조 방법 |
TW415056B (en) * | 1999-08-05 | 2000-12-11 | Siliconware Precision Industries Co Ltd | Multi-chip packaging structure |
KR20010027266A (ko) * | 1999-09-13 | 2001-04-06 | 윤종용 | 적층 패키지 |
JP2001085604A (ja) * | 1999-09-14 | 2001-03-30 | Toshiba Corp | 半導体装置 |
US6322903B1 (en) | 1999-12-06 | 2001-11-27 | Tru-Si Technologies, Inc. | Package of integrated circuits and vertical integration |
US6376904B1 (en) * | 1999-12-23 | 2002-04-23 | Rambus Inc. | Redistributed bond pads in stacked integrated circuit die package |
KR20010060875A (ko) * | 1999-12-28 | 2001-07-07 | 윤종용 | 듀얼 다이 패키지 |
US6605875B2 (en) * | 1999-12-30 | 2003-08-12 | Intel Corporation | Integrated circuit die having bond pads near adjacent sides to allow stacking of dice without regard to dice size |
KR100639556B1 (ko) * | 2000-01-06 | 2006-10-31 | 삼성전자주식회사 | 칩 스케일 적층 패키지와 그 제조 방법 |
US6344401B1 (en) | 2000-03-09 | 2002-02-05 | Atmel Corporation | Method of forming a stacked-die integrated circuit chip package on a water level |
DE10023823A1 (de) * | 2000-05-15 | 2001-12-06 | Infineon Technologies Ag | Multichip-Gehäuse |
KR100379600B1 (ko) | 2000-08-14 | 2003-04-10 | 삼성전자주식회사 | 듀얼 칩 패키지의 제조 방법 |
US7273769B1 (en) * | 2000-08-16 | 2007-09-25 | Micron Technology, Inc. | Method and apparatus for removing encapsulating material from a packaged microelectronic device |
US20020043709A1 (en) * | 2000-10-13 | 2002-04-18 | Yeh Nai Hua | Stackable integrated circuit |
US6451626B1 (en) | 2001-07-27 | 2002-09-17 | Charles W.C. Lin | Three-dimensional stacked semiconductor package |
US20030134451A1 (en) * | 2002-01-14 | 2003-07-17 | Picta Technology, Inc. | Structure and process for packaging back-to-back chips |
US6472736B1 (en) * | 2002-03-13 | 2002-10-29 | Kingpak Technology Inc. | Stacked structure for memory chips |
KR100460063B1 (ko) * | 2002-05-03 | 2004-12-04 | 주식회사 하이닉스반도체 | 센터 패드 칩 적층 볼 그리드 어레이 패키지 및 그 제조방법 |
-
2001
- 2001-12-29 KR KR10-2001-0088327A patent/KR100480909B1/ko not_active IP Right Cessation
-
2002
- 2002-12-10 TW TW091135655A patent/TWI304236B/zh not_active IP Right Cessation
- 2002-12-11 DE DE10257707A patent/DE10257707B4/de not_active Expired - Fee Related
- 2002-12-11 US US10/316,647 patent/US6818474B2/en not_active Expired - Fee Related
- 2002-12-19 CN CNB021578087A patent/CN1188906C/zh not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
TW200410346A (en) | 2004-06-16 |
TWI304236B (en) | 2008-12-11 |
KR100480909B1 (ko) | 2005-04-07 |
DE10257707A1 (de) | 2005-01-13 |
CN1430251A (zh) | 2003-07-16 |
KR20030059464A (ko) | 2003-07-10 |
DE10257707B4 (de) | 2010-04-08 |
US6818474B2 (en) | 2004-11-16 |
US20030124766A1 (en) | 2003-07-03 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN1188906C (zh) | 层叠芯片封装件的制造方法 | |
CN1151554C (zh) | 半导体器件、其制造方法以及组合型半导体器件 | |
US7321164B2 (en) | Stack structure with semiconductor chip embedded in carrier | |
KR101842093B1 (ko) | 엇갈린 다이 및 와이어 본딩을 포함하는 다이 스택 배열을 갖는 반도체 디바이스 | |
US8283767B1 (en) | Dual laminate package structure with embedded elements | |
CN1065662C (zh) | 半导体芯片封装及其制造方法 | |
US20080174030A1 (en) | Multichip stacking structure | |
US20090321950A1 (en) | Stacked semiconductor package with localized cavities for wire bonding | |
CN101060117A (zh) | 芯片堆叠结构以及可制成芯片堆叠结构的晶圆结构 | |
US6963135B2 (en) | Semiconductor package for memory chips | |
US20080179726A1 (en) | Multi-chip semiconductor package and method for fabricating the same | |
US20220199582A1 (en) | Stacked die package including a multi-contact interconnect | |
CN115995440A (zh) | 半导体封装结构及其制造方法 | |
KR20110055985A (ko) | 스택 패키지 | |
KR20010063236A (ko) | 적층 패키지와 그 제조 방법 | |
CN112908984A (zh) | 一种带有散热片的ssd堆叠封装结构及其制作方法 | |
CN113707637A (zh) | 包含垂直引线键合体的半导体装置 | |
KR20170016551A (ko) | 반도체 패키지 | |
KR100437821B1 (ko) | 반도체 패키지 및 그 제조방법 | |
CN2684375Y (zh) | 芯片封装结构 | |
KR100451510B1 (ko) | 적층 칩 패키지의 제조 방법 | |
KR100223125B1 (ko) | 칩 온 칩 구조를 갖는 적층 칩 패키지 | |
KR100480908B1 (ko) | 적층 칩 패키지의 제조 방법 | |
JPS63204635A (ja) | メモリ−モジユ−ル | |
CN2640038Y (zh) | 芯片封装结构 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
C14 | Grant of patent or utility model | ||
GR01 | Patent grant | ||
C17 | Cessation of patent right | ||
CF01 | Termination of patent right due to non-payment of annual fee |
Granted publication date: 20050209 Termination date: 20131219 |