CA2489827A1 - Nanotube permeable base transistor and method of making same - Google Patents

Nanotube permeable base transistor and method of making same Download PDF

Info

Publication number
CA2489827A1
CA2489827A1 CA002489827A CA2489827A CA2489827A1 CA 2489827 A1 CA2489827 A1 CA 2489827A1 CA 002489827 A CA002489827 A CA 002489827A CA 2489827 A CA2489827 A CA 2489827A CA 2489827 A1 CA2489827 A1 CA 2489827A1
Authority
CA
Canada
Prior art keywords
nanotube
nanotubes
base
layer
base layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
CA002489827A
Other languages
French (fr)
Inventor
Bernhard Vogeli
Thomas Rueckes
Brent M. Segal
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Nantero Inc
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US10/175,586 external-priority patent/US6759693B2/en
Priority claimed from US10/174,889 external-priority patent/US6774052B2/en
Application filed by Individual filed Critical Individual
Publication of CA2489827A1 publication Critical patent/CA2489827A1/en
Abandoned legal-status Critical Current

Links

Classifications

    • BPERFORMING OPERATIONS; TRANSPORTING
    • B82NANOTECHNOLOGY
    • B82YSPECIFIC USES OR APPLICATIONS OF NANOSTRUCTURES; MEASUREMENT OR ANALYSIS OF NANOSTRUCTURES; MANUFACTURE OR TREATMENT OF NANOSTRUCTURES
    • B82Y10/00Nanotechnology for information processing, storage or transmission, e.g. quantum computing or single electron logic
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/7722Field effect transistors using static field induced regions, e.g. SIT, PBT
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10KORGANIC ELECTRIC SOLID-STATE DEVICES
    • H10K10/00Organic devices specially adapted for rectifying, amplifying, oscillating or switching; Organic capacitors or resistors having a potential-jump barrier or a surface barrier
    • H10K10/20Organic diodes
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10KORGANIC ELECTRIC SOLID-STATE DEVICES
    • H10K10/00Organic devices specially adapted for rectifying, amplifying, oscillating or switching; Organic capacitors or resistors having a potential-jump barrier or a surface barrier
    • H10K10/40Organic transistors
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10KORGANIC ELECTRIC SOLID-STATE DEVICES
    • H10K85/00Organic materials used in the body or electrodes of devices covered by this subclass
    • H10K85/20Carbon compounds, e.g. carbon nanotubes or fullerenes
    • H10K85/221Carbon nanotubes

Abstract

A permeable base transistor (PBT) having a base layer (112) including metallic nanotubes (110) embedded in a semiconductor crystal material is disclosed. The nanotube base layer separates emitter (104E) and collector (104C) layers of the semiconductor material. A method of making a permeable base transistor (PBT) is disclosed. According to the method, a semiconductor substrate is provided, a base layer is provided on the substrate, and a semiconductor layer is grown over the base layer. The base layer includes metallic nanotubes, which may be grown or deposited on the semiconductor substrate. The nanotube base layer separates emitter and collector layers of semiconductor material.

Description

NANOTUBE PERMEABLE BASE TRANSISTOR AND METHOD OF
MAKING SAME
Background I. Technical Field ' The invention relates to permeable base transistors.
2. Discussion of Related Art Permeable base transistors (PBTs) offer advantages in speed and packing density over conventional field effect transistors (FETs) (Wernersson et al., Mat. Sci.
& End. B 51:76-80 (1998); Nilsson et al., Solid State Elec. 42:297-305 (1998)). In typical PBT technologies, a metallic base layer is overlaid onto a single crystal semiconductor substrate (emitter/collector) to form a Schottky barrier (e.g., U.S. Pat.
No. 4,378,629). A second epitaxial semiconductor layer is overgrown on the base layer (second collector/emitter). The base layer is patterned with openings so that current can flow from emitter to collector only when a voltage is applied to the base Layer. A variety of metals, such as tungsten and metal silicides (e.g., WSi2, NiSi2 and CoSi2) have been used as materials for the base layer (von Kanel, Mat. Sci.
Rep.
8:193-269 (1992); Zaring et al., Rep. Pro reg ss Phys. 56:1397-1467 (1993);
Pisch et al., J. App. Phys. 80:2742-2748 (1996)). These PBTs were predicted to have high gains at very high frequencies (200 GHz), which were not achievable with conventional FET technologies. However, problems such as poisoning of PBT
semiconductor structures by metal electromigration, insufficient heat dissipation, and complexity'of epitaxial overgrowth to form embedded metal base layers have prevented mass fabrication of PBTs (Hsu et al., J. Anp. Phys. 69:4282-4285;
Miyao et al., J. Cryst. Growth 111:957-960 (1991}).
Therefore, a need exists for new PBTs that provide the predicted improvements in speed, packing density, and high frequency performance over FETs, SUBSTITUTE SHEET (RULE 26) without suffering from the drawbacks associated with the metal base layers of traditional PBTs.
Summary The invention provides a permeable base transistor (PBT) having a base layer that includes nanotubes. One aspect of the invention provides a permeable base transistor having a semiconductor emitter, a semiconductor collector, and a base in contact with the emitter and collector. The base includes metallic nanotubes.
In at least some embodiments, the base includes an aggregate of carbon nanotube segments. Carbon nanotube segments contact other carbon nanotube segments to define a plurality of conductive pathways. In certain embodiments, the nanotubes include single-walled carbon nanotubes. In particular embodiments, the base includes a monolayer of nanotubes. In some embodiments, the base includes a patterned layer of nanotubes. In certain embodiments, the PBT also has an ohmic contact in communication with the emitter. In particular embodiments, the PBT also has an ohmic contact in communication with the collector.
The invention provides a method of making a permeable base transistor (PBT) having a base layer that includes nanotubes. One aspect of the invention provides a method of making a permeable base transistor. According to the method, a semiconductor substrate is provided, a base layer is provided on the substrate, and a semiconductor layer is grown over the base layer. The base layer includes metallic nanotubes.
In some embodiments, the base layer is formed by growing a carbon nanotube fabric on the substrate using a catalyst. In certain embodiments, the catalyst is a gas-phase catalyst. In particular embodiments, the catalyst is a metallic gas-phase catalyst. In other embodiments, the base layer is formed by depositing a solution or suspension of nanotubes on the substrate. In certain embodiments, the solution or suspension is deposited by spin-coating. In particular embodiments, the solution or suspension is deposited by dipping the substrate into the solution or suspension. In still other embodiments, the base layer is formed by spraying an aerosol having nanotubes onto a surface of the substrate.
In some embodiments of the method, the base layer is patterned. In certain embodiments, an ohmic contact is provided in communication with the substrate.
In particular embodiments, an ohmic contact is provided in communication with the semiconductor layer. In particular embodiments, the nanotubes include single-walled carbon nanotubes. In certain embodiments, the base layer includes a monolayer of carbon nanotubes.
Brief Description of the Drawing In the Drawing, Figures lA-D illustrate permeable base transistor devices according to certain embodiments of the invention;
Figures ZA-B illustrate nanotube fabrics of different densities used to make certain embodiments of the invention; and Figures 3-4. illustrate acts of making transistor devices according to certain embodiments of the invention.
Detailed Description Certain embodiments of the invention provide a permeable base transistor (PBT) having a base layer including metallic nanotubes or metallic nanotube fabric embedded in a semiconductor crystal material. The metallic nanotube base layer separates emitter and collector layers of the semiconductor material. A
Schottky barrier is created between the nanotube layer and each of the emitter and collector semiconductor layers. The metallic nanotube layer includes metallic nanotube species, and may also include some semiconducting nanotubes. In specific embodiments, the metallic nanotubes and semiconducting nanotubes are carbon nanotubes. In particular embodiments, the nanotube layer is a horizontal monolayer of single-walled carbon nanotubes. Nanotube layers can be thinner (e.g., about 1 nm) than traditional PBT metallic base films, while retaining low resistance and impedance. Nanotube base layers exhibit effective heat dissipation, due to the high thermal conductivity of the nanotubes.
In particular embodiments, PBTs of the invention are made by providing a semiconductor substrate, providing a nanotube layer on the substrate, and growing an epitaxial semiconductor layer over the nanotube layer. Epitaxial semiconductor growth over the nanotube layer can occur because nanotubes occupy only a small surface area of the underlying semiconductor substrate. Since the diameter of a nanotube is only about 1.5 nm, less perturbation of the epitaxial growth layer is caused by a nanotube layer than by a transition metal base layer such as cobalt, nickel, or tungsten. The porous nature of the nanotube layer allows for self sealing epitaxial overgrowth by the semiconductor, without generating the defects associated with epitaxial growth over a traditional metallic trace. Further, ultra-small patterning of conductive base "fingers" is not required for nanotube base layers as it is for standard metallic base layers, because the nanotube fabric resembles a spider web, inherently containing openings between nanotube segments.
Figures lA-D illustrate nanotube permeable base transistors (NPBTs) according to certain embodiments of the invention. Each NPBT includes an emitter 104E, a base, and a collector 104C. In certain embodiments, as shown in Figure 1A, the base is a metallic base layer including a carbon nanotube film 102. The thickness of the base layer corresponds to the height of a nanotube matte, which is typically about 1 nm or greater. The nanotube base layer 102 is embedded within a crystalline matrix 104C,E of semiconducting material. The semiconductor matrix 104C,E is divided by the nanotube base layer 102 into an semiconducting emitter layer and a semiconducting collector layer 104C. A Schottky barrier is generated between the nanotube base layer 102 and each of the emitter and collector layers 104E, 104C.
Figures lA-D are not drawn to scale. In certain embodiments, the thickness of each of the emitter and collector layers 104E, 1040 is between about 0.1 microns and about 2 microns. The emitter and collector layers 104E, 104C electrically communicate with ohmic contacts 106E, 106C. Figure 1B shows a side view of the NPBT
illustrated in Figure lA.
In certain embodiments, as shown in Figure 1C and its side view Figure 1D, the base is a metallic layer including a patterned carbon nanotube film 110.
The patterned film 110 has nanotube "fingers" or ribbons 112 separated by openings 114.
The patterned film 110 may be formed using standard lithographic techniques to define a pattern in a nanotube layer. Alternatively, the patterned film 110 is generated through controlled growth of nanotubes to create a grid of varying nanotube density.
Nanotube matter and fabrics, and methods of making and patterning the same, and of defining elements therefor, are described in co-pending U.S. patent applications entitled Nanotube Films and Articles (Ser. No. 10/128118, filed April 23, 2002) and Methods of Nanotube Films and Articles (Ser. No. 10/128117, filed April 23, 2002), which are assigned to the assignee of this application, and which are hereby incorporated by reference in their entirety. A nanotube fabric is an aggregate of nanotube segments in which nanotube segments contact other nanotube segments to define a plurality of conductive pathways.
Figures 2A-B illustrate nanotube fabrics having different porosities. The height of the nanotubes as measured by atomic force microscopy (AFM) is about 1-~
nm, which is typical for monolayered single-walled nanotube films. Figure 2A
depicts a higher density, less porous nanotube film in comparison to Figure 2B, which depicts a lower density, more porous film. The density of the nanotube matte is adjusted using nanotube growth techniques to provide smaller or larger openings between tubes. For example, the porosity of the nanotube fabric is regulated by maintaining a temperature between about 700°C and about 1000°C
during nanotube growth, and allowing nanotube growth to occur for between about 1 minute and about 1 hour. The nature and concentration of any catalyst used to promote nanotube growth, and the flow parameters of carbon precursor gas and carrier gas also affect the density of a resulting carbon nanotube matte.
Nanotube fabrics usually contain a mixture of both semiconductor and metallic nanotube species, depending on tube chirality (Yu, et al., J. Phys.
Chem. B
105:6831-6837 (2001); Erkoc et al., Int. J. Modern Phys. C,12:865-870 (2001)).
These semiconductor and metallic nanotube species are referred to herein as "semiconducting nanotubes" and "metallic nanotubes," respectively. In a PBT
device having a nanotube base layer, the metallic nanotubes form a Schottky contact, while the semiconducting nanotubes remain embedded as part of the epitaxial structure without contributing to the device characteristics or disturbing the functionality of the device. The porosity of the nanotube fabric is tuned to ensure that the entire nanotube layer acts as a metal trace. The nanotube layer preferably is dense enough that the carrier depletion zone generated around each metallic nanotube covers the surrounding semiconducting nanotubes. This way the Schottky barrier created by the metallic tubes interfacing with the semiconductor matrix extends around the PBT base layer.
Multiply-connected and redundant conductive paths defined by nanotube segments in the nanotube fabric ensure reliable electrical connection of all regions of the base layer. Redundancy in the nanotube fabric also reduces the detrimental effect of surface damage associated with the deposition of epitaxial layers, which can cause delays in base transition time (Hatzikonstantinidou et al., Phys. Scripta 54:226-229 (1994)). The inherently open nature of the nanotube fabric leaves ample lattice sites exposed in the underlying semiconductor to facilitate epitaxial overgrowth in PBT
fabrication.
Figure 3 illustrates a method of making NPBT devices according to certain embodiments of the invention. The structures in Figure 3 are shown in vertical cross-section. A first intermediate structure 300 is created or provided. In the illustrated embodiment, the structure 300 includes a semiconducting substrate having an ohmic contact 106C. In the illustrated embodiment, the semiconducting substrate provides a collector layer 104C formed of semiconductor material. However, in alternative embodiments the semiconducting substrate forms an emitter layer. One of skill in the art will understand that the particular nature of the semiconducting substrate, e.g., n-type or p-type semiconductor material, can be varied and is chosen based upon the structure desired.
A nanotube layer 102' is formed on an upper surface 302 of the substrate 104C to produce a second intermediate structure 304. Usually, the matted nanotube layer 102' is a non-woven fabric of single-walled nanotubes. However, certain alternative embodiments employ multi-walled nanotubes. In some embodiments, the nanotube film 102' is grown using a catalyst, which is applied to the upper surface 302 of the semiconductor substrate 1040. Sometimes, a catalyst metal containing iron (Fe), molybdenum (Mo), cobalt (Co), tungsten (W), or other metals, is applied to the surface 302 by spin-coating or other application techniques.
Alternatively, or in addition, the catalyst is provided in gaseous form in a chemical vapor deposition (CVD) process. For example, carbon nanotubes are grown using a gas phase metallic species such as ferrocene or other gas phase metallic species containing iron, molybdenum, tungsten, cobalt, or other transition metals. Parameters including, but not limited to, catalyst composition and concentration, temperature, pressure, surface preparation, and growth time are adjusted to control growth of the nanotube matte 102'. For example, control of such parameters allows for even distribution of nanotubes over the surface 302 to form a layer 102' that is primarily a monolayer of nanotubes adhered to one another via van der Waals' forces. Growth of one nanotube on top of another occurs infrequently due to the growth tendencies of the material. In some embodiments, the catalyst is patterned to promote nanotube growth in varying densities.
Alternatively to growing the nanotube film 102', a film 102' of pre-grown nanotubes is deposited on the surface 302 of the semiconductor substrate 104C.
In some embodiments, nanotubes are dissolved or suspended in a liquid and spin-coated over the surface 302 to generate the nanotube film 102'. The film 102' is one or more nanotubes thick, depending on the spin profile and other process parameters.
Appropriate liquids for use in solutions or suspensions for spin-coating of nanotubes include, but are not limited to, dimethylformamide, n-methyl pyrollidinone, n-methyl formamide, orthodichlorobenzene, paradichlorobenzene, 1,2, dichloroetharie, alcohols, and water with appropriate surfactants, such as, for example, sodium dodecylsulfate or TRTTON X-100. The nanotube concentration and deposition parameters, such as surface functionalization, spin-coating speed, temperature, pH, and time, are adjusted to control deposition of monolayers or multilayers of nanotubes as desired. In other embodiments, the nanotube film 102' is deposited by dipping the surface 302 of the semiconductor structure 300 into a solution or suspension of nanotubes. In still other embodiments, the nanotube film 102' is formed by spraying pre-formed nanotubes in the form of an aerosol onto the surface 302 of the semiconductor structure 300.
The NPBT structure 306 is created by growing an epitaxial semiconductor layer over the nanotube film 102'. In the illustrated embodiment, this epitaxial semiconductor layer serves as an emitter layer 104E, but in alternative embodiments this epitaxial layer serves as a collector layer. Since the nanotube layer 102' is porous, the epitaxial layer 104E grows not only over the nanotube base layer 102', but also between nanotubes of the layer 102', thereby generating a fully embedded nanotube film 102 that creates only slight perturbations in the epitaxial nature of the upper semiconductor layer 104E with respect to the semiconductor substrate 104C. In the illustrated embodiment, the epitaxial layer 104E is interfaced to a second ohmic contact 106E. One of skill in the art will understand that ohmic contacts to the PBT
are provided as necessary to afford desired connections within and between devices.
In another embodiment, as shown in Figure 4, an intermediate structure 304 is generated as described above. The structures in Figure 4 are shown in vertical cross-section. A photoresist is applied to the nanotube layer 102' and patterned to define ribbons or fingers in the matted layer of nanotubes 102'. The photoresist is removed to form a third intermediate structure 400 having a patterned nanotube film 110' made up of ribbons 112' of non-woven nanotube fabric lying on planar surface 302.
An epitaxial semiconductor layer is grown over the patterned nanotube film 110'.
In NPBT 402, this epitaxial semiconductor layer is shown as an emitter layer 104E, but in alternative embodiments this epitaxial layer serves as a collector layer.
Since the nanotube layer 110' is porous and extremely thin (e.g., about 1 nm), the epitaxial layer 104E grows not only over the nanotube base layer 110' but also between nanotubes, generating a fully embedded patterned nanotube film 110, which creates only slight perturbations in the epitaxial nature of the upper semiconductor layer 104E
with respect to the semiconductor substrate 1040. In the illustrated embodiment, the layer 104E is interfaced to a second ohmic contact 106E. One of skill in the art will understand that ohmic contacts to the PBT are provided as necessary to afford desired connections within and between devices.
Figures 1, 3, and 4 illustrate a transistor layout according to certain embodiments of the invention, having ohmic contacts 106E, 106C above the emitter layer 104E and below the collector layer 1040. However, one of skill in the art will appreciate that various configurations for transistors are known, e.g., well-based, trench-based, and vertical stacking, all of which are applicable to PBTs according to various embodiments of the invention.
It will be further appreciated that the scope of the present invention is not limited to the above-described embodiments but rather is defined by the appended claims, and that these claims will encompass modifications of and improvements to what has been described.
What is claimed is:

Claims (20)

1. A permeable base transistor comprising:
(a) a semiconductor emitter;
(b) a semiconductor collector; and (c) a base in contact with the emitter and collector, wherein the base includes metallic nanotubes.
2. The transistor of claim 1, wherein the base includes an aggregate of carbon nanotube segments wherein carbon nanotube segments contact other carbon nanotube segments to define a plurality of conductive pathways.
3. The transistor of claim 1, wherein the nanotubes include single-walled carbon nanotubes.
4. The transistor of claim 1, wherein the base includes a monolayer of carbon nanotubes.
5. The transistor of claim 1, wherein the base includes a patterned layer of carbon nanotubes.
6. The transistor of claim 1, further comprising an ohmic contact in communication with the emitter.
7. The transistor of claim 1, further comprising an ohmic contact in communication with the collector.
8. A method of making a permeable base transistor comprising:
(a) providing a semiconductor substrate;
(b) providing a base layer on the substrate, wherein the base layer includes metallic nanotubes; and (c) growing a semiconductor layer over the base layer.
9. The method of claim 8, wherein the base layer is formed by growing a carbon nanotube fabric on the substrate using a catalyst.
10. The method of claim 9, wherein the catalyst is a gas-phase catalyst.
11. The method of claim10, wherein the catalyst is a metallic gas-phase catalyst.
12. The method of claim 8, wherein the base layer is formed by depositing a solution or suspension of nanotubes on the substrate.
13. The method of claim 12, wherein the solution or suspension is deposited by spin-coating.
14. The method of claim 12, wherein the solution or suspension is deposited by dipping the substrate into the solution or suspension.
15. The method of claim 8, wherein the base layer is formed by spraying an aerosol having nanotubes onto a surface of the substrate.
16. The method of claim 8, further comprising patterning the base layer.
17. The method of claim 8, further comprising providing an ohmic contact in communication with the substrate.
18. The method of claim 8, further comprising providing an ohmic contact in communication with the semiconductor layer.
19. The method of claim 8, wherein the nanotubes include single-walled carbon nanotubes.
20. The method of claim 8, wherein the base layer includes a monolayer of carbon nanotubes.
CA002489827A 2002-06-19 2003-06-17 Nanotube permeable base transistor and method of making same Abandoned CA2489827A1 (en)

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
US10/175,586 US6759693B2 (en) 2002-06-19 2002-06-19 Nanotube permeable base transistor
US10/175,586 2002-06-19
US10/174,889 2002-06-19
US10/174,889 US6774052B2 (en) 2002-06-19 2002-06-19 Method of making nanotube permeable base transistor
PCT/US2003/019144 WO2004001860A1 (en) 2002-06-19 2003-06-17 Nanotube permeable base transistor and method of making same

Publications (1)

Publication Number Publication Date
CA2489827A1 true CA2489827A1 (en) 2003-12-31

Family

ID=30002640

Family Applications (1)

Application Number Title Priority Date Filing Date
CA002489827A Abandoned CA2489827A1 (en) 2002-06-19 2003-06-17 Nanotube permeable base transistor and method of making same

Country Status (4)

Country Link
EP (1) EP1537605A4 (en)
AU (1) AU2003248713A1 (en)
CA (1) CA2489827A1 (en)
WO (1) WO2004001860A1 (en)

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2008054364A2 (en) * 2005-09-06 2008-05-08 Nantero, Inc. Carbon nanotubes for the selective transfer of heat from electronics
WO2007089322A2 (en) * 2005-11-23 2007-08-09 William Marsh Rice University PREPARATION OF THIN FILM TRANSISTORS (TFTs) OR RADIO FREQUENCY IDENTIFICATION (RFID) TAGS OR OTHER PRINTABLE ELECTRONICS USING INK-JET PRINTER AND CARBON NANOTUBE INKS

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4378629A (en) * 1979-08-10 1983-04-05 Massachusetts Institute Of Technology Semiconductor embedded layer technology including permeable base transistor, fabrication method
KR100277881B1 (en) * 1998-06-16 2001-02-01 김영환 Transistor
DE60044972D1 (en) * 1999-07-02 2010-10-28 Harvard College NANOSCOPIC WIRE CONTAINING ARRANGEMENT, LOGISC
US6325909B1 (en) * 1999-09-24 2001-12-04 The Governing Council Of The University Of Toronto Method of growth of branched carbon nanotubes and devices produced from the branched nanotubes
US6835591B2 (en) 2001-07-25 2004-12-28 Nantero, Inc. Methods of nanotube films and articles
US6706402B2 (en) 2001-07-25 2004-03-16 Nantero, Inc. Nanotube films and articles

Also Published As

Publication number Publication date
AU2003248713A1 (en) 2004-01-06
WO2004001860A1 (en) 2003-12-31
EP1537605A1 (en) 2005-06-08
EP1537605A4 (en) 2008-03-05

Similar Documents

Publication Publication Date Title
US6774052B2 (en) Method of making nanotube permeable base transistor
US6759693B2 (en) Nanotube permeable base transistor
Franklin et al. Integration of suspended carbon nanotube arrays into electronic devices and electromechanical systems
US6764874B1 (en) Method for chemical vapor deposition of single walled carbon nanotubes
US7736741B2 (en) Single-wall carbon nanotube heterojunction
Wang et al. Room-temperature molecular-resolution characterization of self-assembled organic monolayers on epitaxial graphene
Dai et al. Controlled chemical routes to nanotube architectures, physics, and devices
EP2586744B1 (en) Nanostructure and precursor formation on conducting substrate
US8115187B2 (en) Triodes using nanofabric articles and methods of making the same
KR20020015795A (en) Parallel and selective growth method of carbon nanotubes on the substrates for electronic-spintronic device applications
US20090035908A1 (en) Process for fabricating a nanowire-based vertical transistor structure
JP4974263B2 (en) Manufacturing method of semiconductor device
CN101189372B (en) Controlled growth of a nanostructure on a substrate, and electron emission devices based on the same
JP4984498B2 (en) Functional element and manufacturing method thereof
Ohno et al. Position-controlled carbon nanotube field-effect transistors fabricated by chemical vapor deposition using patterned metal catalyst
Jeon et al. Enhanced sensing of gas molecules by a 99.9% semiconducting carbon nanotube-based field-effect transistor sensor
JP3963686B2 (en) Carbon nanotube gate high electron mobility transistor and manufacturing method thereof
KR20020001259A (en) Vertical nano-size transistor using carbon nanotubes and manufacturing method thereof
Koohsorkhi et al. Fabrication of self-defined gated field emission devices on silicon substrates using PECVD-grown carbon nano-tubes
CN101133190A (en) Producing a stable catalyst for nanotube growth
JP2009032819A (en) Manufacturing method of electronic-device, and electronic device using the method
CA2489827A1 (en) Nanotube permeable base transistor and method of making same
Amlani et al. Field-effect and single-electron transistors based on single-walled carbon nanotubes catalyzed by Al/Ni thin films
Choi et al. High-performance carbon nanotube network transistors fabricated using a hole punching technique
US8212234B2 (en) Method of fabricating nanosized filamentary carbon devices over a relatively large-area

Legal Events

Date Code Title Description
EEER Examination request
FZDE Discontinued

Effective date: 20130219