CA2310909C - Packet switching apparatus and method in data network - Google Patents

Packet switching apparatus and method in data network Download PDF

Info

Publication number
CA2310909C
CA2310909C CA002310909A CA2310909A CA2310909C CA 2310909 C CA2310909 C CA 2310909C CA 002310909 A CA002310909 A CA 002310909A CA 2310909 A CA2310909 A CA 2310909A CA 2310909 C CA2310909 C CA 2310909C
Authority
CA
Canada
Prior art keywords
packet
transmission
port
reception control
information
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
CA002310909A
Other languages
French (fr)
Other versions
CA2310909A1 (en
Inventor
Jinoo Joung
Kyung-Il Woo
Ki-Jong Doh
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Samsung Electronics Co Ltd
Original Assignee
Samsung Electronics Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Samsung Electronics Co Ltd filed Critical Samsung Electronics Co Ltd
Publication of CA2310909A1 publication Critical patent/CA2310909A1/en
Application granted granted Critical
Publication of CA2310909C publication Critical patent/CA2310909C/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L49/00Packet switching elements
    • H04L49/10Packet switching elements characterised by the switching fabric construction
    • H04L49/104Asynchronous transfer mode [ATM] switching fabrics
    • H04L49/105ATM switching elements
    • H04L49/107ATM switching elements using shared medium
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04QSELECTING
    • H04Q11/00Selecting arrangements for multiplex systems
    • H04Q11/04Selecting arrangements for multiplex systems for time-division multiplexing
    • H04Q11/0428Integrated services digital network, i.e. systems for transmission of different types of digitised signals, e.g. speech, data, telecentral, television signals
    • H04Q11/0478Provisions for broadband connections
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L12/00Data switching networks
    • H04L12/54Store-and-forward switching systems 
    • H04L12/56Packet switching systems
    • H04L12/5601Transfer mode dependent, e.g. ATM
    • H04L2012/5678Traffic aspects, e.g. arbitration, load balancing, smoothing, buffer management
    • H04L2012/5679Arbitration or scheduling

Abstract

Disclosed is a packet switching apparatus in a data network including a plurality of ports for taking charge of an input/output of packet transmission/reception commands and data packets, a plurality of transmission/reception control sections for accessing information resources classified into groups in response to the packet transmission/reception commands, and storing the corresponding data packets in a packet memory or transmitting the corresponding data packets stored in the packet memory to the corresponding ports, a plurality of the information resources for storing in groups information required for packet switching, and providing the information stored therein to the transmission/reception control sections, and a plurality of information resource schedulers, connected to the respective information resources, for scheduling accesses of the transmission/reception control sections.

Description

BACKGROUND OF THE INVENTION
P8904/ST(60235/1999) The present invention relates to a packet switching system in a data network, and more particularly to an apparatus and method of switching packets in parallel.
In all kinds of networks excluding a point-to-point network, a device for data collection and distribution exists. A switch and a router are the best examples thereof. Generally, the device has at least two ports. The device receives data through the ports, performs a necessary data-process, and then outputs the processed data through one or more ports. During these processes, congestion definitely occurs, and this causes latency of data transmission to occur. The best important one among various reasons of congestion occurrence will be the time required for the data processing.
The conventional packet processing method in a packet switching system is as follows: First, a certain port receives a data packet at step l, and a first-in first-out (FIFO) section temporarily stores the input data packet at step 2. The input data packet is waiting for while the previously inputted data packets are processed at step P8904/ST(60235/1999) 3. A data packet processing section performs a necessary process with respect to the input data packet stored in the FIFO at step 4. At this time, the data processing requires a complicated decision process, and such a decision requires an information transfer between a decision maker, i.e., a controller, and an information resource.
After the completion of the packet processing, the data packet processing section checks whether other packets previously processed exist on the corresponding output port at step 5. If the previously processed packet exists, the data packet processing section stores the processed packet in a buffer at step 6.
Thereafter, if the previously processed packets are all outputted, the data packet processing section transmits the processed packet stored in the buffer to the output port at step 7.
According to the conventional data packet processing method, since a single data packet processing section controls a plurality of ports, and processes only one packet at a time, it can be easily implemented with a simple construction.
However, in the event that the number of input packets becomes greater in comparison to the data processing time (actually, most packet switches and routers have this characteristic), a data line is actually in an idle state, i.e., data is not transmitted through the data line, but the delay of the packet processing occurs in the data packet processing section. Especially, data loss may occur in a severe case.
Meanwhile, two elements may be considered in the packet processing. That is, a control section for controlling and judging the whole processing procedure, and an information resource for storing and providing information required for the judgement of the control section. In most cases, the information resource is in the form of a register and a memory. At this time, the reason why the conventional P8904/ST(60235/1999) packet data processing method processes only one packet at a time in the packet switching system is that the resource is implemented by a single memory.
Accordingly, in order to solve the problems involved in the related art and to provide a rapid packet processing, information to be stored in the resource should be classified into groups, so that the respective information groups are stored in different resources, and a plurality of transmission/reception control sections (more than the number of resources for the respective groups) should be allocated to reduce the processing overhead with respect to the input data packets. Also, the transmission/reception control sections may be allocated for the respective ports.
The transmission/reception control sections can reduce the control overhead and rapidly process the packets by simultaneously accessing the information resources for the respective groups.
Meanwhile, the transmission/reception control sections should be able to share the information resources. Accordingly, an arbiter or a scheduler should make the respective transmission/reception control section access one resource at a time.
In case that the transmission/reception control sections access a specified information resource excessively, the access load should be maintained to be balanced by readjusting the groups again.
FIG. 1 shows the construction of one embodiment of the conventional packet switching apparatus. Referring to FIG. 1, a host 100 controls the whole operation of the packet switching apparatus. The host 100 takes charge of the uppermost layer, and performs a command inputted to the packet switching apparatus. A first MAC
port 110 to n-th MAC port 1n0 can be connected to another packet switching apparatus, router, or PC, and perform a standard MAC-control to output data packet P8904/ST(60235/1999) transmission/reception commands to a transmission/reception control section 120. A
data switching section 130 determines paths of data and control signals among the host 100, the first MAC port 110 to n-th MAC port 1n0, and a packet memory 150 under the control of the transmission/reception control section 120. The data switching section 130 may be implemented by a multiplexer/demultiplexer.
A search memory 140 stores information for judging an output MAC port corresponding to a destination address of the received packet, and thus enables a registered MAC address to be found out. A packet memory 150 is provided with a plurality of information resources such as an address table 152, port table 154, and packet descriptor 156. The packet memory 150 stores the input data packets.
The address table 152 stores information on the MAC address, and the port table stores status information, enable information, and information on completion of the receiving operation. The packet descriptor 156 stores information on the respective packets (for example, packet connection information) stored in the packet memory 150.
The transmission/reception control section 120 controls the transmission/
reception of packets inputted/outputted through the first MAC port 110 to n-th MAC
port 1n0 in accordance with the packet transmission/reception command.
Specifically, the transmission/ reception control section 120 temporarily stores the received data packet, checks whether the destination address of a header of the received packet is a registered address by accessing the search memory 140, and finds out in what position of the address table 152 the registered MAC address information is stored. Then, the transmission/reception control section 120 determines the MAC port to which the received packet is outputted.
P8904/ST(60235/1999) Also, the transmission/reception control section 120 stores the received data packet in the packet memory 150 by accessing the address table 152, port table 154, and packet descriptor 156. During the packet transmission, the transmission/reception control section 120 transmits the data packet stored in the packet memory 150 through the corresponding output port by accessing the address table 152, port table 154, and packet descriptor 156.
FIG. 2 shows the construction of another embodiment of the conventional packet switching apparatus. Referring to FIG. 2, a bus interface 212 receives a data packet from a host bus 210, and outputs the data packet to a first MAC port 211 to n-th MAC port 21n. Also, the bus interface 212 outputs to the host bus 210 the data packet transmitted from the MAC ports. The first MAC port 211 to n-th MAC port 21n perform a standard MAC-control, and outputs a data packet transmission/reception command to the transmission/reception control section 120.
A MAC port interface 238 serves as an interface between the respective MAC
ports and the transmission/reception control section 228. The MAC port interface 238 is provided with a transmission/reception FIFO for each MAC port, and temporarily stores the sub packets.
A multiplexer 224 selects the corresponding data packet among the data packets for the respective ports outputted from the MAC port interface 238, and outputs the corresponding data packet to the transmission/reception control section 228. A demultiplexer 226 demultiplexes the data packet outputted from the transmission/reception control section 228, and outputs the demultiplexed data packets to the corresponding ports.
A search memory 236 stores information for judging an output MAC port P8904/ST(60235/1999) corresponding to a destination address of the received packet. A packet memory is provided with a plurality of information resources such as an address table, port table, and packet descriptor. The packet memory 234 stores the input data packets.
The transmission/reception control section 228 controls the transmission/
reception of the packets inputted/outputted through the first MAC port 210 to n-th MAC port 21n in accordance with the packet transmission/reception command.
Specifically, the transmission/reception control section 228 temporarily stores the received data packet, checks whether the destination address of a header of the received packet is a registered address by accessing the search memory 236, and finds out in what position of the address table (not illustrated) in the packet memory 234 the registered MAC address information is stored. Then, the transmission/reception control section 238 determines the MAC port to which the received packet is outputted.
Also, the transmission/reception control section 228 stores the received data packet in the packet memory 234 by accessing the address table, port table, and packet descriptor (not illustrated) provided in the packet memory 234. During the packet transmission, the transmission/reception control section 228 transmits the data packet stored in the packet memory 234 through the corresponding output port by accessing the address table, port table, and packet descriptor.
As shown in FIGs. 1 and 2, according to the conventional packet switching apparatus, since a single transmission/reception control section receives the data packet transmission/reception commands from a plurality of ports, and various kinds of information resources such as the address table, port table, etc., are stored in a single packet memory, it can be known that only one packet was processed at a time.

P8904/ST(6023511999) Accordingly, the packet delay occurs during the data packet processing though the data line is actually in the idle state. For instance, if the transmission/reception control section is performing a command form a certain port, a packet from another port should wait for until the performing of the command is completed.
FIG. 3 is a status flowchart explaining the reception control in the conventional packet switching system. Referring to FIGS. l and 3, 'Rx Control' means a series of operations performed based on information obtained after a search operation of the transmission/reception control section 120. Specifically, FIG. 3 illustrates a series of control operations that the transmission/reception control section 120 receives the data packets from the first MAC port 110 to n-th MAC
port 1n0, and stores the received data packets in the packet memory 150. Also, FIG.
3 is a simplest state diagram except for the case of processing various errors, address mismatch, filtering, etc. At each state in FIG. 3, the time required for processing the packet of 64 bytes is indicated in case that the transmission/reception control section 120 operates at a frequency of 50MHz. As illustrated in FIG. 3, it can be known that a plurality of control states exist from an idle state 300 to a packet transmission (Xfer~kt) state 332 that the actual data packet is transmitted to the packet memory 150.
Table 1 as below represents the operations performed in the respective states during the reception control by the conventional packet switching method of FIG. 3.
Table 1 also represents which among the packet memory 150, address table 152, and port table 154 the transmission/reception control section 120 accesses through the data switching section 130 in the respective states, and especially the data processing time in the respective states when the transmission/reception control section operates at the frequency of 50MHz in case of receiving the packet of _g_ bytes.
Table 1 P8904/ST(60235/1999) State Operation Resource Time get Rx informationRead receive port table Port Table 420ns src lookup information Addr Table 300 Read address table(source ns addr) dst lookup Read address table(destinationAddr Table320 addr) ns get pkt count Read ATM port table packet Port Table40 counts ns may be skipped in Ethernet operation deQ EB Dequeue an empty buffer Port Table220 ns init desc Initialize packet descriptorPacket 200 mem ns get cur addr Determine addr at which to Port Table20 write data ns get pkt length Read various information Packet 60 from packet desc mem ns update src AT Update statistics in source Addr Table80 address table ns update dst AT Update statistics in destinationAddr Table120 address table ns Xfer pkt Transfer packet(subpacket) Packet mem 460 ns DeQ Rx Dequeue Rx Queue Port Table 40 ns EnQ Tx Enqueue Tx Queue Port Table 80 ns As shown in Table 1, it can 'be known that according to the conventional packet switching method, the transmission/reception control section 120 requires a lot of time for sending/receiving information by accessing the port table 154 and the address table 152, in addition to the time required for actually storing the data packets in the packet memory 150.
Also, during a receiving cycle, the respective time required by the respective P8904/ST(60235/1999) state for accessing the port table 154, address table 152, and packet memory 150 is summarized as follows: In the event that the conventional packet switching apparatus of FIG. 1 is actually implemented to operate at a frequency of 50MHz, and receives data packets of 64 bytes, the time required for accessing the port table 154 is 820nS in total, the time required for accessing the packet memory 150 is 720nS in total, and the time required for accessing the address table 152 is 820nS in total.
Accordingly, for instance, if transmission/reception control sections 120 are independently arranged for the first MAC port 110 to n-th MAC port 1n0, respectively, and port tables for the respective MAC ports are distributed among the respective transmission/reception control sections 120, the port table access time will be greatly reduced. In practice, the time required for the whole receive control cycle will be reduced to about 820nS (on the basis of the access time of the address table 152).
Also, if the address table 152 is separated from the packet memory 150, and the respective transmission/reception control sections simultaneously access the address table 152 and/or the packet memory 150, the transmission/reception control sections of the different ports will be able to access the address table 152 and the packet memory 150 simultaneously. Accordingly, the delay of packet transmission can be reduced, and an effective data transmission can be achieved.
Especially, if it is guaranteed that the address table 152 and the transmission/ reception control sections for the respective ports are built in the same chip, and the access of the address table 152 is of 32 bits or more, the time required for accessing the address table 152 will be below 820nS. Accordingly, in the whole receive control cycle, the bottleneck will be the time (720nS) required for accessing the packet memory.
In P8904/ST(60235/1999) other words, the time required for the receive control cycle will be reduced below 720nS.
Table 2 as below shows operations performed in the respective states in case that the conventional packet switching apparatus of FIG. 1 performs the transmission control.
Table 2 Idle Read Port Table Read pkt desc Pkt Xfer Update pkt desc Idle Port Table Packet desk Packet mem Pkt desc 220ns 300ns 540ns 160ns In Table 2, the following operation can be performed in a read port table state. The transmission/reception control section 120 reads the current transmission address pointer by accessing the port table 154. If the packet to be transmitted is a start of packet (SOP), the transmission/reception control section 120 initializes the transmission byte of the port table 154, and reads a packet data pointer by accessing the packet descriptor 156. If the packet to be transmitted corresponds to a multi-cast, it reads a mufti-cast data pointer.
Also, in Table 2, the following operation can be performed in the packet transmission (Xfer-pkt) state. The transmission/reception control section 120 reads the sub packet to be transmitted by accessing the packet memory 150. If the packet to be transmitted is a start of packet (SOP), the transmission/reception control section 120 dequeues a transmission buffer provided in the packet memory 150, and enqueues an empty buffer. Then, the transmission/reception control section 120 P8904/ST(60235/1999) decreases the current packet count. If the current packet count is '0', the transmission/reception control section 120 disables the corresponding port queue.
Meanwhile, in case that the packet switching apparatus of FIG. 1 performs the transmission control operation, the control overhead is not so big in comparison to the actual transmission operation of the data packet. However, if the control operation and the transmission operation are separated from each other in the same manner as in the receive control operation, the time required for processing the data packet can be reduced. For instance, if the packet descriptor 156 is provided in a transmission block of the respective port transmission/reception control section, the time required for the whole transmission cycle can be reduced.
FIG. 4 is a timing diagram illustrating the case that packets are sent and received between the MAC interface and the transmission/reception control section of the conventional packet switching apparatus of FIG. 2. In FIG. 2, the size of the respective packets being transmitted/received is 64 bytes, and thus one packet becomes the SOP as well as the EOP. Also, the operating frequency is SOMHz, and the clock frequency is 1/20nS.
The transmission/reception section 228 processes packets from a specified MAC port previously searched in the data receive state 424. In a search and transmission state 426, a search operation with respect to the packet to be processed next, for instance, outputted from another MAC port, not the above MAC port, and an operation of transmitting the packet to be presently transmitted to the corresponding MAC port are performed. If the search and transmitting state 426 is completed, the transmission/reception control section 228 enters into the transmitting state 428, and performs the packet transmission. Then, one cycle of the P8904/ST(60235/1999) packet processing terminates after the transmitting state 428 is completed. At this time, the period of the data receive state 424 is 2480nS, and the added period of the search and transmitting state and the transmitting state is 1520nS.
In FIG. 4, the receive (~) control overhead is given by [Equation 1]
(1- 320/2480) = 87%
Here, '2480' represents the period of the data receive state 424, and '320' means the time required for storing the actual receive data packet from the corresponding MAC port in the packet memory 150 by the transmission/reception control section 228.
Also, in FIG. 4, the transmission (Tx) control overhead is given by [Equation 2]
(1- 320/1520)=79%
Here, ' 1520' represents the added period of the search and transmitting state 426 and the transmitting state 428, and '320' means the time required for transmitting the actual transmission data packet from the packet memory 234 to the corresponding MAC port by the transmission/reception control section 228.
Also, in FIG. 4, the total control overhead is given by [Equation 3]
( 1-640/4000)=84%

P8904/ST(60235/1999) Here, '4000' represents the time for one cycle of the packet processing, and '640' means the time required for transmitting the actual data packet by accessing the packet memory 234 by the transmission/reception control section 228.
From Equation 3, it can be known that if the packet size of the conventional packet switching apparatus of FIG. 2 is 64 bytes, the control overhead is 84%.
Specifically, 84% of the time required for inputting, processing, and then outputting one data packet is used for the control operation, and the remaining 16% is used for the actual data transmission.
SUMMARY OF THE INVENTION
Accordingly, the present invention has been made in an effort to solve the problems occurring in the related art, and an object of the present invention is to provide an apparatus for performing a high-speed packet switching by reducing a control overhead in a data network.
It is another object of the present invention to provide an apparatus which can rapidly process packets with a control overhead reduced in a data network by classifying an information resource into groups, storing the groups in a plurality of different resources, and independently accessing the information resources by a plurality of transmission/reception control sections, respectively.
It is still another object of the present invention to provide an apparatus which can rapidly process packets with a control overhead reduced in a data network by classifying an information resource into groups, storing the groups in a plurality of different resources, and independently accessing the information resources by a ~

plurality of port transmission/reception control sections, respectively.
It is still another object of the present invention to provide an apparatus and method which can perform a high-:peed packet switching in a data network by classifying information resources required for packet switching such as a packet descriptor, port table, link memory, address table, etc., into groups, and accessing in parallel the information resources by scheduling operation~>
of a plurality of transmission/reception control sections.
In order to achieve the above objects, according to the present invention, there is provided a packet switching apparatus in a data network comprising: a plurality of ports for inputting and outputting packet transmission/rec:eption commands and data packets; a plurality of inf=ormation resources for storing in groups information required for packet switching and providing the information stored therein to a plurality of transmission/rec:eption control sections, said plurality of transmission/rec:eption control sections for accessing the information resources in response to the packet transmission/reception commands, and for storing the data packets in a packet memory and for transmitting the data packet stored in the packet memory to the plurality of ports; and a plurality of information resource schedulers connected respectively to the plurality of information resources for scheduling accesses of the transmission/reception control sections.
In another aspect of the present invention, there is provided a packet switching method in a data network, comprising the following steps: outputting access signals by at least one of a plurality of transmission/reception control sections corresponding to schedulers of information resources classified into groups to access the respective information resources; performing a scheduling by receiving an access reque~~t signal from the at least one of the plurality of transmission/reception control sections in the' schedulers of the respective information resources, so that:
the corresponding transmission/reception control section and the corresponding resources can be accessed according to the scheduled information; and storing received data packets or transmitting stored data packets of the at least one of the plurality of transmission/reception control sections with reference to they corresponding information resources if access paths are connected.
BRIEF DESCRIPTION OF THE DRAWINGS
The above objects and advantages of the present invention will become more apparent by describing in detail preferred embodiments thereof with reference to the attached drawings in which:
FIG. 1 is a block diagram of an embodiment of a conventional packet switching apparatus;
FIG. 2 is a block diagram of another embodiment of a conventional packet switching apparatus;
FIG. 3 is a flowchart illustrating the receive control state in a conventional packet switching apparatus;
FIG. 4 is a timing diagram illustrating the case that the packets are sent and received between a MAC
interface and a transmission/reception control section in the conventional packet switching apparatus of FIG. 2;

-15a-FIG. _'i is a block diagram of a packet switching apparatus in a data network according to a first embodiment:
of the present invention;
FIG. 6 is a block diagram of a packet switching apparatus in a data network according to a second embodiment of the present invention;
FIGS. 7A to 7C are flowcharts illustrating the whole receive control operation P8904/ST(60235/1999) of the packet switching apparatus according to an embodiment of the present inventi on;
FIG. 8 is a flowchart illustrating the whole transmission control operation of the packet switching apparatus according to an embodiment of the present invention;
FIG. 9 is a block diagram of the packet switching apparatus in a data network according to a third embodiment of the present invention;
FIG. 10 is a block diagram of the packet switching apparatus in a data network according to a fourth embodiment of the present invention; and FIG. 11 is a block diagram of the packet switching apparatus in a data network according to a fifth embodiment of the present invention.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
Reference will now be made in greater detail to the preferred embodiments of the present invention. In the following description of the present invention, a detailed description of known functions and configurations incorporated herein will be omitted when it may make the subject matter of the present invention rather unclear. Hereinafter, the present invention will now be explained with reference to the accompanying drawings.
FIG. 5 shows the packet switching apparatus in a data network according to the first embodiment of the present invention.
A first MAC port 512 to n-th MAC port 5n2 may be connected to different packet switching apparatuses, routers, or PCs, respectively. The first MAC
port 512 to n-th MAC port 5n2 perform the standard MAC control, and output the corresponding packet transmission/reception commands to a first port P8904/ST(60235/1999) transmission/reception control section 516 to n-th port transmission/reception control section Sn6 respectively connected thereto. Also, the MAC ports transmit the received data packets to the transmission/reception control sections respectively connected thereto, and output the data packets from the corresponding transmission/reception control sections to corresponding protocol control sections.
The protocol control sections may be provided in other packet switching apparatuses, routers, or PCs.
The first port transmission/reception control section 516 to n-th port transmission/reception control section Sn6 perform the packet transmission/
reception control in accordance with the packet transmission/reception commands outputted from the corresponding MAC ports.
A first data switching section 518 to n-th data switching section Sn8 provide paths of the data packets and control signals under the control of the corresponding port transmission/reception control sections. A first port table 514 to n-th port table Sn4 store port information on the corresponding MAC ports, and are arranged in distribution in the respective ports. The information on the respective MAC
ports are independent ones which are not required to be participated by other ports. In FIG. S, the first port table 514 to n-th port table Sn4 are connected to the corresponding port transmission/ reception control sections.
The information resources, which should be considered when the first port transmission/reception control section 516 to n-th port transmission/reception control section Sn6 perform the transmission/reception control of the packets with respect to the corresponding ports, are separated into groups. According to the embodiment of FIG. 5, the groups are the first port table 514 to n-th port table Sn4 P8904/ST(60235/1999) and the search memory 524, the address table 534, and the control queue manager 535 and the packet memory 544. The first port transmission/reception control section 516 to n-th port transmission/reception control section 5n6 store the received packets in the packet memory 150 or transmit the data packets stored in the packet memory 150 through the corresponding output ports by independently accessing the search memory 524, the address table 534, the control queue manager 535, and the packet memory 544. That is, in order to perform the packet reception/transmission control, the respective port transmission/reception control sections access four schedulers except for the respective port table among the separated information resources. The respective schedulers may use a Round-Robin system.
The search scheduler 520 enables the first port transmission/reception control section 516 to n-th port transmission/reception control section 5n6 to share the search memory 524. That is, the search scheduler 520 enables only one port transmission/reception control section to access the search memory 524 at a certain time point. In the same manner as the search scheduler 520, an address table scheduler 530 and a packet memory scheduler 540 also enables the first port transmission/reception control section 516 to n-th port transmission/
reception control section 5n6 to share the address table 534 and the packet memory 544.
The control queue manager 535 enables the first port transmission/reception control section 516 to n-th port transmission/reception control section 5n6 to share itself.
Also, the control queue manager 535 stores pointer information of the respective queues for the queueing operation with respect to the packet memory 544, and updates the pointer information according to the queueing operation. The control queue manager 535 also outputs the pointer information to the selected corresponding port transmission/reception control section, so that the port transmission/reception control section performs the queueing operation.

P8904/ST(60235/1999) Meanwhile, the construction of FIG. 5 can be fabricated into one chip except for the packet memory 544. The packet descriptor 546 can be separated from the packet memory 544 so that the respective port transmission/reception control sections share it, and the respective port transmission/reception control sections can perform the transmission/reception control by creating a plurality of tasks.
Now, the operation of the packet switching apparatus according to the embodiment of the present invention as constructed above will be explained.
The respective port transmission/reception control sections temporarily store the received data packets. Also, the respective port transmission/reception control sections check whether a destination address of a header of the received packet is a registered address, and find out at what position of the address table 534 the registered MAC
address information is stored by accessing the search memory 524 through the search scheduler 520. Then, the respective port transmission/ reception control sections determine the MAC port to which the received packet is outputted.
The respective port transmission/reception control sections check a source address and a destination address of the received packet by accessing the address table 534 through the address table scheduler 530. Thereafter, the respective port transmission/reception control sections check the port information by accessing the corresponding port tables directly connected to themselves, and check the MAC
address information and the packet information by accessing the address table and the packet descriptor 546 through the address table scheduler 530 and the packet memory scheduler 540. Then the respective port transmission/reception control sections store the temporarily stored packets in the packet memory 546. In case of the packet transmission, the respective port transmission/reception control sections P8904/ST(60235/1999) transmit the data packets stored in the packet memory 544 through the corresponding output ports by accessing the address table 534 and the packet descriptor 546 through the address table scheduler 530 and the packet memory scheduler 540, with reference to the corresponding port tables connected to themselves.
Thereafter, the respective port transmission/reception control sections perform an error checking operation. Specifically, if a MAC error, unknown source address, address move, and destination address occur with respect to the packets, the respective port transmission/reception control sections determine a drop, broadcast, or forward to host.
Meanwhile, an example of a process that the respective port transmission/
reception control sections store the data packets in the packet memory 544, and output the data packet stored in the packet memory 544 to the corresponding MAC
ports the pa temporarily will be explained.
If the packets are received, the respective transmission/reception control sections store the received packets as they access the corresponding port tables, dequeue the empty buffer, and enqueue the received queue with reference to the pointer information of the control queue manager 535. Then the respective port transmission/reception control sections connects the packets stored in the packet memory using the pointer by accessing the corresponding port tables and performing the queueing operation with reference to the pointer information of the control queue manager 535. The information of the packets are stored in the packet descriptor 546.
Also, the respective port transmission/reception control sections enqueue the received (Rx) queue with reference to the pointer information of the control queue P8904/ST(60235/1999) manager 535 if the currently processed packet is the EOP when the packet is received from the corresponding ports. If the currently processed packet is the EOP, the port transmission/reception control sections dequeue the received queue, and enqueue the transmission (Tx) queue provided in the packet memory 544 with reference to the pointer information of the control queue manager 535.
In case of the packet transmission, the respective port transmission/
reception control sections refer to the information of the packets by accessing the packet descriptor 546, and transmit the corresponding packet stored in the packet memory 544 to the MAC of the output port. At this time, the respective port transmission/reception control sections access the corresponding port tables, dequeue the transmission (Tx) queue, and enqueue the empty buffer with reference tv the pointer information of the control queue manager 535.
FIG. 6 shows the packet switching apparatus in a data network according to the second embodiment of the present invention.
The packet switching apparatus of FIG 6 may be connected to a host (not illustrated) and a plurality of packet switching apparatuses (not illustrated) through a bus interface 600. Also, the packet switching apparatus of FIG. 6 may be connected to a router or a PC through the bus interface 600.
The first MAC port 604 to n-th MAC port 606 perform the standard MAC
control, and output the packet transmission/reception commands. The respective MAC ports take charge of the input/output of the data packets. Specifically, the MAC ports transmit the received data packets to the transmission/reception control sections connected thereto, and output the data packets from the corresponding P8904/ST(60235/1999) transmission/reception control sections to the corresponding protocol control sections. The respective MAC ports can perform a full-duplex operation or half duplex operation. The respective MAC ports may be positioned outside the packet switching apparatus.
The first MAC interface section 608 to n-th MAC interface section 614 serves as interfaces between the MAC ports and the port transmission/reception control sections, respectively, and take charge of the sub-packet transmission. The respective MAC interface sections are provided with transmission and reception FIFOs, and temporarily store the sub packets. The respective MAC interface sections output the packet transmission/reception commands to the corresponding port transmission/reception control sections when the transmission or reception is available.
The first port transmission/reception control section 620 to n-th port transmission/reception control section 624 may be provided per MAC port. The respective port transmission/reception control sections have a first port table 622 to n-th port table 626. If the packet transmission/reception command is inputted, the respective port transmission/reception control sections perform the address search operation by accessing the provided port tables. Also, the respective port transmission/reception control sections output a connection request signal to the packet memory scheduler 628, address table scheduler 630, or search scheduler to access the packet memory 642, address table 644 or search memory 646. If the connection to the desired information resources is completed, the respective port transmission/reception control sections perform the sub-packet transmission, SOP
processing and EOP processing for the respective sub-packets, packet enqueueing, and packet dequeueing. Also, the respective port transmission/reception control P8904/ST(60235/1999) sections update statistical information on the source/destination addresses.
The packet memory scheduler 628 is connected to the respective port transmission/reception control sections. The address table scheduler 630 connects the selected corresponding port transmission/reception control sections to the address table 644 by scheduling the connection request signals from the respective port transmission/reception control sections. In the embodiment of the present invention, the packet memory scheduler 628 can control the empty queue, host queues of '0' and ' 1', and multicast queue provided in the control queue manager 634. Also, the packet memory scheduler 628 can control the enqueueing and dequeueing operation with respect to the queues of the control queue manager such as the receive (Rx) queue, transmission (Tx) queue, etc.
The control queue manager 634 is connected to the respective port transmission/reception control sections, and performs the enqueueing and dequeueing operation with respect to the queues such as the Rx queue, Tx queue, etc., by scheduling the connection request signals from the respective port transmission/reception control sections. The queue manager 634 has the empty queue, multicast queue, host queues of '0' and ' 1', and expansion queue. If the host (not illustrated) is connected to the bus interface 600, the expansion queue includes the host queues.
The address table scheduler 630 is connected to the respective port transmission/reception control sections. The address table scheduler 630 connects the selected corresponding port transmission/reception control section to the address table 644 by scheduling the connection request signals from the respective port transmission/reception control sections.

P8904/ST(60235/1999) The search scheduler 632 is connected to the respective port transmission/
reception control section. The search scheduler 632 connects the selected corresponding port transmission/reception control section to the search memory by scheduling the connection request signals from the respective port transmission/reception control sections.
The packet memory interface 636 serves as an interface between the packet memory scheduler 628 and the packet memory 642. The address table interface serves as an interface between the address table scheduler 630 and the address table 644. The search memory interface 640 serves as an interface between the search scheduler 632 and the search memory 646.
The first port table 622 to n-th port table 626 store therein the state information, enable information, and information on the completion of the receiving operation of the respective MAC ports. The packet memory 642 stores therein the sub packets, and the packet descriptor 648 stores therein information on the respective sub-packets. The address table 644 stores therein the source MAC:
addresses of the destination MAC address of the registered packets. And, the search memory 646 stores information for judging the output MAC port corresponding to the destination address of the received packet.
The operation of the packet switching apparatus of FIG. 6 according to the embodiment of the present invention will be explained. The receive control means the process of storing in the packet memory 642 the sub packets stored in the MAC
interface sections per port. The corresponding MAC interface section outputs the corresponding packet reception command if the received sub-packet is inputted to the FIFO. If the command is inputted, the port transmission/ reception control section checks the header information of the received sub-packet to obtain the required information.

P8904/ST(60235/1999) If the received sub-packet corresponds to the SOP, the port transmission/
reception control section performs the search operation by accessing the search memory 646 through the search scheduler 632. At this time, in the embodiment of the present invention, the port transmission/reception control section can partially perform the packet transmission command if the input packet transmission command does not correspond to the search operation while the search operation is performed.
The port transmission/reception control section operates a state machine based on the information obtained from the search operation, address table 644, and the corresponding port table, and passes the required judgement accordingly.
The received sub-packets are stored in the packet memory 646.
Meanwhile, the respective states output the respective required commands to the packet memory scheduler 628, address table scheduler 630, and queue manager 634, and if the corresponding commands are selected by the schedulers, they obtain the required information by accessing the packet descriptor 648 and the address table 644. The port transmission/reception control section stores the sub packet stored in the corresponding MAC interface in the packet memory 642 by requesting the packet transmission (Xfer_pkt) command to the packet memory scheduler 628.
If the received sub-packet corresponds to the EOP, i.e., if the storage of the packets is completed with respect to the whole frame (for instance, Ethernet frame), the port transmission/ reception control section dequeues the receive (Rx) queue, and enqueues the transmission (Tx) queue with respect to the destination MAC port.
Meanwhile, if the reception of the sub packets with respect to the whole frame is completed, the corresponding transmission/reception control section P8904/ST(60235/1999) performs the packet transmission control according to the command of the corresponding destination MAC port. At this time, the packet transmission is performed in the unit of a sub packet, and the information required during the transmission is obtained from the packet descriptor 648 and the corresponding port table.
FIGS. 7A to 7C are flowcharts illustrating the whole receive control operation of the packet switching apparatus according to an embodiment of the present invention. The respective processes illustrated therein correspond to the general data packet processes in the packet switching system.
- 10 FIG. 8 is a flowchart illustrating the whole transmission control process performed by the packet switching apparatus according to an embodiment of the present invention. The respective processes illustrated therein correspond to the general data packet processes in the packet switching system.
FIG. 9 illustrates the construction of the packet switching apparatus in a data network according to a third embodiment of the present invention. The construction of the apparatus of FIG. 9 is similar to that of FIG. 5, but according to the apparatus of FIG. 9, the packet connection information which is the information resource provided in the packet memory 544 of FIG. 5 is separated. Specifically, a link memory 934 is separated from a packet memory 944, and stores therein the packet connection information. The packet connection information may be composed of next descriptors and transmission queue pointers. The respective next descriptors correspond to respective rooms of the packet memory 944, and can have address information of next linked rooms. The transmission queue pointers may have a header, tail information, and information on the number of current rooms related to the corresponding queues.

P8904/ST(60235/1999) The control queue manager 930 enables the first port transmission/ reception control section 916 to n-th port transmission/reception control section 9n6 to share itself. The control queue manager 930 consults and updates the packet connection information by accessing the link memory 934, stores the pointer information of the respective queues for the queueing operation with respect to the packet memory 944, and updates the pointer information according to the queueing operation. Also, the control queue manager 930 outputs the pointer information to the selected corresponding port transmission/reception control section, and this causes the port transmission/reception control section to perform the queueing operation.
Referring again to FIG. 9, the address table 534 of FIG. 5 is included in the search memory 924. According to the construction of FIG. 9, the respective port transmission/reception control sections obtain the address information by accessing the search scheduler 920.
FIG. 10 illustrates the construction of the packet switching apparatus in a data network according to a fourth embodiment of the present invention. The construction of the apparatus of FIG. 10 is similar to that of FIG. 6, but according to the apparatus of FIG. 10, the packet connection information which is the information resource provided in the packet memory 642 of FIG. 6 is separated.
Specifically, a link memory 1044 is separated from a packet memory 1042, and stores therein the packet connection information. The packet connection information may be composed of next descriptors and transmission queue pointers. The respective next descriptors correspond to respective rooms of the packet memory 1042, and can have address information of next linked rooms. The transmission queue pointers may have a header, tail information, and information on the number of current rooms related to the corresponding queues.

P8904/ST(60235/1999) The control queue manager 1030 enables the first port transmission/ reception control section 1020 to n-th port transmission/reception control section 1024 to share itself. The control queue manager 1030 is connected to the respective port transmission/reception control sections. The control queue manager 1030 schedules the connection request signals from the respective port transmission/reception control sections, and performs the enqueueing and dequeueing operation with respect to the queues such as the receive (Rx) queue, transmission (Tx) queue, etc.
Also, the control queue manager 1030 consults and updates the packet connection information by accessing the link memory 1044, stores the pointer information of the respective queues for the queueing operation with respect to the packet memory 1044, and updates the pointer information according to the queueing operation.
RefelTing again to FIG. 10, the address table 644 of FIG. 6 is included in the search memory 1046. According to the construction of FIG. 10, the respective port transmission/reception control sections obtain the address information by accessing the search scheduler 1032.
Meanwhile, the performance of the packet switching apparatus can be estimated by various elements, and the most important one among the elements is a throughput. Here, the throughput means the quantity of data which can be processed per unit time. Due to the size of a variable packet such as an Ethernet packet, the processing capability of the packet of 64 bytes, which has the most inferior throughput, can be commonly put the performance of the packet switching apparatus.
Especially, if the input speed is identical to the output speed when unicast packets of 64 bytes are inputted to all ports and then outputted from ports different from the P8904/ST(60235/1999) input ports, the packet switch supports the wire-speed.
Table 3 as below shows an example of the transmission/ reception processing of the packet switching apparatus having the construction of FIG. 10 with respect to a single normal unicast packet.
Table 3 Reception Control Operation State Description Required clock Processing block DeQ EB, Extract one room from on empty buffer 14 CQM
EnQ Rx to store the received packet therein Init Desc Store the descriptor which is 1 clk{ 1 clk(scheduling + 3clk(hand-shaking PMl information of the respective packet between PCU and PMI) + 4clk(Data Xfer) +
3clk(precharge SGRAM)) Xfer Store actual data in the packet memory 23(1 + 3 + 16 + 3) PMI
Packet DeQ Rx, Store the reception-completed room in 17 CQM
EnQ Tx Tx queue Transmission Control Operation State Description Required clock Processing block Read Read information of l2clk{ I clk(scheduling) PMI
Des the packet to be + 4clk(hand-shaking) +

transmitted 4clk(Data Xfer) + 3clk (precharge SGRAM)}

Xfer Read the data to be 24( 1 + 4 + 16 + 4 ) PMI
transmitted Packet DeQ Enqueue the transmission-completed20 CQM
Tx, EnQ room in the empty buffer EB to use it again as an empty room In Table 3, 'CQM' is an abbreviation of a control queue manager, and 'PMI' P8904/ST(60235/1999) is an abbreviation of a packet memory interface. Also, 'PCU' is an abbreviation of a port control unit, and means a port transmission/reception control section.
In Table 3, it can be known that the time required for processing a single unicast packet by the packet memory interface is 70 clocks in all, and the time required by the control queue manager is 51 clocks in all. Accordingly, the bottleneck in the whole processing is PMI, and as a result, the time required for the transmission/reception of a packet of 64 bytes will be 70 clocks in total.
Meanwhile, in case of an Ethernet packet of 64 bytes, a respective unicast packet includes an inter frame gap of 12 bytes and a preamble of 8 bytes, and thus is composed of bits (= 84 x 8 bits).
Accordingly, if the number of MAC ports is 8 in the apparatus of FIG. 10, the throughput with respect to a packet of 672 bits at a frequency of 66MHz can be expressed by [Equation 4]
(672bits x 66Mclkpersecl70clk) x 2(Rx and Tx are included) = 1.267Gbps In Equation 4, in case that the number of MAC ports is 8, the packet switching apparatus of FIG. 10 should have a processing speed of l.6Gbps to support the wire-speed.
FIG. 11 illustrates the packet switching apparatus in a data network according to a fifth embodiment of the present invention. The construction of the apparatus of FIG. 11 is similar to that of FIG. 10, but according to the apparatus of FIG.
11, the packet descriptor 1048 which is the information resource provided in the packet P89041ST(60235/1999) memory 1042 of FIG. 10 is separated. That is, a memory for separately storing the packet descriptor is added. This added memory may be provided inside or outside the chip, and this causes the load of a packet memory 1144 to be reduced, so that the transmission/reception control time can be reduced. The information of the respective packet stored in a packet descriptor memory 1146 can be mapped on the respective packet actually stored in the packet memory 1144 in a one-to-one manner.
Thus, if one address is known in the memory, the other address can always be known.
Referring to FIG. 11, the packet descriptor memory 1146 is separated from the packet memory 1144, and stores therein information of the respective packets. A
packet descriptor memory scheduler 1130 is connected to respective port transmission/reception control sections. The packet descriptor memory scheduler 1130 schedules connection request signals from the respective port transmission/reception control sections, and accesses the information of the respective packets stored in the packet descriptor memory 1146.
The time required for the transmission/reception processing of the packet switching apparatus of FIG. 11 with respect to the unicast packet is as follows:
During the packet transmission (Tx) and reception (Rx), it requires 47 clocks for a packet descriptor memory interface 1138 to purely transfer the packet, and it requires 23 clocks for the packet descriptor memory interface 1138 to initialize and access the packet descriptor memory 1146. Also, as described above, a control queue manager 1132 requires 51 clocks. The bottleneck in the construction of FIG.
11 is the control queue manager 1132, and the throughput at this time can be expressed by [Equation 5]

P8904/ST(60235/1999) (672bits x 66MclkperseclSlclk) x 2(Rx and Tx are included) = 1.74Gbps In Equation 5, in case of 8 MAC ports, the packet switching apparatus of FIG.
11 has a processing speed of l.6Gbps or more with respect to the unipacket, and thus it can supports the wire-speed.
As described above, according to the packet switching apparatus and method according to the present invention, the information resources required for the packet switching such as the packet descriptor, port table, link memory, address table, etc., is classified into groups, and the information resources are accessed in parallel by scheduling of a plurality of transmission/reception control sections, so that the control overhead can be reduced. Accordingly, the present invention can perform a high-speed packet switching with the structural modification of the conventional packet switching apparatus.
While this invention has been described in connection with what is presently considered to be the most practical and preferred embodiments, it is to be understood that other modifications thereof may be made without departing from the scope of the invention. Thus, the invention should not be limited to the disclosed embodiment, but should be defined by the scope of the appended claims and their equivalents.

Claims (8)

1. A packet switching apparatus in a data network comprising:
a plurality of ports for inputting and outputting packet transmission/reception commands and data packets;
a plurality of information resources for storing in groups information required for packet switching and providing the information stored therein to a plurality of transmission/reception control sections, said plurality of transmission/reception control sections for accessing the information resources in response to the packet transmission/reception commands, and for storing the data packets in a packet memory and for transmitting the data packet stored in the packet memory to the plurality of ports; and a plurality of information resource schedulers connected respectively to the plurality of information resources for scheduling accesses of the transmission/reception control sections.
2. The packet switching apparatus as claimed in claim 1, wherein each port is provided with a respective one of the plurality of transmission/reception control sections.
3. The packet switching apparatus as claimed in claim 2, wherein each of the plurality of information resources comprise a packet descriptor, a link memory, a search memory, and a port table.
4. The packet switching apparatus as claimed in claim 3, wherein each port is provided with a respective one of the port tables.
5. A packet switching method in a data network, comprising the following steps:
outputting access signals by at least one of a plurality of transmission/reception control sections corresponding to schedulers of information resources classified into groups to access the respective information resources;
performing a scheduling by receiving an access request signal from the at least one of the plurality of transmission/reception control sections in the schedulers of the respective information resources, so that the corresponding transmission/reception control section and the corresponding resources can be accessed according to the scheduled information; and storing received data packets or transmitting stored data packets of the at least one of the plurality of transmission/reception control sections with reference to the corresponding information resources if access paths are connected.
6. The packet switching method as claimed in claim 5, wherein for each one of the plurality of transmission/reception control sections there is provided a respective port.
7. The packet switching method as claimed in claim 6, wherein each of the plurality of information resources comprise a packet descriptor, a link memory, a search memory, and a port table.
8. The packet switching method as claimed in claim 7, wherein each port is provided with a respective one of the port tables.
CA002310909A 1999-06-12 2000-06-07 Packet switching apparatus and method in data network Expired - Fee Related CA2310909C (en)

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
KR21940/1999 1999-06-12
KR19990021940 1999-06-12
KR60235/1999 1999-12-22
KR19990060235 1999-12-22

Publications (2)

Publication Number Publication Date
CA2310909A1 CA2310909A1 (en) 2000-12-12
CA2310909C true CA2310909C (en) 2005-05-24

Family

ID=26635410

Family Applications (1)

Application Number Title Priority Date Filing Date
CA002310909A Expired - Fee Related CA2310909C (en) 1999-06-12 2000-06-07 Packet switching apparatus and method in data network

Country Status (4)

Country Link
US (1) US6754222B1 (en)
CN (1) CN1135798C (en)
CA (1) CA2310909C (en)
GB (1) GB2355619B (en)

Families Citing this family (27)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6983350B1 (en) 1999-08-31 2006-01-03 Intel Corporation SDRAM controller for parallel processor architecture
US6532509B1 (en) 1999-12-22 2003-03-11 Intel Corporation Arbitrating command requests in a parallel multi-threaded processing system
US6694380B1 (en) 1999-12-27 2004-02-17 Intel Corporation Mapping requests from a processing unit that uses memory-mapped input-output space
US6661794B1 (en) 1999-12-29 2003-12-09 Intel Corporation Method and apparatus for gigabit packet assignment for multithreaded packet processing
JP3400772B2 (en) * 2000-04-25 2003-04-28 松下電器産業株式会社 Packet transmission / reception processing device
US6963535B2 (en) * 2000-12-28 2005-11-08 Intel Corporation MAC bus interface
US7006495B2 (en) * 2001-08-31 2006-02-28 Intel Corporation Transmitting multicast data packets
US7221678B1 (en) 2001-10-01 2007-05-22 Advanced Micro Devices, Inc. Method and apparatus for routing packets
US7295563B2 (en) * 2001-10-01 2007-11-13 Advanced Micro Devices, Inc. Method and apparatus for routing packets that have ordering requirements
US7274692B1 (en) 2001-10-01 2007-09-25 Advanced Micro Devices, Inc. Method and apparatus for routing packets that have multiple destinations
US7649882B2 (en) * 2002-07-15 2010-01-19 Alcatel-Lucent Usa Inc. Multicast scheduling and replication in switches
KR100503422B1 (en) * 2003-06-13 2005-07-22 한국전자통신연구원 Ethernet switch, apparatus for expanding the port and method therefor
US7570593B1 (en) * 2003-06-30 2009-08-04 Hrl Laboratories, Llc Interference-resilient joint MAC and routing scheme for wireless ad-hoc networks
US7237170B2 (en) * 2004-10-06 2007-06-26 Motorola, Inc. Packet transmission redundancy selection apparatus and method
US7765405B2 (en) * 2005-02-25 2010-07-27 Microsoft Corporation Receive side scaling with cryptographically secure hashing
US9185036B2 (en) * 2005-03-23 2015-11-10 Alcatel Lucent Method and apparatus for flow control of data in a network
CA2562634A1 (en) * 2005-11-28 2007-05-28 Tundra Semiconductor Corporation Method and switch for broadcasting packets
JP2007266850A (en) * 2006-03-28 2007-10-11 Fujitsu Ltd Transmission apparatus
KR100934227B1 (en) * 2007-09-21 2009-12-29 한국전자통신연구원 Memory switching control device using open serial matching, its operation method and data storage device applied thereto
US9397792B2 (en) 2013-12-06 2016-07-19 Intel Corporation Efficient link layer retry protocol utilizing implicit acknowledgements
US9325449B2 (en) 2013-12-06 2016-04-26 Intel Corporation Lane error detection and lane removal mechanism to reduce the probability of data corruption
US9628382B2 (en) * 2014-02-05 2017-04-18 Intel Corporation Reliable transport of ethernet packet data with wire-speed and packet data rate match
US10707939B2 (en) * 2017-10-03 2020-07-07 Mediatek Inc. Codebook-based uplink transmission in wireless communications
US11275632B2 (en) 2018-09-14 2022-03-15 Advanced Micro Devices, Inc. Broadcast command and response
CN113010173A (en) 2019-12-19 2021-06-22 超威半导体(上海)有限公司 Method for matrix data broadcasting in parallel processing
CN113094099A (en) 2019-12-23 2021-07-09 超威半导体(上海)有限公司 Matrix data broadcast architecture
US11403221B2 (en) 2020-09-24 2022-08-02 Advanced Micro Devices, Inc. Memory access response merging in a memory hierarchy

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5295133A (en) * 1992-02-12 1994-03-15 Sprint International Communications Corp. System administration in a flat distributed packet switch architecture
US5802052A (en) 1996-06-26 1998-09-01 Level One Communication, Inc. Scalable high performance switch element for a shared memory packet or ATM cell switch fabric
GB2316573B (en) * 1996-08-14 2001-04-18 Fujitsu Ltd Switching apparatus
US6356546B1 (en) * 1998-08-11 2002-03-12 Nortel Networks Limited Universal transfer method and network with distributed switch
JP3732989B2 (en) * 2000-01-12 2006-01-11 富士通株式会社 Packet switch device and scheduling control method

Also Published As

Publication number Publication date
CN1277508A (en) 2000-12-20
GB2355619B (en) 2002-03-20
CN1135798C (en) 2004-01-21
CA2310909A1 (en) 2000-12-12
GB0014232D0 (en) 2000-08-02
US6754222B1 (en) 2004-06-22
GB2355619A (en) 2001-04-25

Similar Documents

Publication Publication Date Title
CA2310909C (en) Packet switching apparatus and method in data network
US8599870B2 (en) Channel service manager with priority queuing
US6539488B1 (en) System with a plurality of media access control circuits with a shared memory for storing data and synchronizing data from a clock domain to a host clock domain
US9094327B2 (en) Prioritization and preemption of data frames over a switching fabric
US7227841B2 (en) Packet input thresholding for resource distribution in a network switch
US7110359B1 (en) System and method for dynamically updating weights of weighted round robin in output queues
JP3589660B2 (en) Access control ATM switch
US6925055B1 (en) Systems and methods for traffic shaping
AU767085B2 (en) Optimizing the transfer of data packets between LANs
JP2000503828A (en) Method and apparatus for switching data packets over a data network
US6792002B2 (en) Packet transfer system
JP3985061B2 (en) Integrated multiport switch with management information base (MIB) interface primary storage
US20030026267A1 (en) Virtual channels in a network switch
US7406041B2 (en) System and method for late-dropping packets in a network switch
US7859999B1 (en) Memory load balancing for single stream multicast
US20140163810A1 (en) Method for data transmission among ECUs and/or measuring devices
US20020181396A1 (en) Network switching apparatus and method for congestion control
US7701949B1 (en) System and method for switching high priority traffic with low latency
WO2006036124A1 (en) Improved handling of atm data
US5768273A (en) Method and apparatus for priority level queueing in processing ATM cell header and payload
US6882655B1 (en) Switch and input port thereof
US8131854B2 (en) Interfacing with streams of differing speeds
KR100378372B1 (en) Apparatus and method for packet switching in data network
US6947437B1 (en) Programmable output queues in a network device
US8345701B1 (en) Memory system for controlling distribution of packet data across a switch

Legal Events

Date Code Title Description
EEER Examination request
MKLA Lapsed

Effective date: 20180607