CA2269856A1 - Composite memory material comprising a mixture of phase-change memory material and dielectric material - Google Patents
Composite memory material comprising a mixture of phase-change memory material and dielectric material Download PDFInfo
- Publication number
- CA2269856A1 CA2269856A1 CA002269856A CA2269856A CA2269856A1 CA 2269856 A1 CA2269856 A1 CA 2269856A1 CA 002269856 A CA002269856 A CA 002269856A CA 2269856 A CA2269856 A CA 2269856A CA 2269856 A1 CA2269856 A1 CA 2269856A1
- Authority
- CA
- Canada
- Prior art keywords
- memory
- memory material
- composite
- dielectric material
- phase
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 230000015654 memory Effects 0.000 title claims abstract description 232
- 239000000463 material Substances 0.000 title claims abstract description 177
- 239000000203 mixture Substances 0.000 title claims abstract description 55
- 239000002131 composite material Substances 0.000 title claims abstract description 47
- 239000003989 dielectric material Substances 0.000 title claims abstract description 40
- 239000000956 alloy Substances 0.000 claims abstract description 31
- 229910045601 alloy Inorganic materials 0.000 claims abstract description 31
- 229910052714 tellurium Inorganic materials 0.000 claims abstract description 16
- 239000012782 phase change material Substances 0.000 claims abstract description 13
- 229910052711 selenium Inorganic materials 0.000 claims abstract description 12
- 229910052710 silicon Inorganic materials 0.000 claims abstract description 10
- 229910052760 oxygen Inorganic materials 0.000 claims abstract description 8
- 229910052787 antimony Inorganic materials 0.000 claims abstract description 7
- 229910052698 phosphorus Inorganic materials 0.000 claims abstract description 6
- 229910052717 sulfur Inorganic materials 0.000 claims abstract description 6
- 229910052718 tin Inorganic materials 0.000 claims abstract description 6
- 229910052785 arsenic Inorganic materials 0.000 claims abstract description 5
- 229910052797 bismuth Inorganic materials 0.000 claims abstract description 5
- 229910052732 germanium Inorganic materials 0.000 claims abstract description 5
- 229910052745 lead Inorganic materials 0.000 claims abstract description 5
- 229910052723 transition metal Inorganic materials 0.000 claims description 21
- 229910052719 titanium Inorganic materials 0.000 claims description 20
- 238000003860 storage Methods 0.000 claims description 15
- 229910052798 chalcogen Inorganic materials 0.000 claims description 11
- 150000001787 chalcogens Chemical class 0.000 claims description 11
- 229910052721 tungsten Inorganic materials 0.000 claims description 10
- 229910052804 chromium Inorganic materials 0.000 claims description 9
- 229910052758 niobium Inorganic materials 0.000 claims description 8
- 229910052799 carbon Inorganic materials 0.000 claims description 5
- 229910052742 iron Inorganic materials 0.000 claims description 5
- 229910052759 nickel Inorganic materials 0.000 claims description 5
- 229910052763 palladium Inorganic materials 0.000 claims description 5
- 229910052697 platinum Inorganic materials 0.000 claims description 5
- 229910052735 hafnium Inorganic materials 0.000 claims description 4
- 229910052750 molybdenum Inorganic materials 0.000 claims description 4
- 150000004767 nitrides Chemical class 0.000 claims description 4
- 229910052715 tantalum Inorganic materials 0.000 claims description 4
- 229910052720 vanadium Inorganic materials 0.000 claims description 4
- 229910052726 zirconium Inorganic materials 0.000 claims description 4
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 claims description 3
- 150000001805 chlorine compounds Chemical class 0.000 claims description 3
- 150000002222 fluorine compounds Chemical class 0.000 claims description 3
- 150000001247 metal acetylides Chemical class 0.000 claims description 3
- 230000004044 response Effects 0.000 claims description 3
- 239000011669 selenium Substances 0.000 claims description 3
- 150000003568 thioethers Chemical class 0.000 claims 2
- 239000010936 titanium Substances 0.000 description 19
- 239000010409 thin film Substances 0.000 description 18
- 238000000034 method Methods 0.000 description 13
- 239000011159 matrix material Substances 0.000 description 12
- 150000003624 transition metals Chemical class 0.000 description 12
- -1 Si02 Chemical class 0.000 description 11
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 11
- 230000008859 change Effects 0.000 description 10
- 239000013078 crystal Substances 0.000 description 10
- 239000004065 semiconductor Substances 0.000 description 10
- 238000002955 isolation Methods 0.000 description 9
- 239000011148 porous material Substances 0.000 description 9
- 229910005936 Ge—Sb Inorganic materials 0.000 description 8
- 229910052757 nitrogen Inorganic materials 0.000 description 8
- 239000007787 solid Substances 0.000 description 8
- 150000004770 chalcogenides Chemical class 0.000 description 7
- 230000008569 process Effects 0.000 description 7
- 239000000758 substrate Substances 0.000 description 7
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 description 6
- 150000001875 compounds Chemical class 0.000 description 6
- 230000004048 modification Effects 0.000 description 6
- 238000012986 modification Methods 0.000 description 6
- 229910052581 Si3N4 Inorganic materials 0.000 description 5
- 239000000470 constituent Substances 0.000 description 5
- 238000004544 sputter deposition Methods 0.000 description 5
- 239000004952 Polyamide Substances 0.000 description 4
- UQZIWOQVLUASCR-UHFFFAOYSA-N alumane;titanium Chemical compound [AlH3].[Ti] UQZIWOQVLUASCR-UHFFFAOYSA-N 0.000 description 4
- 238000000151 deposition Methods 0.000 description 4
- 230000008021 deposition Effects 0.000 description 4
- 238000009792 diffusion process Methods 0.000 description 4
- 238000001459 lithography Methods 0.000 description 4
- 229920002647 polyamide Polymers 0.000 description 4
- 230000009467 reduction Effects 0.000 description 4
- 230000002829 reductive effect Effects 0.000 description 4
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 description 3
- 229910052782 aluminium Inorganic materials 0.000 description 3
- 230000004888 barrier function Effects 0.000 description 3
- 238000005229 chemical vapour deposition Methods 0.000 description 3
- 230000001351 cycling effect Effects 0.000 description 3
- 239000008393 encapsulating agent Substances 0.000 description 3
- 230000008020 evaporation Effects 0.000 description 3
- 238000001704 evaporation Methods 0.000 description 3
- 230000005669 field effect Effects 0.000 description 3
- 229910052739 hydrogen Inorganic materials 0.000 description 3
- 239000001257 hydrogen Substances 0.000 description 3
- 239000011810 insulating material Substances 0.000 description 3
- 230000005055 memory storage Effects 0.000 description 3
- 239000010703 silicon Substances 0.000 description 3
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 2
- 229910001080 W alloy Inorganic materials 0.000 description 2
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 2
- 230000015556 catabolic process Effects 0.000 description 2
- 229910052681 coesite Inorganic materials 0.000 description 2
- 238000004590 computer program Methods 0.000 description 2
- 239000004020 conductor Substances 0.000 description 2
- 229910052906 cristobalite Inorganic materials 0.000 description 2
- 230000007423 decrease Effects 0.000 description 2
- 238000005137 deposition process Methods 0.000 description 2
- 238000011161 development Methods 0.000 description 2
- 230000018109 developmental process Effects 0.000 description 2
- 238000010586 diagram Methods 0.000 description 2
- 239000008241 heterogeneous mixture Substances 0.000 description 2
- 230000003287 optical effect Effects 0.000 description 2
- 238000001552 radio frequency sputter deposition Methods 0.000 description 2
- 230000008672 reprogramming Effects 0.000 description 2
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N silicon dioxide Inorganic materials O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 2
- 238000001228 spectrum Methods 0.000 description 2
- 229910052682 stishovite Inorganic materials 0.000 description 2
- 150000004763 sulfides Chemical class 0.000 description 2
- PORWMNRCUJJQNO-UHFFFAOYSA-N tellurium atom Chemical compound [Te] PORWMNRCUJJQNO-UHFFFAOYSA-N 0.000 description 2
- 230000007704 transition Effects 0.000 description 2
- 229910052905 tridymite Inorganic materials 0.000 description 2
- 229910052984 zinc sulfide Inorganic materials 0.000 description 2
- PNEYBMLMFCGWSK-UHFFFAOYSA-N Alumina Chemical class [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 description 1
- 239000004642 Polyimide Substances 0.000 description 1
- 229910004205 SiNX Inorganic materials 0.000 description 1
- 229910001215 Te alloy Inorganic materials 0.000 description 1
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 1
- 239000005083 Zinc sulfide Substances 0.000 description 1
- 230000002411 adverse Effects 0.000 description 1
- 230000002776 aggregation Effects 0.000 description 1
- 238000004220 aggregation Methods 0.000 description 1
- 150000001408 amides Chemical class 0.000 description 1
- 229910003481 amorphous carbon Inorganic materials 0.000 description 1
- 238000003491 array Methods 0.000 description 1
- 238000013528 artificial neural network Methods 0.000 description 1
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 1
- 230000006399 behavior Effects 0.000 description 1
- 230000008901 benefit Effects 0.000 description 1
- 229910052796 boron Inorganic materials 0.000 description 1
- 239000003575 carbonaceous material Substances 0.000 description 1
- 239000002800 charge carrier Substances 0.000 description 1
- 238000004891 communication Methods 0.000 description 1
- 238000002425 crystallisation Methods 0.000 description 1
- 230000008025 crystallization Effects 0.000 description 1
- 238000013500 data storage Methods 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 230000005516 deep trap Effects 0.000 description 1
- 230000007547 defect Effects 0.000 description 1
- 238000006731 degradation reaction Methods 0.000 description 1
- 230000006866 deterioration Effects 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 239000007772 electrode material Substances 0.000 description 1
- 230000007613 environmental effect Effects 0.000 description 1
- 239000010408 film Substances 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical group [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 1
- YBMRDBCBODYGJE-UHFFFAOYSA-N germanium oxide Inorganic materials O=[Ge]=O YBMRDBCBODYGJE-UHFFFAOYSA-N 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 238000010438 heat treatment Methods 0.000 description 1
- 150000003949 imides Chemical class 0.000 description 1
- 239000012535 impurity Substances 0.000 description 1
- 238000010348 incorporation Methods 0.000 description 1
- 238000009413 insulation Methods 0.000 description 1
- 230000002452 interceptive effect Effects 0.000 description 1
- 238000007733 ion plating Methods 0.000 description 1
- 230000000670 limiting effect Effects 0.000 description 1
- 230000007774 longterm Effects 0.000 description 1
- 229910001635 magnesium fluoride Inorganic materials 0.000 description 1
- 230000008018 melting Effects 0.000 description 1
- 238000002844 melting Methods 0.000 description 1
- 239000013080 microcrystalline material Substances 0.000 description 1
- 238000004377 microelectronic Methods 0.000 description 1
- 238000004776 molecular orbital Methods 0.000 description 1
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 1
- 238000005457 optimization Methods 0.000 description 1
- 229920000620 organic polymer Polymers 0.000 description 1
- PVADDRMAFCOOPC-UHFFFAOYSA-N oxogermanium Chemical class [Ge]=O PVADDRMAFCOOPC-UHFFFAOYSA-N 0.000 description 1
- 239000001301 oxygen Substances 0.000 description 1
- SOQBVABWOPYFQZ-UHFFFAOYSA-N oxygen(2-);titanium(4+) Chemical class [O-2].[O-2].[Ti+4] SOQBVABWOPYFQZ-UHFFFAOYSA-N 0.000 description 1
- RVTZCBVAJQQJTK-UHFFFAOYSA-N oxygen(2-);zirconium(4+) Chemical class [O-2].[O-2].[Zr+4] RVTZCBVAJQQJTK-UHFFFAOYSA-N 0.000 description 1
- 238000012856 packing Methods 0.000 description 1
- 230000037361 pathway Effects 0.000 description 1
- 230000000737 periodic effect Effects 0.000 description 1
- 238000000206 photolithography Methods 0.000 description 1
- 238000005240 physical vapour deposition Methods 0.000 description 1
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 1
- 239000004033 plastic Substances 0.000 description 1
- 229920001721 polyimide Polymers 0.000 description 1
- 238000002360 preparation method Methods 0.000 description 1
- 230000008707 rearrangement Effects 0.000 description 1
- 230000006798 recombination Effects 0.000 description 1
- 238000005215 recombination Methods 0.000 description 1
- 230000035945 sensitivity Effects 0.000 description 1
- LIVNPJMFVYWSIS-UHFFFAOYSA-N silicon monoxide Chemical class [Si-]#[O+] LIVNPJMFVYWSIS-UHFFFAOYSA-N 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
- KHDSWONFYIAAPE-UHFFFAOYSA-N silicon sulfide Chemical compound S=[Si]=S KHDSWONFYIAAPE-UHFFFAOYSA-N 0.000 description 1
- 238000004528 spin coating Methods 0.000 description 1
- 239000007858 starting material Substances 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- VDNSGQQAZRMTCI-UHFFFAOYSA-N sulfanylidenegermanium Chemical compound [Ge]=S VDNSGQQAZRMTCI-UHFFFAOYSA-N 0.000 description 1
- XTQHKBHJIVJGKJ-UHFFFAOYSA-N sulfur monoxide Chemical compound S=O XTQHKBHJIVJGKJ-UHFFFAOYSA-N 0.000 description 1
- 239000013077 target material Substances 0.000 description 1
- OGIDPMRJRNCKJF-UHFFFAOYSA-N titanium oxide Inorganic materials [Ti]=O OGIDPMRJRNCKJF-UHFFFAOYSA-N 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
- 229910052727 yttrium Inorganic materials 0.000 description 1
- VWQVUPCCIRVNHF-UHFFFAOYSA-N yttrium atom Chemical compound [Y] VWQVUPCCIRVNHF-UHFFFAOYSA-N 0.000 description 1
- DRDVZXDWVBGGMH-UHFFFAOYSA-N zinc;sulfide Chemical compound [S-2].[Zn+2] DRDVZXDWVBGGMH-UHFFFAOYSA-N 0.000 description 1
- 229910001928 zirconium oxide Inorganic materials 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N80/00—Bulk negative-resistance effect devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/20—Multistable switching devices, e.g. memristors
- H10N70/231—Multistable switching devices, e.g. memristors based on solid-state phase change, e.g. between amorphous and crystalline phases, Ovshinsky effect
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C13/00—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
- G11C13/0002—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
- G11C13/0004—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements comprising amorphous/crystalline phase transition cells
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/011—Manufacture or treatment of multistable switching devices
- H10N70/021—Formation of the switching material, e.g. layer deposition
- H10N70/026—Formation of the switching material, e.g. layer deposition by physical vapor deposition, e.g. sputtering
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/011—Manufacture or treatment of multistable switching devices
- H10N70/041—Modification of the switching material, e.g. post-treatment, doping
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/821—Device geometry
- H10N70/826—Device geometry adapted for essentially vertical current flow, e.g. sandwich or pillar type devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/821—Device geometry
- H10N70/828—Current flow limiting means within the switching material region, e.g. constrictions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
- H10N70/882—Compounds of sulfur, selenium or tellurium, e.g. chalcogenides
- H10N70/8822—Sulfides, e.g. CuS
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
- H10N70/882—Compounds of sulfur, selenium or tellurium, e.g. chalcogenides
- H10N70/8828—Tellurides, e.g. GeSbTe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
- H10N70/883—Oxides or nitrides
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
- H10N70/883—Oxides or nitrides
- H10N70/8833—Binary metal oxides, e.g. TaOx
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2213/00—Indexing scheme relating to G11C13/00 for features not covered by this group
- G11C2213/30—Resistive cell, memory material aspects
- G11C2213/35—Material including carbon, e.g. graphite, grapheme
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2213/00—Indexing scheme relating to G11C13/00 for features not covered by this group
- G11C2213/50—Resistive cell structure aspects
- G11C2213/51—Structure including a barrier layer preventing or limiting migration, diffusion of ions or charges or formation of electrolytes near an electrode
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2213/00—Indexing scheme relating to G11C13/00 for features not covered by this group
- G11C2213/70—Resistive array aspects
- G11C2213/72—Array wherein the access device being a diode
Abstract
A composite memory material (36) comprising a mixture of active phase-change memory material and inactive dielectric material. The phase-change material includes one or more elements selected from the group consisting of Te, Se, Ge, Sb, Bi, Pb, Sn, As, S, Si, P, O and mixtures of alloys thereof. A single cell memory element (30) comprising the aforementioned composite memory material (36), and a pair of spacedly disposed contacts (6, 8).
Description
COMPOSITE MEMORY MATERIAL COMPRISING A MIXTURE OF PHASE
CHANGE MEMORY MATERIAL AND DIELECTRIC MATERIAL
FIELD OF THE INVENTION
The present invention relates generally to electrically operated memory material. More specifically, the present invention relates to a composite memory material comprising a mixture of active phase-change memory material and inactive dielectric material.
BACKGROUND AND PRIOR ART
The Ovonic EEPROM is a novel, proprietary, high performance, non-volatile, thin-film electronic memory device. Its advantages include non-volatile storage of data, potential for high bit density and, consequently, low cost because of its small footprint and simple two-terminal device configuration, long reprogramming cycle life, low programming energies and high speed. The Ovonic EEPROM is capable of both analog and digital forms of information storage. Digital storage can be either binary (one bit per memory cell) or multi-state (multiple bits per cell). Only minor modifications are necessary to switch between the two digital modes. For purposes of the instant invention, the terms "memory elements" and "control 2o elements" will be employed synonymously.
EARLY ELECTRICAL PHASE CHANGE MEMORY
The general concept of utilizing electrically writable and erasable phase change materials (i.e., materials which can be electrically switched between generally amorphous and generally crystalline states) for electronic memory applications is well known in the art, as is disclosed, for example, in U.S.
Patent No. 3,271,591 to Ovshinsky, issued September 6, 1966 and in U.S. Patent No.
3,530,441 to Ovshinsky) issued September 22, 1970, both of which are assigned to the same assignee as the present invention, and both disclosures of which are incorporated herein by reference (hereinafter the "Ovshinsky patents").
As disclosed in the Ovshinsky patents, such phase change materials can be electrically switched between structural states of generally amorphous and generally crystalline local order or between different detectable states of local order across the entire spectrum between completely amorphous and completely crystalline states. That is, the Ovshinsky patents describe that the electrical switching of such materials is not required to take place between completely amorphous and completely crystalline states but rather can be in incremental steps reflecting changes of local order to provide a "gray scale" represented by a multiplicity of conditions of local order spanning the spectrum between the completely amorphous and the completely crystalline states. The early materials described by the Ovshinsky patents could also, if required, be switched between just the two structural states of generally amorphous and generally crystalline local 1 o order to accommodate the storage and retrieval of single bits of encoded binary information.
The electrically erasable phase change memories described in the Ovshinsky patents, as well as subsequent electrical solid state memory, had a number of limitations that prevented their widespread use as a direct and universal replacement for present computer memory applications, such as tape, floppy disks, magnetic or optical hard disk drives, solid state disk flash, DRAM, SRAM, and socket flash memory. Specifically, the following represent the most significant of these limitations: (i) a relatively slow (by present standards) electrical switching speed, particularly when switched in the direction of greater local order (in the 2o direction of increasing crystallization); (ii) a relatively high input energy requirement necessary to initiate a detectable change in local order; and (iii) a relatively high cost per megabyte of stored information (particularly in comparison to present hard disk drive media).
The most significant of these limitations is the relatively high energy input required to obtain detectable changes in the chemical andlor electronic bonding configurations of the chalcogenide material in order to initiate a detectable change in local order. Also significant were the switching times of the electrical memory materials described in the Ovshinsky patents. These materials typically required times in the range of a few milliseconds for the set time (the time required to 3o switch the material from the amorphous to the crystalline state); and approximately a microsecond for the reset time (the time required to switch the material from the crystalline back to the amorphous state). The electrical energy required to switch these materials typically measured in the range of about a microjoule.
It should be noted that this amount of energy must be delivered to each of the memory elements in the solid state matrix of rows and columns of memory cells. Such high energy levels translate into high current carrying requirements for the address lines and for the cell isolationladdress device associated with each discrete memory element. Taking into consideration these energy requirements, the choices of memory cell isolation elements for one skilled in the art would be limited to very large single crystal diode or transistor isolation devices, which would make the use of micron scale lithography and hence a high packing density of 1o memory elements impossible. Thus, the low bit densities of matrix arrays made from this material would result in a high cost per megabyte of stored information.
By effectively narrowing the distinction in price and performance between archival, non-volatile mass memory and fast, volatile system memory, the memory elements of the present invention have the capability of allowing for the creation of a novel, non-hierarchal "universal memory system". Essentially all of the memory in the system can be low cost, archival and fast. As compared to original Ovshinsky-type phase change electrical memories, the memory materials described herein provide over six orders of magnitude faster programming time {less than nanoseconds) and use extremely low programming energy (less than 0.1 to 2 nanojoules) with demonstrated long term stability and cyclability (in excess of 10 trillion cycles). Also, experimental results indicate that additional reductions in element size can increase switching speeds and cycle life.
In general, development and optimization of the class of chalcogenide memory materials has not proceeded at the same rate as other types of solid state electrical memories that now have substantially faster switching times and substantially lower set and reset energies. These other forms of memories typically employ one or two solid state microelectronic circuit elements for each memory bit (as many as three or four transistors per bit) in some memory applications. The primary "non-volatile" memory elements in such solid state 3o memories, such as EEPROM, are typically floating gate field effect transistor devices which have limited re-programmability and which hold a charge on the gate of a field effect transistor to store each memory bit. Since this charge can leak off with the passage of time, the storage of information is not truly non-volatile as it is in the phase change media of the prior art where information is stored through changes in the actual atomic configuration or electronic structure of the chalcogenide material from which the elements are fabricated. These other forms of memories now enjoy acceptance in the marketplace.
In contrast to DRAM and SRAM, volatile memory devices, and other "flash"
devices such as floating gate structures, no field effect transistor devices are required in the electrical memory devices of the present invention. In fact, the electrically erasable, directly overwritable memory elements of the present invention represent the simplest electrical memory device to fabricate, comprising only two electrical contacts to a monolithic body of thin film chalcogenide material and a semiconductor diode for isolation. As a result, very little chip "real estate"
is required to store a bit of information, thereby providing for inherently high density memory chips. Furthermore, additional increases in information density can be accomplished through the use of multibit storage in each discrete memory cell.
In order to address the flash EEPROM market and be considered as a universal memory, memory elements must be truly non-volatile. This is even more significant if the memory element is claimed to possess multibit storage capabilities. If a set resistance value is lost or even found to significantly drift over time, the information stored therein is destroyed, users Pose confidence in the archival capabilities of the memory.
In addition to set resistance stability, another highly important factor which would be required of a universal memory is low switching current. This is extremely significant when the EEPROMs are used for large scale archival storage.
Used in this manner) the EEPROMs would replace the mechanical hard drives (such as magnetic or optical hard drives) of present computer systems) One of the main reasons for this replacement of conventional mechanical hard drives with EEPROM "hard drives" would be to reduce the comparatively large power consumption of the mechanical systems. In the case of lap-top computers, this is of particular interest because the mechanical hard disk drive is one of the largest power consumers therein. Therefore) it would be especially advantageous to reduce this power load, thereby substantially increasing the usage time of the computer per charge of the power cells. However, if the EEPROM replacement for mechanical hard drives has high switching energy requirements (and therefore high power requirements), the power savings may be inconsequential or at best unsubstantial. Therefore, any EEPROM which is to be considered a universal 5 memory requires low switching energy.
Yet another requirement of a EEPROM universal memory is high thermal stability of the information stored therein. Today's computers, especially personal computers, are routinely subjected to high temperatures. These high temperatures can be caused by internally created heat such as from power sources or other heat producing internal components. These high temperatures may also be caused by environmental factors, such as use of the computer in a hot climate or storage of the computer in an environment which is directly or indirectly heated to higher than normal temperatures. Whatever the cause of the elevated temperatures, present computer memory systems, especially "hard" or archival memory, must be thermally stable even at relatively high temperatures. Without this thermal stability data loss may occur leading to the aforementioned loss of credibility.
Still another requirement of a EEPROM universal memory is long write/erase cycle life. For EEPROMs, as is the case with all archival memory, cycle life plays an important role in consumer confidence and acceptance. If the 2o cycle life of a memory device is too short, the consumer will be adverse to using this device for fear of losing valuable data. If the EEPROM is to be used as a replacement for computers main memory or display memory, that is, as a replacement for DRAM, SRAM or VRAM, the requirement of long cycle life is even more critical. The main and display memory are a computer's most often written to/erased data storage area. Every time a new computer program is loaded; a portion of the computer's main memory is erased and rewritten. During the execution of a computer program, a portion of the computer's main memory is constantly being cycled. Every time the computer monitor's display is changed, portions of the display memory are cycled. If the EEPROMs used to replace the 3o computer's main and display memory do not have a relatively long writelerase cycle life, these memories would need to be replaced excessively.
CHANGE MEMORY MATERIAL AND DIELECTRIC MATERIAL
FIELD OF THE INVENTION
The present invention relates generally to electrically operated memory material. More specifically, the present invention relates to a composite memory material comprising a mixture of active phase-change memory material and inactive dielectric material.
BACKGROUND AND PRIOR ART
The Ovonic EEPROM is a novel, proprietary, high performance, non-volatile, thin-film electronic memory device. Its advantages include non-volatile storage of data, potential for high bit density and, consequently, low cost because of its small footprint and simple two-terminal device configuration, long reprogramming cycle life, low programming energies and high speed. The Ovonic EEPROM is capable of both analog and digital forms of information storage. Digital storage can be either binary (one bit per memory cell) or multi-state (multiple bits per cell). Only minor modifications are necessary to switch between the two digital modes. For purposes of the instant invention, the terms "memory elements" and "control 2o elements" will be employed synonymously.
EARLY ELECTRICAL PHASE CHANGE MEMORY
The general concept of utilizing electrically writable and erasable phase change materials (i.e., materials which can be electrically switched between generally amorphous and generally crystalline states) for electronic memory applications is well known in the art, as is disclosed, for example, in U.S.
Patent No. 3,271,591 to Ovshinsky, issued September 6, 1966 and in U.S. Patent No.
3,530,441 to Ovshinsky) issued September 22, 1970, both of which are assigned to the same assignee as the present invention, and both disclosures of which are incorporated herein by reference (hereinafter the "Ovshinsky patents").
As disclosed in the Ovshinsky patents, such phase change materials can be electrically switched between structural states of generally amorphous and generally crystalline local order or between different detectable states of local order across the entire spectrum between completely amorphous and completely crystalline states. That is, the Ovshinsky patents describe that the electrical switching of such materials is not required to take place between completely amorphous and completely crystalline states but rather can be in incremental steps reflecting changes of local order to provide a "gray scale" represented by a multiplicity of conditions of local order spanning the spectrum between the completely amorphous and the completely crystalline states. The early materials described by the Ovshinsky patents could also, if required, be switched between just the two structural states of generally amorphous and generally crystalline local 1 o order to accommodate the storage and retrieval of single bits of encoded binary information.
The electrically erasable phase change memories described in the Ovshinsky patents, as well as subsequent electrical solid state memory, had a number of limitations that prevented their widespread use as a direct and universal replacement for present computer memory applications, such as tape, floppy disks, magnetic or optical hard disk drives, solid state disk flash, DRAM, SRAM, and socket flash memory. Specifically, the following represent the most significant of these limitations: (i) a relatively slow (by present standards) electrical switching speed, particularly when switched in the direction of greater local order (in the 2o direction of increasing crystallization); (ii) a relatively high input energy requirement necessary to initiate a detectable change in local order; and (iii) a relatively high cost per megabyte of stored information (particularly in comparison to present hard disk drive media).
The most significant of these limitations is the relatively high energy input required to obtain detectable changes in the chemical andlor electronic bonding configurations of the chalcogenide material in order to initiate a detectable change in local order. Also significant were the switching times of the electrical memory materials described in the Ovshinsky patents. These materials typically required times in the range of a few milliseconds for the set time (the time required to 3o switch the material from the amorphous to the crystalline state); and approximately a microsecond for the reset time (the time required to switch the material from the crystalline back to the amorphous state). The electrical energy required to switch these materials typically measured in the range of about a microjoule.
It should be noted that this amount of energy must be delivered to each of the memory elements in the solid state matrix of rows and columns of memory cells. Such high energy levels translate into high current carrying requirements for the address lines and for the cell isolationladdress device associated with each discrete memory element. Taking into consideration these energy requirements, the choices of memory cell isolation elements for one skilled in the art would be limited to very large single crystal diode or transistor isolation devices, which would make the use of micron scale lithography and hence a high packing density of 1o memory elements impossible. Thus, the low bit densities of matrix arrays made from this material would result in a high cost per megabyte of stored information.
By effectively narrowing the distinction in price and performance between archival, non-volatile mass memory and fast, volatile system memory, the memory elements of the present invention have the capability of allowing for the creation of a novel, non-hierarchal "universal memory system". Essentially all of the memory in the system can be low cost, archival and fast. As compared to original Ovshinsky-type phase change electrical memories, the memory materials described herein provide over six orders of magnitude faster programming time {less than nanoseconds) and use extremely low programming energy (less than 0.1 to 2 nanojoules) with demonstrated long term stability and cyclability (in excess of 10 trillion cycles). Also, experimental results indicate that additional reductions in element size can increase switching speeds and cycle life.
In general, development and optimization of the class of chalcogenide memory materials has not proceeded at the same rate as other types of solid state electrical memories that now have substantially faster switching times and substantially lower set and reset energies. These other forms of memories typically employ one or two solid state microelectronic circuit elements for each memory bit (as many as three or four transistors per bit) in some memory applications. The primary "non-volatile" memory elements in such solid state 3o memories, such as EEPROM, are typically floating gate field effect transistor devices which have limited re-programmability and which hold a charge on the gate of a field effect transistor to store each memory bit. Since this charge can leak off with the passage of time, the storage of information is not truly non-volatile as it is in the phase change media of the prior art where information is stored through changes in the actual atomic configuration or electronic structure of the chalcogenide material from which the elements are fabricated. These other forms of memories now enjoy acceptance in the marketplace.
In contrast to DRAM and SRAM, volatile memory devices, and other "flash"
devices such as floating gate structures, no field effect transistor devices are required in the electrical memory devices of the present invention. In fact, the electrically erasable, directly overwritable memory elements of the present invention represent the simplest electrical memory device to fabricate, comprising only two electrical contacts to a monolithic body of thin film chalcogenide material and a semiconductor diode for isolation. As a result, very little chip "real estate"
is required to store a bit of information, thereby providing for inherently high density memory chips. Furthermore, additional increases in information density can be accomplished through the use of multibit storage in each discrete memory cell.
In order to address the flash EEPROM market and be considered as a universal memory, memory elements must be truly non-volatile. This is even more significant if the memory element is claimed to possess multibit storage capabilities. If a set resistance value is lost or even found to significantly drift over time, the information stored therein is destroyed, users Pose confidence in the archival capabilities of the memory.
In addition to set resistance stability, another highly important factor which would be required of a universal memory is low switching current. This is extremely significant when the EEPROMs are used for large scale archival storage.
Used in this manner) the EEPROMs would replace the mechanical hard drives (such as magnetic or optical hard drives) of present computer systems) One of the main reasons for this replacement of conventional mechanical hard drives with EEPROM "hard drives" would be to reduce the comparatively large power consumption of the mechanical systems. In the case of lap-top computers, this is of particular interest because the mechanical hard disk drive is one of the largest power consumers therein. Therefore) it would be especially advantageous to reduce this power load, thereby substantially increasing the usage time of the computer per charge of the power cells. However, if the EEPROM replacement for mechanical hard drives has high switching energy requirements (and therefore high power requirements), the power savings may be inconsequential or at best unsubstantial. Therefore, any EEPROM which is to be considered a universal 5 memory requires low switching energy.
Yet another requirement of a EEPROM universal memory is high thermal stability of the information stored therein. Today's computers, especially personal computers, are routinely subjected to high temperatures. These high temperatures can be caused by internally created heat such as from power sources or other heat producing internal components. These high temperatures may also be caused by environmental factors, such as use of the computer in a hot climate or storage of the computer in an environment which is directly or indirectly heated to higher than normal temperatures. Whatever the cause of the elevated temperatures, present computer memory systems, especially "hard" or archival memory, must be thermally stable even at relatively high temperatures. Without this thermal stability data loss may occur leading to the aforementioned loss of credibility.
Still another requirement of a EEPROM universal memory is long write/erase cycle life. For EEPROMs, as is the case with all archival memory, cycle life plays an important role in consumer confidence and acceptance. If the 2o cycle life of a memory device is too short, the consumer will be adverse to using this device for fear of losing valuable data. If the EEPROM is to be used as a replacement for computers main memory or display memory, that is, as a replacement for DRAM, SRAM or VRAM, the requirement of long cycle life is even more critical. The main and display memory are a computer's most often written to/erased data storage area. Every time a new computer program is loaded; a portion of the computer's main memory is erased and rewritten. During the execution of a computer program, a portion of the computer's main memory is constantly being cycled. Every time the computer monitor's display is changed, portions of the display memory are cycled. If the EEPROMs used to replace the 3o computer's main and display memory do not have a relatively long writelerase cycle life, these memories would need to be replaced excessively.
SUMMARY OF THE INVENTION
An object of the present invention is to provide a solid state memory material having reduced switching current requirements and greater thermal stability of stored data therein. It is also an object of the present invention to provide a memory element comprising the aforementioned memory material.
These and other objects of the present invention are accomplished by a composite memory material comprising: a mixture of active phase-change memory material and inactive dielectric material. The phase-change memory material includes one or more elements selected from the group consisting of Te, Se, Ge, Sb, Bi, Pb, Sn, As, S, Si, P) 0 and mixtures or alloys thereof.
These and other objects are also accomplished by a single cell memory element comprising: a volume of memory material defining a single cell memory element, the memory material comprising a mixture of active phase-change material and inactive dielectric material; and a pair of spacedly disposed contacts, the contacts providing terminals for reading information stored in and writing information to the memory element.
There and other objects are also accomplished by an electrically operated, directly overwritable, multibit, single cell memory element comprising: a volume of memory material defining a single cell memory element, the memory material 2o constituting means for assuming a large dynamic range of electrical resistance values with the ability to be set directly to one of a plurality of resistance values within the dynamic range without the need to be set to a specific starting or erased resistance value, regardless of the previous resistance value of the material in response to a selected electrical input signal so as to provide the single cell with multibit storage capabilities; and a pair of spacedly disposed contacts for supplying the electrical input signal to set the memory material to a selected resistance value within the dynamic range, wherein at least one of the spacedly disposed contacts is a mixture of a first contact material and a second contact material, wherein the first contact material includes carbon, and wherein the second contact material includes at least one transition metal element. Preferably, the second contact material includes one or more elements selected from the group consisting of Ti, V, Cr, Zr, Nb, Mo, Hf) Ta, W and mixtures or alloys thereof. More preferably, the second contact material includes Ti and W.
BRIEF DESCRIPTION OF THE DRAWINGS
Figure 1 is a cross-sectional view of a single memory element depicting the composite memory material and pair of contacts;
Figure 2 is the top view of a possible layout of multiple memory elements showing how the elements would be connected to a set of X-Y addressing lines;
Figure 3 is a schematic diagram of the memory elements from Fig. 1 showing, in addition, how isolation elements such as diodes are connected in 1o series with the memory elements to electrically isolate each of the devices from the others; and Figure 4 is a schematic representation illustrating a single crystal semiconductor substrate with the integrated memory matrix of the instant invention as depicted in Figure 1 placed in electrical communication with an integrated circuit chip on which the address/driversldecoders are operatively affixed.
DETAILED DESCRIPTION OF THE INVENTION
Disclosed herein is a composite memory material comprising a mixture of phase-change memory material and inactive dielectric material. The composite 2o memory material of the present invention provides for switching within a wide dynamic range of stable states with low energy inputs at fast speeds so that it can be used to fabricate improved electrical memory elements.
The composite memory material is non-volatile and will maintain the integrity of stored information (within a selected margin of error) without the need for periodic refresh signals. The composite memory material can also be directly ovenrvritable so that the discrete memory elements need not be erased (set to a specified starting point) in order to change the information stored there. The fast and low energy switching to any of the different values of resistance can be attributed to the fact that the switching occurs without the need for gross atomic 3o rearrangement of the phase-change switching material.
As stated, the composite memory material is a mixture of active phase-change memory material and inactive dielectric material. The active phase-change memory material is formed from a plurality of constituent atomic elements. The phase-change memory material includes one or more elements selected from the group consisting of Te, Se, Ge, Sb, Bi, Pb, Sn, As, S, Si, P, O and mixtures or alloys thereof. The phase-change memory material preferably includes at least one chalcogen element and may include at least one transition metal element.
Preferably, the chalcogen element is selected from the group consisting of Te, Se and mixtures or alloys thereof. More preferably, the chalcogen element is a mixture of Te and Se.
The term "transition metal" as used herein includes elements 21 to 30, 39 to 48, 57 and 72 to 80. Preferably, the transition metal element is selected from the group consisting of Cr) Fe, Ni, Nb, Pd, Pt and mixtures or alloys thereof.
Most preferably the transition metal is Ni. Specific examples of such multi-element systems are set forth hereinafter with respect to the Te:Ge:Sb system with or without Ni and/or Se.
Specifically, the tellurium alloys described herein have a valence band made up of lone pair states. Since four (4) p shell electrons are present in Te, and the Te atom is chemically bonded by two of these bonding electrons in the p shell, the other two outer electrons (the lone pair) are not utilized for bonding purposes and hence do not substantially change the atomic energy of the system. In this regard, note that the highest filled molecular orbital is the orbital which contains the lone pair electrons. This is significant because, in a pertect stoichiometric crystal of tellurium and germanium atoms, upon the application of some internal strain in the lattice from which the crystallite is formed, the valence band can broaden and move upward toward the position of the then existing Fermi level. However, TeGe crystals are naturally "self-compensated", that is, the crystal desires ~ to preferentially assume a Te rich (approximately 52 percent Te and 48 percent Ge) composition. The stoichiometric crystal is a face centered cube; however, with the addition of a minimal amount of energy, the crystal can assume a rhombohedral lattice structure by increasing the number of its Ge and/or Sb vacancies. It is this 3o creation of vacancies in the crystalline lattice structure, which can reduce lattice strain in TeGe alloys, is responsible for lowering the energy state of the material and moves the Fermi level toward the valence band.
An object of the present invention is to provide a solid state memory material having reduced switching current requirements and greater thermal stability of stored data therein. It is also an object of the present invention to provide a memory element comprising the aforementioned memory material.
These and other objects of the present invention are accomplished by a composite memory material comprising: a mixture of active phase-change memory material and inactive dielectric material. The phase-change memory material includes one or more elements selected from the group consisting of Te, Se, Ge, Sb, Bi, Pb, Sn, As, S, Si, P) 0 and mixtures or alloys thereof.
These and other objects are also accomplished by a single cell memory element comprising: a volume of memory material defining a single cell memory element, the memory material comprising a mixture of active phase-change material and inactive dielectric material; and a pair of spacedly disposed contacts, the contacts providing terminals for reading information stored in and writing information to the memory element.
There and other objects are also accomplished by an electrically operated, directly overwritable, multibit, single cell memory element comprising: a volume of memory material defining a single cell memory element, the memory material 2o constituting means for assuming a large dynamic range of electrical resistance values with the ability to be set directly to one of a plurality of resistance values within the dynamic range without the need to be set to a specific starting or erased resistance value, regardless of the previous resistance value of the material in response to a selected electrical input signal so as to provide the single cell with multibit storage capabilities; and a pair of spacedly disposed contacts for supplying the electrical input signal to set the memory material to a selected resistance value within the dynamic range, wherein at least one of the spacedly disposed contacts is a mixture of a first contact material and a second contact material, wherein the first contact material includes carbon, and wherein the second contact material includes at least one transition metal element. Preferably, the second contact material includes one or more elements selected from the group consisting of Ti, V, Cr, Zr, Nb, Mo, Hf) Ta, W and mixtures or alloys thereof. More preferably, the second contact material includes Ti and W.
BRIEF DESCRIPTION OF THE DRAWINGS
Figure 1 is a cross-sectional view of a single memory element depicting the composite memory material and pair of contacts;
Figure 2 is the top view of a possible layout of multiple memory elements showing how the elements would be connected to a set of X-Y addressing lines;
Figure 3 is a schematic diagram of the memory elements from Fig. 1 showing, in addition, how isolation elements such as diodes are connected in 1o series with the memory elements to electrically isolate each of the devices from the others; and Figure 4 is a schematic representation illustrating a single crystal semiconductor substrate with the integrated memory matrix of the instant invention as depicted in Figure 1 placed in electrical communication with an integrated circuit chip on which the address/driversldecoders are operatively affixed.
DETAILED DESCRIPTION OF THE INVENTION
Disclosed herein is a composite memory material comprising a mixture of phase-change memory material and inactive dielectric material. The composite 2o memory material of the present invention provides for switching within a wide dynamic range of stable states with low energy inputs at fast speeds so that it can be used to fabricate improved electrical memory elements.
The composite memory material is non-volatile and will maintain the integrity of stored information (within a selected margin of error) without the need for periodic refresh signals. The composite memory material can also be directly ovenrvritable so that the discrete memory elements need not be erased (set to a specified starting point) in order to change the information stored there. The fast and low energy switching to any of the different values of resistance can be attributed to the fact that the switching occurs without the need for gross atomic 3o rearrangement of the phase-change switching material.
As stated, the composite memory material is a mixture of active phase-change memory material and inactive dielectric material. The active phase-change memory material is formed from a plurality of constituent atomic elements. The phase-change memory material includes one or more elements selected from the group consisting of Te, Se, Ge, Sb, Bi, Pb, Sn, As, S, Si, P, O and mixtures or alloys thereof. The phase-change memory material preferably includes at least one chalcogen element and may include at least one transition metal element.
Preferably, the chalcogen element is selected from the group consisting of Te, Se and mixtures or alloys thereof. More preferably, the chalcogen element is a mixture of Te and Se.
The term "transition metal" as used herein includes elements 21 to 30, 39 to 48, 57 and 72 to 80. Preferably, the transition metal element is selected from the group consisting of Cr) Fe, Ni, Nb, Pd, Pt and mixtures or alloys thereof.
Most preferably the transition metal is Ni. Specific examples of such multi-element systems are set forth hereinafter with respect to the Te:Ge:Sb system with or without Ni and/or Se.
Specifically, the tellurium alloys described herein have a valence band made up of lone pair states. Since four (4) p shell electrons are present in Te, and the Te atom is chemically bonded by two of these bonding electrons in the p shell, the other two outer electrons (the lone pair) are not utilized for bonding purposes and hence do not substantially change the atomic energy of the system. In this regard, note that the highest filled molecular orbital is the orbital which contains the lone pair electrons. This is significant because, in a pertect stoichiometric crystal of tellurium and germanium atoms, upon the application of some internal strain in the lattice from which the crystallite is formed, the valence band can broaden and move upward toward the position of the then existing Fermi level. However, TeGe crystals are naturally "self-compensated", that is, the crystal desires ~ to preferentially assume a Te rich (approximately 52 percent Te and 48 percent Ge) composition. The stoichiometric crystal is a face centered cube; however, with the addition of a minimal amount of energy, the crystal can assume a rhombohedral lattice structure by increasing the number of its Ge and/or Sb vacancies. It is this 3o creation of vacancies in the crystalline lattice structure, which can reduce lattice strain in TeGe alloys, is responsible for lowering the energy state of the material and moves the Fermi level toward the valence band.
1t is acceptable, if not essential to superimpose an amorphous model of local order on top of a short range local order model for the purpose of obtaining a descriptive, if not pertectly predictive explanation of atomic behavior.
When considering the amorphous nature of the material, note that the density of defect states in the band tails is greatest adjacent the band edges, while the depth of the recombination centers for captured charge carriers are deeper farther away from the band edges. The presence of these deep traps and tail states would provide a possible explanation for intermediate stable resistance values between the Fermi level position and the band edge. Regardless of theory, when fully crystalline, the semiconductor material of the instant invention is a degenerate semiconductor which exhibits metallic-like conduction.
It is further believed that the size of the crystallites which exist in the bulk of the semiconductor and memory material is relatively small, preferably less than about 2000 ~, more preferably between about 50 ~ and 500 A, and most preferably on the order of about 200 A to about 400 A. Further, these crystallites are believed to be surrounded by an amorphous skin which may contribute to the rapid formation of the many Fermi level positions of the material) detectable as different resistances (conductivities), as well as to the lower energy requirements for the transitions between these detectable resistance values to which the material can 2o be reliably and repeatably set.
It has also been found that modulation of the switching characteristics of two or three terminal semiconductor devices fabricated from the microcrystalline materials of the present invention may be controlled such that repeatable and detectable resistance values can be effected. It has been found that, in order for the materials of the present invention to be quickly set by low energy input signals to a desired conductivity (determined by the Fermi level position), it is only necessary that said materials are capable of stable (or long lived metastable) existence within at least two different Fermi level positions, which Fermi level positions are characterized by substantially constant band gaps but different electrical cond,uctivities. As noted above) it is also believed that the relatively small crystallite size may contribute to the rapid transition between detectable values of resistance.
One characteristic of the semiconductor materials of the present invention is their tendency toward the formation of more and smaller crystallites per unit volume. Crystallite sizes of the widest preferential range of representative materials embodying the present invention have been found to be far less than 5 about 2000 /~, and generally less than the range of about 2,000 A to 5,000 ~
which was characteristic of prior art materials. Crystallite size is defined herein as the diameter of the crystallites, or of their "characteristic dimension" which is equivalent to the diameter where the crystallites are not spherically shaped.
It has been determined that compositions in the highly resistive state of the 10 class of TeGeSb materials which meet the criteria of the present invention are generally characterized by substantially reduced concentrations of Te relative to that present in prior art electrically erasable memory materials. In one composition that provides substantially improved electrical switching pertormance characteristics, the average concentration of Te in the as deposited materials was well below 70%, typically below about 60% and ranged in general from as low as about 23% up to about 58% Te and most preferably about 48% to 58% Te.
Concentrations of Ge were above about 5% and ranged from a low of about 8%
to about 30% average in the material, remaining generally below 50%. Most preferably, concentrations of Ge ranged from about 8% to about 40%. The 2o remainder of the principal constituent elements in this composition was Sb.
The percentages given are atomic percentages which total 100% of the atoms of the constituent elements. Thus, this composition may be characterized as TeaGebSb,~o.~9+b~. These ternary Te-Ge-Sb alloys are useful starting materials for the development of additional phase-change memory materials having even better electrical characteristics.
The phase-change memory material preferably includes at least one chalcogen and can include one or more transition metals. The phase-change materials which include transition metals are elementally modified forms of the phase-change materials in the Te-Ge-Sb ternary system. That is, the elementally modified phase-change materials constitute modified forms ofthe Te-Ge-Sb phase-change alloys. This elemental modification is achieved by the incorporation of transition metals into the basic Te-Ge-Sb ternary system, with or without an additional chalcogen element, such as Se. Generally the elementally modified phase-change materials fall into two categories.
The first category is a phase-change memory material which includes Te, Ge, Sb and a transition metal, in the ratio (TeaGeeSb,oo-~a+n>)~TM,oo-~ where the subscripts are in atomic percentages which total 100% of the constituent elements, wherein TM is one or more transition metals, a and b are as set forth herein above for the basic Te--Ge--Sb ternary system and c is between about 90% and about 99.99%. The transition metal preferably include Cr, Fe) Ni, Nb, Pd, Pt and mixtures or alloys thereof.
Specific examples of phase-change memory materials encompassed by this system would include (TeSSGezzSb2z)95N~5. (TeSSGez2Sb22)s~Ni,~, (Te56Gez2Sbz2)95Cr5, (TeSSGezzsbzz)soCr~o, (TeSSGezzSbzz)s5Fe5, (TessGezzsbzz)soFe,o, ~TeSSGezzS~zz)s5Pd5, (TeSSGezzsbzz)soPd,o~ (Te5sGe2zSbz2)ssPts, (TessGezzSbzz)ssPt~o, (TeSSC'ezzSbzz)s5Nb5~
(TeSSGezzSbzz)soNb,o~ ~Tess~''ezzSb2z)soN~5Cr5~ (Te5sGe2zSb2z)soNi5Fe5, (TeSSGeZZSbZZ)soCrSFes, (TeSSGezzSbzZ)soPd5Cr5, (TeSSGezzSb2z)soNi5Pd5, (Te56GeZZSbZZ)soPd5Pt5, etC.
The second category is a phase-change memory material which includes Te, Ge, Sb, Se and a transition metal, in the ratio (TeaGebSb,oo-ca+by~TMaSe,oo-o+d~ where the subscripts are in atomic percentages which total 100% of the constituent elements, TM is one or more transition metals, a and b are as set forth hereinabove for the basic Te-Ge-Sb ternary system, c is between about 90% and 99.5% and d is between about 0.01 % and 10%. The transition metal can preferably include Cr, Fe, Ni, Pd, Pt, Nb and mixtures or alloys thereof. Specific examples of memory materials encompassed by this system would include (TeSSGezzSbzz)soNi5Se5, (TeSSGezzSbZZ)BONi~oSe-~o, (TeSBGeZ2Sb22)90Cr5Se5, (TeSSGezzSbzz)soCr,ose,o~ (TeSSGezzSb2z)soFe5Se5, (TeSSGezzSb2x)aoFe,oSe,o~ (TeSSGez2Sbzz)soPdsSeS, (TeSSGezzsbzz)soPd~ose,o~
(TeSSGezzsbzz)soPtSSes, (TeSSGezzsbzz)aoPt,ose,o~ (TeSSGezzSbzz)soNb5Se5, (TeSSGezzsbzz)aoNb,oSe,o, (Te56Ge22~b22)85N~5Cr5Se5~
(TeSSGezzSbzz)aoNisFeSSe,o, (TeSSGeZZSb22)asCr5Fe5Se5, (Te5sGe2zSbzz)a5Ni5Pd5Se5,(Te5sGe22Sb22)aoNi5Pt5Se~o) (Te5sGe22sbzz)s5Ni5Nb5Se5, (TessGe2zSb22)s5Pd5Cr5Se5, (TeSSGezzsbzz)eoPd5Pt5Se,o, (Te56Gez2Sb22)sSPdsNb5Se5, (Te56Ge2zSbz2)s5Pt5Nb5Se5, etc.
When considering the amorphous nature of the material, note that the density of defect states in the band tails is greatest adjacent the band edges, while the depth of the recombination centers for captured charge carriers are deeper farther away from the band edges. The presence of these deep traps and tail states would provide a possible explanation for intermediate stable resistance values between the Fermi level position and the band edge. Regardless of theory, when fully crystalline, the semiconductor material of the instant invention is a degenerate semiconductor which exhibits metallic-like conduction.
It is further believed that the size of the crystallites which exist in the bulk of the semiconductor and memory material is relatively small, preferably less than about 2000 ~, more preferably between about 50 ~ and 500 A, and most preferably on the order of about 200 A to about 400 A. Further, these crystallites are believed to be surrounded by an amorphous skin which may contribute to the rapid formation of the many Fermi level positions of the material) detectable as different resistances (conductivities), as well as to the lower energy requirements for the transitions between these detectable resistance values to which the material can 2o be reliably and repeatably set.
It has also been found that modulation of the switching characteristics of two or three terminal semiconductor devices fabricated from the microcrystalline materials of the present invention may be controlled such that repeatable and detectable resistance values can be effected. It has been found that, in order for the materials of the present invention to be quickly set by low energy input signals to a desired conductivity (determined by the Fermi level position), it is only necessary that said materials are capable of stable (or long lived metastable) existence within at least two different Fermi level positions, which Fermi level positions are characterized by substantially constant band gaps but different electrical cond,uctivities. As noted above) it is also believed that the relatively small crystallite size may contribute to the rapid transition between detectable values of resistance.
One characteristic of the semiconductor materials of the present invention is their tendency toward the formation of more and smaller crystallites per unit volume. Crystallite sizes of the widest preferential range of representative materials embodying the present invention have been found to be far less than 5 about 2000 /~, and generally less than the range of about 2,000 A to 5,000 ~
which was characteristic of prior art materials. Crystallite size is defined herein as the diameter of the crystallites, or of their "characteristic dimension" which is equivalent to the diameter where the crystallites are not spherically shaped.
It has been determined that compositions in the highly resistive state of the 10 class of TeGeSb materials which meet the criteria of the present invention are generally characterized by substantially reduced concentrations of Te relative to that present in prior art electrically erasable memory materials. In one composition that provides substantially improved electrical switching pertormance characteristics, the average concentration of Te in the as deposited materials was well below 70%, typically below about 60% and ranged in general from as low as about 23% up to about 58% Te and most preferably about 48% to 58% Te.
Concentrations of Ge were above about 5% and ranged from a low of about 8%
to about 30% average in the material, remaining generally below 50%. Most preferably, concentrations of Ge ranged from about 8% to about 40%. The 2o remainder of the principal constituent elements in this composition was Sb.
The percentages given are atomic percentages which total 100% of the atoms of the constituent elements. Thus, this composition may be characterized as TeaGebSb,~o.~9+b~. These ternary Te-Ge-Sb alloys are useful starting materials for the development of additional phase-change memory materials having even better electrical characteristics.
The phase-change memory material preferably includes at least one chalcogen and can include one or more transition metals. The phase-change materials which include transition metals are elementally modified forms of the phase-change materials in the Te-Ge-Sb ternary system. That is, the elementally modified phase-change materials constitute modified forms ofthe Te-Ge-Sb phase-change alloys. This elemental modification is achieved by the incorporation of transition metals into the basic Te-Ge-Sb ternary system, with or without an additional chalcogen element, such as Se. Generally the elementally modified phase-change materials fall into two categories.
The first category is a phase-change memory material which includes Te, Ge, Sb and a transition metal, in the ratio (TeaGeeSb,oo-~a+n>)~TM,oo-~ where the subscripts are in atomic percentages which total 100% of the constituent elements, wherein TM is one or more transition metals, a and b are as set forth herein above for the basic Te--Ge--Sb ternary system and c is between about 90% and about 99.99%. The transition metal preferably include Cr, Fe) Ni, Nb, Pd, Pt and mixtures or alloys thereof.
Specific examples of phase-change memory materials encompassed by this system would include (TeSSGezzSb2z)95N~5. (TeSSGez2Sb22)s~Ni,~, (Te56Gez2Sbz2)95Cr5, (TeSSGezzsbzz)soCr~o, (TeSSGezzSbzz)s5Fe5, (TessGezzsbzz)soFe,o, ~TeSSGezzS~zz)s5Pd5, (TeSSGezzsbzz)soPd,o~ (Te5sGe2zSbz2)ssPts, (TessGezzSbzz)ssPt~o, (TeSSC'ezzSbzz)s5Nb5~
(TeSSGezzSbzz)soNb,o~ ~Tess~''ezzSb2z)soN~5Cr5~ (Te5sGe2zSb2z)soNi5Fe5, (TeSSGeZZSbZZ)soCrSFes, (TeSSGezzSbzZ)soPd5Cr5, (TeSSGezzSb2z)soNi5Pd5, (Te56GeZZSbZZ)soPd5Pt5, etC.
The second category is a phase-change memory material which includes Te, Ge, Sb, Se and a transition metal, in the ratio (TeaGebSb,oo-ca+by~TMaSe,oo-o+d~ where the subscripts are in atomic percentages which total 100% of the constituent elements, TM is one or more transition metals, a and b are as set forth hereinabove for the basic Te-Ge-Sb ternary system, c is between about 90% and 99.5% and d is between about 0.01 % and 10%. The transition metal can preferably include Cr, Fe, Ni, Pd, Pt, Nb and mixtures or alloys thereof. Specific examples of memory materials encompassed by this system would include (TeSSGezzSbzz)soNi5Se5, (TeSSGezzSbZZ)BONi~oSe-~o, (TeSBGeZ2Sb22)90Cr5Se5, (TeSSGezzSbzz)soCr,ose,o~ (TeSSGezzSb2z)soFe5Se5, (TeSSGezzSb2x)aoFe,oSe,o~ (TeSSGez2Sbzz)soPdsSeS, (TeSSGezzsbzz)soPd~ose,o~
(TeSSGezzsbzz)soPtSSes, (TeSSGezzsbzz)aoPt,ose,o~ (TeSSGezzSbzz)soNb5Se5, (TeSSGezzsbzz)aoNb,oSe,o, (Te56Ge22~b22)85N~5Cr5Se5~
(TeSSGezzSbzz)aoNisFeSSe,o, (TeSSGeZZSb22)asCr5Fe5Se5, (Te5sGe2zSbzz)a5Ni5Pd5Se5,(Te5sGe22Sb22)aoNi5Pt5Se~o) (Te5sGe22sbzz)s5Ni5Nb5Se5, (TessGe2zSb22)s5Pd5Cr5Se5, (TeSSGezzsbzz)eoPd5Pt5Se,o, (Te56Gez2Sb22)sSPdsNb5Se5, (Te56Ge2zSbz2)s5Pt5Nb5Se5, etc.
The phase-change memory material possesses substantially non-volatile set resistance values. However, if the resistance value of the phase-change material does drift from its original set value, "compositional modification", described hereinafter, may be used to compensate for this drift. As used herein, the term "non-volatile" refers to the condition in which the set resistance value remains substantially constant for archival time periods. Of course, software (including the feedback system discussed hereinafter) can be employed to insure that absolutely no "drift" occurs outside of a selected margin of error. Because drift of the resistance value of the memory elements can, if left unimpeded, hinder gray scale storage of information, it is desirable to minimize drift.
"Compositional modification" is defined herein to include any means of compositionally modifying the phase-change memory material to yield substantially stable values of resistance, including the addition of band gap widening elements to increase the inherent resistance of the material. One example of compositional modification is to include graded compositional inhomogeneities with respect to thickness. For instances, the volume of phase-change memory material may be graded from a first Te-Ge-Sb alloy to a second Te-Ge-Sb alloy of differing composition. The compositional grading may take any form which reduces set resistance value drift. For example, the compositional grading need not be limited to a first and second alloy of the same alloy system. Also, the grading can be accomplished with more than two alloys. The grading can be uniform and continuous or it can also be non-uniform or non-continuous. A specific example of compositional grading which results in reduced resistance value drift includes a uniform and continuous grading of Ge,4Sb29Te5, at one surtace to GeZZSb2ZTess at the opposite surtace.
Another manner of employing compositional modification to reduce resistance drift is by layering the volume of phase-change memory material.
That is, the volume of phase-change memory material may be formed of a plurality of discrete, relatively thin layers of differing composition. For example, the volume of phase-change memory material may include one or more pairs of layers, each one of which is formed of a different Te-Ge-Sb alloy. Again, as was the case with graded compositions, any combination of layers which results in substantially reduced resistance value drift can be employed. The layers may be of similar thickness or they may be of differing thickness. Any number of layers may be used and multiple layers of the same alloy may be present in the volume of memory material, either contiguous or remote from one another. Also, layers of any number of differing alloy composition may be used. A specific example of compositional layering is a volume of memory material which includes alternating layer pairs of Ge,4Sbz9Te5, and Ge22Sbz2Te56.
Yet another form of compositional inhomogeneity to reduce resistance drift is accomplished by combining compositional grading and compositional layering.
More particularly, the aforementioned compositional grading may be combined with any of the above described compositional layering to form a stable volume of memory material. Exemplary volumes of phase-change memory material which employ this combination are: (1 ) a volume of phase-change memory material which includes a discrete layer of Ge22Sb22Te56 followed by a graded composition of Ge,4Sb29Te5~ and Ge2ZSbZZTe56 and (2) a volume of phase-change memory material which includes a discrete layer of Ge,4Sb29Te5, and a graded composition Of Ge~4SbZ9Te5~ and Ge22Sb22Te56.
The composite memory material is a mixture of an active phase-change memory material, such as those described above, and an inactive dielectric 2o material. Generally, the dielectric material can be any dielectric material that is chemically non-reactive with the phase-change memory material. Preferably, the dielectric material has a melting point higher than that of the phase-change memory material.
In particular, the dielectric material may be one or more materials selected from the group consisting of oxides, nitrides, fluorides, sulfides, chlorides, carbides, oxynitrides, carboxynitrides, borides, phosphides and mixtures or alloys thereof.
Other dielectric materials known in the art may also be used. The dielectric material may also be chosen from the group of organic dielectric materials.
These include, but are not limited to, materials such as amides, polyamides, imides, polyimides, and parylens.
Oxides include silicon oxides such as Si02, titanium oxides such as TiOz, aluminum oxides such as AIz03, zirconium oxides such as Zr02, germanium oxides such as GeOZ, and tatalum oxides such as Ta205. Other possible oxides include B203, Sb203, and PbO. Nitrides include silicon nitrides such as Si3N4, aluminum nitrides such as AIN, as well as TiN, SiN, ZrN and BN, and off-stoichiometry silicon nitride SiNx. Sulfides include silicon sulfide such as SiSz, germanium sulfide such as GeSz, and zinc sulfide such as ZnS. Florides include MgF2, CaFz, and LiFz.
Various glasses may also be used. For instance, LaSiON material containing La, Si, O and N; SiAION material containing Si, AI, O and N; SiAION
material containing yttrium; or NdSiON material containing Nd) Si, O and N may be used.
1o The composite memory material is preferably a heterogeneous mixture of active phase-change memory material and inactive dielectric material. One embodiment of such a heterogeneous mixture is that of a multi-layered structure with layers of phase-change memory material intermixed with layers of dielectric material. Preferably, the thickness of each layer may be between about 5 A to about 75 A. More preferably, the thickness of each layer may be between about 10 ~ to about 50 /~. Most preferably, the thickness of each layer may be between about 20 ~ to about 30 ~.
The composite memory material may be made by methods such as sputtering, evaporation or by chemical vapor deposition (CVD), which may be enhanced by plasma techniques such as RF glow discharge. The composite memory material of the instant invention is most preferably made by RF
sputtering or evaporation. It may be formed by multiple source sputtering techniques making use of a plurality of targets, usually a target of the phase-change memory material and a target of the dielectric material. With these targets arranged in opposition to a substrate, sputtering is carried out while the substrate is rotated relative to each target. A target containing both phase change and dielectric materials may be used as well. As well, substrate heating may be used to control the morphology of the phase-change material within the composite memory material formed by affecting crystal growth as well as crystal aggregation via surtace mobility.
The percentage by volume of dielectric material within the composite memory material can be controlled. Preferably, the percentage by volume of dielectric material is between about 10% and about 90%. More preferably, the percentage by volume of dielectric material is between about 20% and about 80%.
Most preferably, the percentage by volume of dielectric material is between about 40% and about 60%.
5 The composite memory material may also be formed by a spin coating process. The phase-change memory material may be mixed with a dielectric such as an organic polymer like polyamide. The resulting mixture may then be spin coated onto a silicon substrate forming a composite memory material with the desired properties.
10 Also disclosed herein is a single cell memory element comprising the composite memory material disclosed above. The memory element further comprises a pair of speacedly disposed contacts for supplying the electrical input signal to the composite memory material. Figure 1 shows a cross-sectional view of an embodiment of the memory element formed on a single crystal silicon 15 semiconductor wafer 10. The memory element includes the composite memory material 36, a first spacedly disposed contact 6, and a second spacedly disposed contact 8.
First contact 6 and second contact 8 may each be comprised of two thin-film layers. Thin-film layers 38 and 34, deposited adjacent to the composite memory material 36 have excellent diffusion barrier properties which inhibit the diffusion and electromigration of foreign material into the composite memory material 36.
The adjacent thin-film layers 38, 34 may be comprised of a carbon material such as amorphous carbon. Alternately, the adjacent thin-film layers 38) 34 may be formed from a compound which includes one element selected from the group consisting of Ti, V, Cr, Zr) Nb, M. Hf, Ta, W, and one or more elements selected from the group consisting of B, C, N, AI, Si, P, S. Preferably, the adjacent thin-film layers 38, 34 are formed from a compound which includes Ti and one or more elements selected from the group consisting of C, N, AI, Si and mixtures or alloys thereof. In one embodiment, the adjacent thin-film layers are comprised of a compound having a composition of, in atomic percent, between about 10% to 60%
titanium, 5% to 50% caFbon and 10% to 60% nitrogen. In addition, the titanium carbonitride may also include up to 40% hydrogen.
"Compositional modification" is defined herein to include any means of compositionally modifying the phase-change memory material to yield substantially stable values of resistance, including the addition of band gap widening elements to increase the inherent resistance of the material. One example of compositional modification is to include graded compositional inhomogeneities with respect to thickness. For instances, the volume of phase-change memory material may be graded from a first Te-Ge-Sb alloy to a second Te-Ge-Sb alloy of differing composition. The compositional grading may take any form which reduces set resistance value drift. For example, the compositional grading need not be limited to a first and second alloy of the same alloy system. Also, the grading can be accomplished with more than two alloys. The grading can be uniform and continuous or it can also be non-uniform or non-continuous. A specific example of compositional grading which results in reduced resistance value drift includes a uniform and continuous grading of Ge,4Sb29Te5, at one surtace to GeZZSb2ZTess at the opposite surtace.
Another manner of employing compositional modification to reduce resistance drift is by layering the volume of phase-change memory material.
That is, the volume of phase-change memory material may be formed of a plurality of discrete, relatively thin layers of differing composition. For example, the volume of phase-change memory material may include one or more pairs of layers, each one of which is formed of a different Te-Ge-Sb alloy. Again, as was the case with graded compositions, any combination of layers which results in substantially reduced resistance value drift can be employed. The layers may be of similar thickness or they may be of differing thickness. Any number of layers may be used and multiple layers of the same alloy may be present in the volume of memory material, either contiguous or remote from one another. Also, layers of any number of differing alloy composition may be used. A specific example of compositional layering is a volume of memory material which includes alternating layer pairs of Ge,4Sbz9Te5, and Ge22Sbz2Te56.
Yet another form of compositional inhomogeneity to reduce resistance drift is accomplished by combining compositional grading and compositional layering.
More particularly, the aforementioned compositional grading may be combined with any of the above described compositional layering to form a stable volume of memory material. Exemplary volumes of phase-change memory material which employ this combination are: (1 ) a volume of phase-change memory material which includes a discrete layer of Ge22Sb22Te56 followed by a graded composition of Ge,4Sb29Te5~ and Ge2ZSbZZTe56 and (2) a volume of phase-change memory material which includes a discrete layer of Ge,4Sb29Te5, and a graded composition Of Ge~4SbZ9Te5~ and Ge22Sb22Te56.
The composite memory material is a mixture of an active phase-change memory material, such as those described above, and an inactive dielectric 2o material. Generally, the dielectric material can be any dielectric material that is chemically non-reactive with the phase-change memory material. Preferably, the dielectric material has a melting point higher than that of the phase-change memory material.
In particular, the dielectric material may be one or more materials selected from the group consisting of oxides, nitrides, fluorides, sulfides, chlorides, carbides, oxynitrides, carboxynitrides, borides, phosphides and mixtures or alloys thereof.
Other dielectric materials known in the art may also be used. The dielectric material may also be chosen from the group of organic dielectric materials.
These include, but are not limited to, materials such as amides, polyamides, imides, polyimides, and parylens.
Oxides include silicon oxides such as Si02, titanium oxides such as TiOz, aluminum oxides such as AIz03, zirconium oxides such as Zr02, germanium oxides such as GeOZ, and tatalum oxides such as Ta205. Other possible oxides include B203, Sb203, and PbO. Nitrides include silicon nitrides such as Si3N4, aluminum nitrides such as AIN, as well as TiN, SiN, ZrN and BN, and off-stoichiometry silicon nitride SiNx. Sulfides include silicon sulfide such as SiSz, germanium sulfide such as GeSz, and zinc sulfide such as ZnS. Florides include MgF2, CaFz, and LiFz.
Various glasses may also be used. For instance, LaSiON material containing La, Si, O and N; SiAION material containing Si, AI, O and N; SiAION
material containing yttrium; or NdSiON material containing Nd) Si, O and N may be used.
1o The composite memory material is preferably a heterogeneous mixture of active phase-change memory material and inactive dielectric material. One embodiment of such a heterogeneous mixture is that of a multi-layered structure with layers of phase-change memory material intermixed with layers of dielectric material. Preferably, the thickness of each layer may be between about 5 A to about 75 A. More preferably, the thickness of each layer may be between about 10 ~ to about 50 /~. Most preferably, the thickness of each layer may be between about 20 ~ to about 30 ~.
The composite memory material may be made by methods such as sputtering, evaporation or by chemical vapor deposition (CVD), which may be enhanced by plasma techniques such as RF glow discharge. The composite memory material of the instant invention is most preferably made by RF
sputtering or evaporation. It may be formed by multiple source sputtering techniques making use of a plurality of targets, usually a target of the phase-change memory material and a target of the dielectric material. With these targets arranged in opposition to a substrate, sputtering is carried out while the substrate is rotated relative to each target. A target containing both phase change and dielectric materials may be used as well. As well, substrate heating may be used to control the morphology of the phase-change material within the composite memory material formed by affecting crystal growth as well as crystal aggregation via surtace mobility.
The percentage by volume of dielectric material within the composite memory material can be controlled. Preferably, the percentage by volume of dielectric material is between about 10% and about 90%. More preferably, the percentage by volume of dielectric material is between about 20% and about 80%.
Most preferably, the percentage by volume of dielectric material is between about 40% and about 60%.
5 The composite memory material may also be formed by a spin coating process. The phase-change memory material may be mixed with a dielectric such as an organic polymer like polyamide. The resulting mixture may then be spin coated onto a silicon substrate forming a composite memory material with the desired properties.
10 Also disclosed herein is a single cell memory element comprising the composite memory material disclosed above. The memory element further comprises a pair of speacedly disposed contacts for supplying the electrical input signal to the composite memory material. Figure 1 shows a cross-sectional view of an embodiment of the memory element formed on a single crystal silicon 15 semiconductor wafer 10. The memory element includes the composite memory material 36, a first spacedly disposed contact 6, and a second spacedly disposed contact 8.
First contact 6 and second contact 8 may each be comprised of two thin-film layers. Thin-film layers 38 and 34, deposited adjacent to the composite memory material 36 have excellent diffusion barrier properties which inhibit the diffusion and electromigration of foreign material into the composite memory material 36.
The adjacent thin-film layers 38, 34 may be comprised of a carbon material such as amorphous carbon. Alternately, the adjacent thin-film layers 38) 34 may be formed from a compound which includes one element selected from the group consisting of Ti, V, Cr, Zr) Nb, M. Hf, Ta, W, and one or more elements selected from the group consisting of B, C, N, AI, Si, P, S. Preferably, the adjacent thin-film layers 38, 34 are formed from a compound which includes Ti and one or more elements selected from the group consisting of C, N, AI, Si and mixtures or alloys thereof. In one embodiment, the adjacent thin-film layers are comprised of a compound having a composition of, in atomic percent, between about 10% to 60%
titanium, 5% to 50% caFbon and 10% to 60% nitrogen. In addition, the titanium carbonitride may also include up to 40% hydrogen.
In another embodiment, the adjacent thin-film layers 38, 34 are comprised of titanium siliconitride. Preferably, in this embodiment, the adjacent thin-film layers are comprised of a compound having a composition of, in atomic percent, between about 10% to 60% titanium, 5% to 50% silicon and 10% to 60% nitrogen.
In addition, the titanium siliconitride may also include up to 40% hydrogen.
In a third embodiment, the adjacent thin-film layers 38, 34 are comprised of titanium aluminum nitride. Preferably, in this embodiment, the adjacent thin-film layers are comprised of a compound having a composition of, in atomic percent, between about 10% to 60% titanium, 5% to 50% aluminum and 10% to 60%
1o nitrogen. In addition, the titanium aluminum nitride may also include up to 40%
hydrogen.
The titanium carbonitride, titanium siliconitride and titanium aluminum nitride have excellent barrier properties, preventing both the diffusion and electromigration of foreign material into the composite memory material. Furthermore, the titanium carbonitride, titanium siliconitride and titanium aluminum nitride may be deposited by such methods as physical vapor deposition including evaporation, ion plating as well as DC and RF sputtering deposition, chemical vapor deposition, and plasma assisted chemical vapor deposition. The exact method used depends upon many factors, one of which being deposition temperature constraints imposed 2o by the composition of the target material.
The pair of spacedly disposed contacts 6 and 8 are preferably comprised of the additional thin-film layers 32 and 40 which are deposited remote to the composite memory material 3fi. Each of these remote thin-film layers is comprised of one or more elements from the group consisting of Ti, W and Mo. In one embodiment, each of the remote thin-film layers is comprised of Ti and W.
Preferably, the remote thin-film layers are comprised of a compound, in atomic percent, of 5% to 30% titanium and 70% to 95% tungsten. The Ti-W alloy layers 32 and 40 are preferably deposited using a DC sputtering deposition process.
They are preferably deposited to a thickness of about 100 /~ to 4000 ~. They are more preferably deposited to a thickness of about 200 A to 2000 A. The Ti-W
alloy layers 32 and 40 have excellent ohmic contact proterties. Moreover, they have the barrier properties necessary to prevent both the electromigration and diffusion of foreign electrode material into the composite memory material 36.
The layer of composite memory material 36 is preferably deposited to a thickness of about 200 ~ to 5,000 ~, more preferably of about 250 ~ to 2,500 ~, and most preferably of about 250 ~ to 500 l~ in thickness.
The memory element shown in Figure 1 may be formed in a multi-step process. Layers 32) 34 and 46 are first deposited and the insulation layer 46 is then etched so that there will be an area of contact between the composite memory material 36 and layer 34. The remaining layers 36, 38 and 40 are deposited and the entire stack of layers 32, 34, 36, 46, 38 and 40 is etched to the selected dimension. Deposited on top of the entire structure is a layer of insulating material 39. Examples of insulating materials are Si02, Si3N4 and tellurium oxygen sulfide (e.g., TeOS). The layer of insulating material 39 is etched and a layer of aluminum is deposited to form the second electrode grid structure 42 which extends perpendicular in direction to the conductors 12 and complete the X-Y
grid connection to the individual memory elements. Overlaying the complete integrated structure is a top encapsulating layer of a suitable encapsulant such as Si3N4 or a plastic material such as polyamide, which seals the structure against moisture anal other external elements which could cause deterioration and degradation of performance. The Si3N4 encapsulant can be deposited, for example, using a low temperature plasma deposition process. The polyamide material can be spin coated and baked after deposition in accordance with known techniques to form the encapsulant layer.
The term "pore diameter" as used herein is the average cross-section of the smallest region of contact between the composite memory material 36, and the electrical contacts 6 and 8. The pore diameter can be as small as lithography resolution limits will permit. Pore diameter is related to device pertormance.
Reducing pore diameter reduces device volume, thereby lowering the current and energy requirements needed for electrical switching. This increases the speed and sensitivity of the device - reducing the switching time and electrical energy required to initiate the detectable change in resistance.
In previous embodiments of the memory element it was preferred that the pore diameter be selected to conform substantially with the cross section of the memory material whose resistance is actually altered when the material is switched to either the high or low resistance state. This section of memory material is called the "filamentary portion". Ideally, the pore diameter should equal the diameter of the filamentary portion.
As a means of reducing pore diameter beyond that permitted by lithography, previous embodiments of the memory element have employed "filament confining means" between at least one of the saacedlv disposed contacts and the volume of memory material. The filament confining means is, typically, a thin-film layer of highly resistive material with at least one low resistance pathway thereacross through which current passes between the electrical contact and the volume of memory material. The filament confining means provided a high current density within the filamentary portion upon input of a very low electrical current to the spacedly disposed contacts.
The filament confining means plays a role in the "electrical forming process"
of the memory device. The electrical forming process consists of applying higher current electrical pulses to the newly constructed memory element until the memory element switches from its originally very high "virgin" resistance value to a lower resistance value. Once this occurs, the memory element is said to be "formed". It is now ready for lower programming current to pertorm electrical 2o cycling.
The forming process "breaks down" the filament confining means. During one or more of the higher current pulses applied during the forming process, the electrically weakest "breakdown" region in the confining layer is physically changed and becomes much more highly conductive than the remainder of the layer. It is through this region that all of the current of any subsequent memory cycling pulses (i.e. set and reset pulses) will pass. When a very low current is applied to the memory element, all of the current is channeled through the filamentary portion.
Hence, because of its extremely small size, the current density is very high within this region of the memory material.
In previous embodiments of the memory element, the programming current required for electrical cycling was decreased by either a lithographic reduction of pore diameter or via the introduction of a filimentary confining means. In contradistinction thereto, in a memory element comprising the composite memory material of the present invention, the desired decrease in programming current is achieved by restricting the volume of phase-change material via the introduction of the inactive dielectric material.
The dielectric material can be made to occupy a selected volume fraction of the new composite material thus reducing the volume fraction occupied by the active phase-change memory material. This reduction of volume fraction of active phase-change memory material decreases the current needed to program the memory element.
Because the volume fraction of dielectric material can be controlled, in thin-film memory applications, the volume of electrically conducting material can be controlled independently of the size of the photolithographically defined contact area. This can allow a reduction in the required programming current at a given scale of photolithography to a value consistent with the current that can be supplied by the memory drivers.
The composite material thus serves a function similar to that of the filament confining means described above. As with the filament confining means) the composite material can define the cross sectional area of the filamentary portion within the memory material during both electrical forming and during switching.
Hence, the composite material of the present invention can be used to overcome the lithography limitations of creating a small pore without the need of using an additional layer of material.
Also disclosed herein is an electrically operated, directly overwritable, multibit, single cell memory element comprising a volume of memory material defining a single cell memory element, the memory material constituting meansfor assuming a large dynamic range of electrical resistance values with the ability to be set directly to one of a plurality of resistance values within the dynamic range without the need to be set to a specific starting or erased resistance value, regardless of the previous resistance value of the material in response to a 3o selected electrical input signal so as to provide the single cell with multibit storage capabilities.
The electrically operated, directly overwritable, multibit, single cell memory element further comprises a pair of spacedly disposed contacts for supplying the electrical input signal to set the memory material to a selected resistance value within the dynamic range. At least one of the spacedly disposed contacts is a mixture of a first and a second contact material. The first contact material includes 5 carbon, and the second contact material includes at least one transition metal element. The term "transition metal" as used herein includes elements 21 to 30, 39 to 48, 57 and 72 to 80. Preferably, the second contact material includes one or more elements selected from the group consisting of Ti, V, Cr, Zr, Nb, Mo, Hf, Ta, W and mixtures or alloys thereof. More preferably, the second contact material 10 includes Ti and W. The contact can be made by a co-sputtering process.
The top view of a possible configuration for multiple memory elements is shown in Figure 2. As shown, the devices form an X-Y matrix of memory elements. The horizontal strips 12 represent the X set of an X-Y electrode grid for addressing the individual elements. The vertical strips 42 represent the Y set of 15 addressing lines.
Other circuit configurations for the electrically erasable memory of the present invention are, of course, possible and feasible to implement. One particularly useful configuration is a three dimensional, multilevel array in which a plurality of planes of memory or control elements and their respective isolation 20 devices are stacked upon one another. Each plane of memory elements is arranged as a plurality of rows and columns of memory elements, thereby allowing for X-Y addressing. This stacking of planes, in addition to increasing memory storage density, allows for an additional Z dimension of interconnection. This arrangement is particularly useful to simulate a neural network for a truly intelligent computer.
Each memory element is electrically isolated from the others by using some type of isolation element. Figure 3, a schematic diagram of the memory device layout, shows how electrical isolation can be accomplished using diodes. The circuit comprises an X-Y grid with the memory elements 30 being electrically 3o interconnected in series with isolation diodes 26. Address lines 12 and 42 are connected to external addressing circuitry in a manner well known to those skilled in the art. The purpose of the isolation elements is to enable each discrete WO 98/19350 PCT/US9~/19253 memory elements to be read and written without interfering with information stored in adjacent or remote memory elements of the matrix.
Figure 4 shows a portion of a single crystal semiconductor substrate 50 with a memory matrix 51 of the present invention formed thereon. Also formed on the same substrate 50 is an addressing matrix 52 which is suitably connected by integrated circuitry connections 53 to the memory matrix 51. The addressing matrix 52 includes signal generating means which define and control the setting and reading pulses applied to the memory matrix 51. Of course, the addressing matrix 52 may be integrated with and formed simultaneously with the solid state memory matrix 51.
Experimentation has shown that factors such as chalcogenide composition, thermal preparation (post deposition anneal), signal pulse duration, impurities such as oxygen present in the composition, crystallite size and signal pulse waveform shape have an effect on the magnitude of the dynamic range of resistances, the absolute end-point resistances of said dynamic range, and the voltages required to set the device at these resistances. For example, relatively thick chalcogenide films (i.e. about 4000 A) will result in higher set voltage requirements (and therefore higher current densities within the volume of memory material), while relatively thin chalcogenide layers (i.e. about 250 A) will result in lower set voltage (and current density) requirements. Of course, the possible significance of crystallite size and, therefore, the ratio of the number of surface atoms relative to the number of bulk atoms has previously been described.
The dynamic range of resistances also allows for broad gray scale and multilevel analog memory storage. Multilevel memory storage is accomplished by dividing the broad dynamic range into a plurality of sub-ranges or levels. The continuous resistance programmability allows for multiple bits of binary information to be stored in a single memory cell. This multilevel storage is accomplished by mimicking multiple bits of binary information in pseudo-analog form and storing this analog information in a single memory cell. Thus, by dividing the dynamic range of resistances into 2" analog levels, each memory cell would be provided with the capability of storing n bits of binary information.
Through the use of the proprietary materials and device configurations disclosed herein, an electrically erasable, directly overwritable memory element has been developed which provides fast read and write speeds, approaching those of SRAM devices; non-volatility and random access reprogramming capabilities of an EEPROM; and a price per megabyte of storage significantly below any other semiconductor memory.
it is to be understood that the disclosure set forth herein is presented in the form of detailed embodiments described for the purpose of making a full and complete disclosure of the present invention, and that such details are not to be interpreted as limiting the true scope of this invention as set forth and defined in the appended claims.
In addition, the titanium siliconitride may also include up to 40% hydrogen.
In a third embodiment, the adjacent thin-film layers 38, 34 are comprised of titanium aluminum nitride. Preferably, in this embodiment, the adjacent thin-film layers are comprised of a compound having a composition of, in atomic percent, between about 10% to 60% titanium, 5% to 50% aluminum and 10% to 60%
1o nitrogen. In addition, the titanium aluminum nitride may also include up to 40%
hydrogen.
The titanium carbonitride, titanium siliconitride and titanium aluminum nitride have excellent barrier properties, preventing both the diffusion and electromigration of foreign material into the composite memory material. Furthermore, the titanium carbonitride, titanium siliconitride and titanium aluminum nitride may be deposited by such methods as physical vapor deposition including evaporation, ion plating as well as DC and RF sputtering deposition, chemical vapor deposition, and plasma assisted chemical vapor deposition. The exact method used depends upon many factors, one of which being deposition temperature constraints imposed 2o by the composition of the target material.
The pair of spacedly disposed contacts 6 and 8 are preferably comprised of the additional thin-film layers 32 and 40 which are deposited remote to the composite memory material 3fi. Each of these remote thin-film layers is comprised of one or more elements from the group consisting of Ti, W and Mo. In one embodiment, each of the remote thin-film layers is comprised of Ti and W.
Preferably, the remote thin-film layers are comprised of a compound, in atomic percent, of 5% to 30% titanium and 70% to 95% tungsten. The Ti-W alloy layers 32 and 40 are preferably deposited using a DC sputtering deposition process.
They are preferably deposited to a thickness of about 100 /~ to 4000 ~. They are more preferably deposited to a thickness of about 200 A to 2000 A. The Ti-W
alloy layers 32 and 40 have excellent ohmic contact proterties. Moreover, they have the barrier properties necessary to prevent both the electromigration and diffusion of foreign electrode material into the composite memory material 36.
The layer of composite memory material 36 is preferably deposited to a thickness of about 200 ~ to 5,000 ~, more preferably of about 250 ~ to 2,500 ~, and most preferably of about 250 ~ to 500 l~ in thickness.
The memory element shown in Figure 1 may be formed in a multi-step process. Layers 32) 34 and 46 are first deposited and the insulation layer 46 is then etched so that there will be an area of contact between the composite memory material 36 and layer 34. The remaining layers 36, 38 and 40 are deposited and the entire stack of layers 32, 34, 36, 46, 38 and 40 is etched to the selected dimension. Deposited on top of the entire structure is a layer of insulating material 39. Examples of insulating materials are Si02, Si3N4 and tellurium oxygen sulfide (e.g., TeOS). The layer of insulating material 39 is etched and a layer of aluminum is deposited to form the second electrode grid structure 42 which extends perpendicular in direction to the conductors 12 and complete the X-Y
grid connection to the individual memory elements. Overlaying the complete integrated structure is a top encapsulating layer of a suitable encapsulant such as Si3N4 or a plastic material such as polyamide, which seals the structure against moisture anal other external elements which could cause deterioration and degradation of performance. The Si3N4 encapsulant can be deposited, for example, using a low temperature plasma deposition process. The polyamide material can be spin coated and baked after deposition in accordance with known techniques to form the encapsulant layer.
The term "pore diameter" as used herein is the average cross-section of the smallest region of contact between the composite memory material 36, and the electrical contacts 6 and 8. The pore diameter can be as small as lithography resolution limits will permit. Pore diameter is related to device pertormance.
Reducing pore diameter reduces device volume, thereby lowering the current and energy requirements needed for electrical switching. This increases the speed and sensitivity of the device - reducing the switching time and electrical energy required to initiate the detectable change in resistance.
In previous embodiments of the memory element it was preferred that the pore diameter be selected to conform substantially with the cross section of the memory material whose resistance is actually altered when the material is switched to either the high or low resistance state. This section of memory material is called the "filamentary portion". Ideally, the pore diameter should equal the diameter of the filamentary portion.
As a means of reducing pore diameter beyond that permitted by lithography, previous embodiments of the memory element have employed "filament confining means" between at least one of the saacedlv disposed contacts and the volume of memory material. The filament confining means is, typically, a thin-film layer of highly resistive material with at least one low resistance pathway thereacross through which current passes between the electrical contact and the volume of memory material. The filament confining means provided a high current density within the filamentary portion upon input of a very low electrical current to the spacedly disposed contacts.
The filament confining means plays a role in the "electrical forming process"
of the memory device. The electrical forming process consists of applying higher current electrical pulses to the newly constructed memory element until the memory element switches from its originally very high "virgin" resistance value to a lower resistance value. Once this occurs, the memory element is said to be "formed". It is now ready for lower programming current to pertorm electrical 2o cycling.
The forming process "breaks down" the filament confining means. During one or more of the higher current pulses applied during the forming process, the electrically weakest "breakdown" region in the confining layer is physically changed and becomes much more highly conductive than the remainder of the layer. It is through this region that all of the current of any subsequent memory cycling pulses (i.e. set and reset pulses) will pass. When a very low current is applied to the memory element, all of the current is channeled through the filamentary portion.
Hence, because of its extremely small size, the current density is very high within this region of the memory material.
In previous embodiments of the memory element, the programming current required for electrical cycling was decreased by either a lithographic reduction of pore diameter or via the introduction of a filimentary confining means. In contradistinction thereto, in a memory element comprising the composite memory material of the present invention, the desired decrease in programming current is achieved by restricting the volume of phase-change material via the introduction of the inactive dielectric material.
The dielectric material can be made to occupy a selected volume fraction of the new composite material thus reducing the volume fraction occupied by the active phase-change memory material. This reduction of volume fraction of active phase-change memory material decreases the current needed to program the memory element.
Because the volume fraction of dielectric material can be controlled, in thin-film memory applications, the volume of electrically conducting material can be controlled independently of the size of the photolithographically defined contact area. This can allow a reduction in the required programming current at a given scale of photolithography to a value consistent with the current that can be supplied by the memory drivers.
The composite material thus serves a function similar to that of the filament confining means described above. As with the filament confining means) the composite material can define the cross sectional area of the filamentary portion within the memory material during both electrical forming and during switching.
Hence, the composite material of the present invention can be used to overcome the lithography limitations of creating a small pore without the need of using an additional layer of material.
Also disclosed herein is an electrically operated, directly overwritable, multibit, single cell memory element comprising a volume of memory material defining a single cell memory element, the memory material constituting meansfor assuming a large dynamic range of electrical resistance values with the ability to be set directly to one of a plurality of resistance values within the dynamic range without the need to be set to a specific starting or erased resistance value, regardless of the previous resistance value of the material in response to a 3o selected electrical input signal so as to provide the single cell with multibit storage capabilities.
The electrically operated, directly overwritable, multibit, single cell memory element further comprises a pair of spacedly disposed contacts for supplying the electrical input signal to set the memory material to a selected resistance value within the dynamic range. At least one of the spacedly disposed contacts is a mixture of a first and a second contact material. The first contact material includes 5 carbon, and the second contact material includes at least one transition metal element. The term "transition metal" as used herein includes elements 21 to 30, 39 to 48, 57 and 72 to 80. Preferably, the second contact material includes one or more elements selected from the group consisting of Ti, V, Cr, Zr, Nb, Mo, Hf, Ta, W and mixtures or alloys thereof. More preferably, the second contact material 10 includes Ti and W. The contact can be made by a co-sputtering process.
The top view of a possible configuration for multiple memory elements is shown in Figure 2. As shown, the devices form an X-Y matrix of memory elements. The horizontal strips 12 represent the X set of an X-Y electrode grid for addressing the individual elements. The vertical strips 42 represent the Y set of 15 addressing lines.
Other circuit configurations for the electrically erasable memory of the present invention are, of course, possible and feasible to implement. One particularly useful configuration is a three dimensional, multilevel array in which a plurality of planes of memory or control elements and their respective isolation 20 devices are stacked upon one another. Each plane of memory elements is arranged as a plurality of rows and columns of memory elements, thereby allowing for X-Y addressing. This stacking of planes, in addition to increasing memory storage density, allows for an additional Z dimension of interconnection. This arrangement is particularly useful to simulate a neural network for a truly intelligent computer.
Each memory element is electrically isolated from the others by using some type of isolation element. Figure 3, a schematic diagram of the memory device layout, shows how electrical isolation can be accomplished using diodes. The circuit comprises an X-Y grid with the memory elements 30 being electrically 3o interconnected in series with isolation diodes 26. Address lines 12 and 42 are connected to external addressing circuitry in a manner well known to those skilled in the art. The purpose of the isolation elements is to enable each discrete WO 98/19350 PCT/US9~/19253 memory elements to be read and written without interfering with information stored in adjacent or remote memory elements of the matrix.
Figure 4 shows a portion of a single crystal semiconductor substrate 50 with a memory matrix 51 of the present invention formed thereon. Also formed on the same substrate 50 is an addressing matrix 52 which is suitably connected by integrated circuitry connections 53 to the memory matrix 51. The addressing matrix 52 includes signal generating means which define and control the setting and reading pulses applied to the memory matrix 51. Of course, the addressing matrix 52 may be integrated with and formed simultaneously with the solid state memory matrix 51.
Experimentation has shown that factors such as chalcogenide composition, thermal preparation (post deposition anneal), signal pulse duration, impurities such as oxygen present in the composition, crystallite size and signal pulse waveform shape have an effect on the magnitude of the dynamic range of resistances, the absolute end-point resistances of said dynamic range, and the voltages required to set the device at these resistances. For example, relatively thick chalcogenide films (i.e. about 4000 A) will result in higher set voltage requirements (and therefore higher current densities within the volume of memory material), while relatively thin chalcogenide layers (i.e. about 250 A) will result in lower set voltage (and current density) requirements. Of course, the possible significance of crystallite size and, therefore, the ratio of the number of surface atoms relative to the number of bulk atoms has previously been described.
The dynamic range of resistances also allows for broad gray scale and multilevel analog memory storage. Multilevel memory storage is accomplished by dividing the broad dynamic range into a plurality of sub-ranges or levels. The continuous resistance programmability allows for multiple bits of binary information to be stored in a single memory cell. This multilevel storage is accomplished by mimicking multiple bits of binary information in pseudo-analog form and storing this analog information in a single memory cell. Thus, by dividing the dynamic range of resistances into 2" analog levels, each memory cell would be provided with the capability of storing n bits of binary information.
Through the use of the proprietary materials and device configurations disclosed herein, an electrically erasable, directly overwritable memory element has been developed which provides fast read and write speeds, approaching those of SRAM devices; non-volatility and random access reprogramming capabilities of an EEPROM; and a price per megabyte of storage significantly below any other semiconductor memory.
it is to be understood that the disclosure set forth herein is presented in the form of detailed embodiments described for the purpose of making a full and complete disclosure of the present invention, and that such details are not to be interpreted as limiting the true scope of this invention as set forth and defined in the appended claims.
Claims (25)
1. A composite memory material comprising:
a mixture of active phase-change memory material and inactive dielectric material.
a mixture of active phase-change memory material and inactive dielectric material.
2. The composite memory material of claim 1, wherein said phase-change memory material includes one or more elements selected from the group consisting of Te, Se, Ge, Sb, Bi, Pb, Sn, As, S, Si, P, O and mixtures or alloys thereof.
3. The composite memory material of claim 2, wherein said phase-change memory material includes at least one chalcogen element and at least one transition metal element.
4. The composite memory material of claim 3, wherein said chalcogen element is selected from the group consisting of Te, Se and mixtures or alloys thereof.
5. The composite memory material of claim 4, wherein said chalcogen element is a mixture of both Te and Se.
6. The composite memory material of claim 3, wherein said at least one transition metal element is selected from the group consisting of Cr, Fe, Ni, Nb, Pd, Pt and mixtures or alloys thereof.
7. The composite memory material of claim 1, wherein said dielectric material is one or more materials selected from the group consisting of oxides, nitrides, oxynitrides, carbonitrides, fluorides, sulfides, chlorides, carbides, borides, phosphides and mixtures or alloys thereof.
8. The composite memory material of claim 1, wherein said dielectric material is an organic dielectric material.
9. The composite memory material of claim 1, wherein the percentage by volume of said dielectric material is between about 10% and about 90%.
10. The composite memory material of claim 9, wherein the percentage by volume of said dielectric material is between about 20% and about 80%.
11. The composite memory material of claim 10, wherein the percentage by volume of said dielectric material is between about 40% and about 60%.
12. A single cell memory element comprising:
a volume of memory material defining a single cell memory element, said memory material comprising a mixture of active phase-change material and inactive dielectric material; and a pair of spacedly disposed contacts, said contacts providing terminals for reading information stored in and writing information to said memory element.
a volume of memory material defining a single cell memory element, said memory material comprising a mixture of active phase-change material and inactive dielectric material; and a pair of spacedly disposed contacts, said contacts providing terminals for reading information stored in and writing information to said memory element.
13. The memory element of claim 12, wherein said phase-change memory material includes one or more elements selected from the group consisting of Te, Se, Ge, Sb, Bi, Pb, Sn, As, S, Si, P, O and mixtures or alloys thereof.
14. The memory element of claim 13, wherein said phase-change memory material includes at least one chalcogen element and at least one transition metal element.
15. The memory element of claim 14, wherein said chalcogen element is selected from the group of Te, Se and mixtures or alloys thereof.
16. The memory element of claim 15, wherein said chalcogen element is a mixture of both Te and Se.
17. The memory element of claim 14, wherein said at least one transition metal element is selected from the group consisting of Cr, Fe, Ni, Nb, Pd, Pt and mixtures or alloys thereof.
18. The memory element of claim 12, wherein said dielectric material is one or more materials selected from the group consisting of oxides, nitrides, fluorides, sulfides, chlorides, carbides, oxynitrides, carboxynitrdes, borides, phosphides and mixtures or alloys thereof.
19. The memory element of claim 12, wherein said dielectric material is an organic dielectric material.
20. The memory element of claim 12, wherein the percentage by volume of said dielectric material is between about 10% and about 90%.
21. The memory element of claim 20, wherein the percentage by volume of said dielectric material is between about 20% and about 80%.
22. The memory element of claim 21, wherein the percentage by volume of said dielectric material is between about 40% and about 60%.
23. An electrically operated, directly overwritable, multibit, single cell memory element comprising:
a volume of memory material defining a single cell memory element, said memory material constituting means for assuming a large dynamic range of electrical resistance values with the ability to be set directly to one of a plurality of resistance values within said dynamic range without the need to be set to a specific starting or erased resistance value, regardless of the previous resistance value of said material in response to a selected electrical input signal so as to provide said single cell with multibit storage capabilities; and a pair of spacedly disposed contacts for supplying said electrical input signal to set said memory material to a selected resistance value within said dynamic range, wherein at least one of said spacedly disposed contacts is a mixture of a first contact material and a second contact material, wherein said first contact material includes carbon, and wherein said second contact material includes at least one transition metal element.
a volume of memory material defining a single cell memory element, said memory material constituting means for assuming a large dynamic range of electrical resistance values with the ability to be set directly to one of a plurality of resistance values within said dynamic range without the need to be set to a specific starting or erased resistance value, regardless of the previous resistance value of said material in response to a selected electrical input signal so as to provide said single cell with multibit storage capabilities; and a pair of spacedly disposed contacts for supplying said electrical input signal to set said memory material to a selected resistance value within said dynamic range, wherein at least one of said spacedly disposed contacts is a mixture of a first contact material and a second contact material, wherein said first contact material includes carbon, and wherein said second contact material includes at least one transition metal element.
24. The memory element of claim 23, wherein said second contact material includes one or more elements selected from the group consisting of Ti, V, Cr, Zr, Nb, Mo, Hf, Ta, W and mixtures or alloys thereof.
25. The memory element of claim 24, wherein said second contact material includes Ti and W.
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/739,080 US5825046A (en) | 1996-10-28 | 1996-10-28 | Composite memory material comprising a mixture of phase-change memory material and dielectric material |
US739,080 | 1996-10-28 | ||
PCT/US1997/019253 WO1998019350A1 (en) | 1996-10-28 | 1997-10-27 | Composite memory material comprising a mixture of phase-change memory material and dielectric material |
Publications (1)
Publication Number | Publication Date |
---|---|
CA2269856A1 true CA2269856A1 (en) | 1998-05-07 |
Family
ID=24970732
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CA002269856A Abandoned CA2269856A1 (en) | 1996-10-28 | 1997-10-27 | Composite memory material comprising a mixture of phase-change memory material and dielectric material |
Country Status (8)
Country | Link |
---|---|
US (1) | US5825046A (en) |
EP (1) | EP0947005B1 (en) |
JP (1) | JP4933687B2 (en) |
KR (1) | KR20000052840A (en) |
AU (1) | AU4827197A (en) |
CA (1) | CA2269856A1 (en) |
DE (1) | DE69739162D1 (en) |
WO (1) | WO1998019350A1 (en) |
Families Citing this family (260)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7935951B2 (en) * | 1996-10-28 | 2011-05-03 | Ovonyx, Inc. | Composite chalcogenide materials and devices |
US6087674A (en) * | 1996-10-28 | 2000-07-11 | Energy Conversion Devices, Inc. | Memory element with memory material comprising phase-change material and dielectric material |
US6314014B1 (en) | 1999-12-16 | 2001-11-06 | Ovonyx, Inc. | Programmable resistance memory arrays with reference cells |
US6559007B1 (en) * | 2000-04-06 | 2003-05-06 | Micron Technology, Inc. | Method for forming flash memory device having a tunnel dielectric comprising nitrided oxide |
EP2323164B1 (en) | 2000-08-14 | 2015-11-25 | SanDisk 3D LLC | Multilevel memory array and method for making same |
TWI233098B (en) * | 2000-08-31 | 2005-05-21 | Matsushita Electric Ind Co Ltd | Data recoding medium, the manufacturing method thereof, and the record reproducing method thereof |
US6567293B1 (en) * | 2000-09-29 | 2003-05-20 | Ovonyx, Inc. | Single level metal memory cell using chalcogenide cladding |
US6638820B2 (en) | 2001-02-08 | 2003-10-28 | Micron Technology, Inc. | Method of forming chalcogenide comprising devices, method of precluding diffusion of a metal into adjacent chalcogenide material, and chalcogenide comprising devices |
US6727192B2 (en) | 2001-03-01 | 2004-04-27 | Micron Technology, Inc. | Methods of metal doping a chalcogenide material |
US6734455B2 (en) | 2001-03-15 | 2004-05-11 | Micron Technology, Inc. | Agglomeration elimination for metal sputter deposition of chalcogenides |
US7102150B2 (en) | 2001-05-11 | 2006-09-05 | Harshfield Steven T | PCRAM memory cell and method of making same |
US6951805B2 (en) | 2001-08-01 | 2005-10-04 | Micron Technology, Inc. | Method of forming integrated circuitry, method of forming memory circuitry, and method of forming random access memory circuitry |
US6593624B2 (en) | 2001-09-25 | 2003-07-15 | Matrix Semiconductor, Inc. | Thin film transistors with vertically offset drain regions |
US6737312B2 (en) | 2001-08-27 | 2004-05-18 | Micron Technology, Inc. | Method of fabricating dual PCRAM cells sharing a common electrode |
US6955940B2 (en) | 2001-08-29 | 2005-10-18 | Micron Technology, Inc. | Method of forming chalcogenide comprising devices |
US6881623B2 (en) | 2001-08-29 | 2005-04-19 | Micron Technology, Inc. | Method of forming chalcogenide comprising devices, method of forming a programmable memory cell of memory circuitry, and a chalcogenide comprising device |
US6784018B2 (en) | 2001-08-29 | 2004-08-31 | Micron Technology, Inc. | Method of forming chalcogenide comprising devices and method of forming a programmable memory cell of memory circuitry |
US20030047765A1 (en) | 2001-08-30 | 2003-03-13 | Campbell Kristy A. | Stoichiometry for chalcogenide glasses useful for memory devices and method of formation |
US6709958B2 (en) | 2001-08-30 | 2004-03-23 | Micron Technology, Inc. | Integrated circuit device and fabrication using metal-doped chalcogenide materials |
US6507061B1 (en) | 2001-08-31 | 2003-01-14 | Intel Corporation | Multiple layer phase-change memory |
JP4214055B2 (en) | 2001-09-01 | 2009-01-28 | エナージー コンバーション デバイセス インコーポレイテッド | Enhanced data storage in optical data storage and retrieval systems using blue lasers and / or plasmon lenses |
WO2003028098A2 (en) * | 2001-09-26 | 2003-04-03 | Axon Technologies Corporation | Programmable chip-to-substrate interconnect structure and device and method of forming same |
US6566700B2 (en) * | 2001-10-11 | 2003-05-20 | Ovonyx, Inc. | Carbon-containing interfacial layer for phase-change memory |
US6815818B2 (en) * | 2001-11-19 | 2004-11-09 | Micron Technology, Inc. | Electrode structure for use in an integrated circuit |
US6791859B2 (en) | 2001-11-20 | 2004-09-14 | Micron Technology, Inc. | Complementary bit PCRAM sense amplifier and method of operation |
US6545903B1 (en) | 2001-12-17 | 2003-04-08 | Texas Instruments Incorporated | Self-aligned resistive plugs for forming memory cell with phase change material |
US6873538B2 (en) | 2001-12-20 | 2005-03-29 | Micron Technology, Inc. | Programmable conductor random access memory and a method for writing thereto |
US6909656B2 (en) | 2002-01-04 | 2005-06-21 | Micron Technology, Inc. | PCRAM rewrite prevention |
US20030143782A1 (en) | 2002-01-31 | 2003-07-31 | Gilton Terry L. | Methods of forming germanium selenide comprising devices and methods of forming silver selenide comprising structures |
US6867064B2 (en) | 2002-02-15 | 2005-03-15 | Micron Technology, Inc. | Method to alter chalcogenide glass for improved switching characteristics |
US6791885B2 (en) | 2002-02-19 | 2004-09-14 | Micron Technology, Inc. | Programmable conductor random access memory and method for sensing same |
US6809362B2 (en) | 2002-02-20 | 2004-10-26 | Micron Technology, Inc. | Multiple data state memory cell |
US6891749B2 (en) | 2002-02-20 | 2005-05-10 | Micron Technology, Inc. | Resistance variable ‘on ’ memory |
US7151273B2 (en) * | 2002-02-20 | 2006-12-19 | Micron Technology, Inc. | Silver-selenide/chalcogenide glass stack for resistance variable memory |
US7087919B2 (en) | 2002-02-20 | 2006-08-08 | Micron Technology, Inc. | Layered resistance variable memory device and method of fabrication |
US6937528B2 (en) | 2002-03-05 | 2005-08-30 | Micron Technology, Inc. | Variable resistance memory and method for sensing same |
US6849868B2 (en) * | 2002-03-14 | 2005-02-01 | Micron Technology, Inc. | Methods and apparatus for resistance variable material cells |
CN1639868A (en) | 2002-04-09 | 2005-07-13 | 松下电器产业株式会社 | Non-volatile memory and the fabrication method thereof |
US6858482B2 (en) | 2002-04-10 | 2005-02-22 | Micron Technology, Inc. | Method of manufacture of programmable switching circuits and memory cells employing a glass layer |
US6864500B2 (en) | 2002-04-10 | 2005-03-08 | Micron Technology, Inc. | Programmable conductor memory cell structure |
US6855975B2 (en) | 2002-04-10 | 2005-02-15 | Micron Technology, Inc. | Thin film diode integrated with chalcogenide memory cell |
US6671710B2 (en) * | 2002-05-10 | 2003-12-30 | Energy Conversion Devices, Inc. | Methods of computing with digital multistate phase change materials |
US6890790B2 (en) | 2002-06-06 | 2005-05-10 | Micron Technology, Inc. | Co-sputter deposition of metal-doped chalcogenides |
US6825135B2 (en) | 2002-06-06 | 2004-11-30 | Micron Technology, Inc. | Elimination of dendrite formation during metal/chalcogenide glass deposition |
US20040052117A1 (en) * | 2002-07-05 | 2004-03-18 | Hai Jiang | Fabrication of ultra-small memory elements |
US7015494B2 (en) | 2002-07-10 | 2006-03-21 | Micron Technology, Inc. | Assemblies displaying differential negative resistance |
CN1639867A (en) * | 2002-07-11 | 2005-07-13 | 松下电器产业株式会社 | Nonvolatile memory and its manufacturing method |
US7209378B2 (en) | 2002-08-08 | 2007-04-24 | Micron Technology, Inc. | Columnar 1T-N memory cell structure |
US6859304B2 (en) * | 2002-08-09 | 2005-02-22 | Energy Conversion Devices, Inc. | Photonic crystals and devices having tunability and switchability |
US7018863B2 (en) | 2002-08-22 | 2006-03-28 | Micron Technology, Inc. | Method of manufacture of a resistance variable memory cell |
US6985373B2 (en) * | 2002-08-23 | 2006-01-10 | Energy Conversion Devices, Inc. | Binary beam steering device |
US6768666B2 (en) * | 2002-08-23 | 2004-07-27 | Energy Conversion Devices, Inc. | Phase angle controlled stationary elements for wavefront engineering of electromagnetic radiation |
US6867114B2 (en) | 2002-08-29 | 2005-03-15 | Micron Technology Inc. | Methods to form a memory cell with metal-rich metal chalcogenide |
US6864521B2 (en) | 2002-08-29 | 2005-03-08 | Micron Technology, Inc. | Method to control silver concentration in a resistance variable memory element |
US7163837B2 (en) * | 2002-08-29 | 2007-01-16 | Micron Technology, Inc. | Method of forming a resistance variable memory element |
US6831019B1 (en) | 2002-08-29 | 2004-12-14 | Micron Technology, Inc. | Plasma etching methods and methods of forming memory devices comprising a chalcogenide comprising layer received operably proximate conductive electrodes |
US6867996B2 (en) | 2002-08-29 | 2005-03-15 | Micron Technology, Inc. | Single-polarity programmable resistance-variable memory element |
US7364644B2 (en) | 2002-08-29 | 2008-04-29 | Micron Technology, Inc. | Silver selenide film stoichiometry and morphology control in sputter deposition |
US7294527B2 (en) | 2002-08-29 | 2007-11-13 | Micron Technology Inc. | Method of forming a memory cell |
US7010644B2 (en) | 2002-08-29 | 2006-03-07 | Micron Technology, Inc. | Software refreshed memory device and method |
US6856002B2 (en) * | 2002-08-29 | 2005-02-15 | Micron Technology, Inc. | Graded GexSe100-x concentration in PCRAM |
US20060163554A1 (en) * | 2002-10-11 | 2006-07-27 | Koninklijke Philips Electronics N.C. | Electric device comprising phase change material |
US6985377B2 (en) | 2002-10-15 | 2006-01-10 | Nanochip, Inc. | Phase change media for high density data storage |
US6869883B2 (en) * | 2002-12-13 | 2005-03-22 | Ovonyx, Inc. | Forming phase change memories |
US7589343B2 (en) * | 2002-12-13 | 2009-09-15 | Intel Corporation | Memory and access device and method therefor |
KR20050092017A (en) * | 2002-12-19 | 2005-09-16 | 코닌클리즈케 필립스 일렉트로닉스 엔.브이. | Elecric device comprising phase change material |
JPWO2004066386A1 (en) | 2003-01-23 | 2006-05-18 | 日本電気株式会社 | Electronic device, integrated electronic device using the same, and operation method using the same |
US7115927B2 (en) * | 2003-02-24 | 2006-10-03 | Samsung Electronics Co., Ltd. | Phase changeable memory devices |
US7425735B2 (en) * | 2003-02-24 | 2008-09-16 | Samsung Electronics Co., Ltd. | Multi-layer phase-changeable memory devices |
US7402851B2 (en) * | 2003-02-24 | 2008-07-22 | Samsung Electronics Co., Ltd. | Phase changeable memory devices including nitrogen and/or silicon and methods for fabricating the same |
KR100543445B1 (en) * | 2003-03-04 | 2006-01-23 | 삼성전자주식회사 | Phase change memory device and method of forming the same |
US7085155B2 (en) * | 2003-03-10 | 2006-08-01 | Energy Conversion Devices, Inc. | Secured phase-change devices |
US6813178B2 (en) | 2003-03-12 | 2004-11-02 | Micron Technology, Inc. | Chalcogenide glass constant current device, and its method of fabrication and operation |
US7022579B2 (en) | 2003-03-14 | 2006-04-04 | Micron Technology, Inc. | Method for filling via with metal |
TWI245288B (en) * | 2003-03-20 | 2005-12-11 | Sony Corp | Semiconductor memory element and semiconductor memory device using the same |
JP4465969B2 (en) * | 2003-03-20 | 2010-05-26 | ソニー株式会社 | Semiconductor memory element and semiconductor memory device using the same |
JP4254293B2 (en) * | 2003-03-25 | 2009-04-15 | 株式会社日立製作所 | Storage device |
CN100394603C (en) * | 2003-04-03 | 2008-06-11 | 株式会社东芝 | Phase change memory device |
US7729158B2 (en) * | 2003-04-03 | 2010-06-01 | Kabushiki Kaisha Toshiba | Resistance change memory device |
US7459715B2 (en) * | 2003-04-03 | 2008-12-02 | Kabushiki Kaisha Toshiba | Resistance change memory device |
US7050327B2 (en) | 2003-04-10 | 2006-05-23 | Micron Technology, Inc. | Differential negative resistance memory |
JP4634014B2 (en) * | 2003-05-22 | 2011-02-16 | 株式会社日立製作所 | Semiconductor memory device |
KR100979710B1 (en) * | 2003-05-23 | 2010-09-02 | 삼성전자주식회사 | Semiconductor memory device and fabricating method thereof |
US20060006472A1 (en) * | 2003-06-03 | 2006-01-12 | Hai Jiang | Phase change memory with extra-small resistors |
US6921912B2 (en) | 2003-06-03 | 2005-07-26 | Micron Technology, Inc. | Diode/superionic conductor/polymer memory structure |
US6930909B2 (en) * | 2003-06-25 | 2005-08-16 | Micron Technology, Inc. | Memory device and methods of controlling resistance variation and resistance profile drift |
TWI365914B (en) * | 2003-07-03 | 2012-06-11 | Mitsubishi Materials Corp | Phase change recording film having high electrical resistance and sputtering target for forming phase change recording film |
US6961277B2 (en) | 2003-07-08 | 2005-11-01 | Micron Technology, Inc. | Method of refreshing a PCRAM memory device |
US7061004B2 (en) | 2003-07-21 | 2006-06-13 | Micron Technology, Inc. | Resistance variable memory elements and methods of formation |
US7471552B2 (en) * | 2003-08-04 | 2008-12-30 | Ovonyx, Inc. | Analog phase change memory |
JP4992858B2 (en) * | 2003-08-27 | 2012-08-08 | 日本電気株式会社 | Semiconductor device |
JP4356542B2 (en) | 2003-08-27 | 2009-11-04 | 日本電気株式会社 | Semiconductor device |
DE10340405B3 (en) * | 2003-09-02 | 2004-12-23 | Infineon Technologies Ag | Integrated semiconductor memory with selective reduction of effective bit line length for reducing current requirement by partial disconnection of second bit line section from first bit line section |
US6903361B2 (en) | 2003-09-17 | 2005-06-07 | Micron Technology, Inc. | Non-volatile memory structure |
JP4792714B2 (en) * | 2003-11-28 | 2011-10-12 | ソニー株式会社 | Storage element and storage device |
US8513634B2 (en) | 2003-12-17 | 2013-08-20 | Samsung Electronics Co., Ltd. | Nonvolatile data storage, semicoductor memory device including nonvolatile data storage and method of forming the same |
US7153721B2 (en) * | 2004-01-28 | 2006-12-26 | Micron Technology, Inc. | Resistance variable memory elements based on polarized silver-selenide network growth |
US7105864B2 (en) | 2004-01-29 | 2006-09-12 | Micron Technology, Inc. | Non-volatile zero field splitting resonance memory |
TW200529414A (en) * | 2004-02-06 | 2005-09-01 | Renesas Tech Corp | Storage |
KR100733147B1 (en) * | 2004-02-25 | 2007-06-27 | 삼성전자주식회사 | Phase-changeable memory device and method of manufacturing the same |
US7583551B2 (en) | 2004-03-10 | 2009-09-01 | Micron Technology, Inc. | Power management control and controlling memory refresh operations |
US7098068B2 (en) | 2004-03-10 | 2006-08-29 | Micron Technology, Inc. | Method of forming a chalcogenide material containing device |
CN100594613C (en) * | 2004-03-26 | 2010-03-17 | Nxp股份有限公司 | Electric device comprising phase change material |
US7038231B2 (en) * | 2004-04-30 | 2006-05-02 | International Business Machines Corporation | Non-planarized, self-aligned, non-volatile phase-change memory array and method of formation |
US7009694B2 (en) * | 2004-05-28 | 2006-03-07 | International Business Machines Corporation | Indirect switching and sensing of phase change memory cells |
US7354793B2 (en) | 2004-08-12 | 2008-04-08 | Micron Technology, Inc. | Method of forming a PCRAM device incorporating a resistance-variable chalocogenide element |
US7190048B2 (en) | 2004-07-19 | 2007-03-13 | Micron Technology, Inc. | Resistance variable memory device and method of fabrication |
US7326950B2 (en) | 2004-07-19 | 2008-02-05 | Micron Technology, Inc. | Memory device with switching glass layer |
US7365411B2 (en) | 2004-08-12 | 2008-04-29 | Micron Technology, Inc. | Resistance variable memory with temperature tolerant materials |
KR100623181B1 (en) * | 2004-08-23 | 2006-09-19 | 삼성전자주식회사 | Phase-changeable memory device and method of manufacturing the same |
US7151688B2 (en) | 2004-09-01 | 2006-12-19 | Micron Technology, Inc. | Sensing of resistance variable memory devices |
KR100910876B1 (en) * | 2004-09-08 | 2009-08-06 | 가부시끼가이샤 르네사스 테크놀로지 | Nonvolatile memory |
TW200620473A (en) * | 2004-09-08 | 2006-06-16 | Renesas Tech Corp | Nonvolatile memory device |
US7687830B2 (en) * | 2004-09-17 | 2010-03-30 | Ovonyx, Inc. | Phase change memory with ovonic threshold switch |
US7149132B2 (en) * | 2004-09-24 | 2006-12-12 | Ovonyx, Inc. | Biasing circuit for use in a non-volatile memory device |
US7338857B2 (en) * | 2004-10-14 | 2008-03-04 | Ovonyx, Inc. | Increasing adherence of dielectrics to phase change materials |
JP4466315B2 (en) * | 2004-10-21 | 2010-05-26 | 株式会社日立製作所 | Phase change memory |
US20060097341A1 (en) * | 2004-11-05 | 2006-05-11 | Fabio Pellizzer | Forming phase change memory cell with microtrenches |
US7646630B2 (en) * | 2004-11-08 | 2010-01-12 | Ovonyx, Inc. | Programmable matrix array with chalcogenide material |
US7135727B2 (en) * | 2004-11-10 | 2006-11-14 | Macronix International Co., Ltd. | I-shaped and L-shaped contact structures and their fabrication methods |
JP4529654B2 (en) * | 2004-11-15 | 2010-08-25 | ソニー株式会社 | Storage element and storage device |
US7638786B2 (en) * | 2004-11-15 | 2009-12-29 | Renesas Technology Corp. | Semiconductor and semiconductor manufacturing arrangements having a chalcogenide layer formed of columnar crystal grains perpendicular to a main substrate surface |
TW200633193A (en) | 2004-12-02 | 2006-09-16 | Koninkl Philips Electronics Nv | Non-volatile memory |
US7235501B2 (en) | 2004-12-13 | 2007-06-26 | Micron Technology, Inc. | Lanthanum hafnium oxide dielectrics |
EP1675183A1 (en) * | 2004-12-21 | 2006-06-28 | STMicroelectronics S.r.l. | Phase change memory cell with diode junction selection and manufacturing method thereof |
US7374174B2 (en) | 2004-12-22 | 2008-05-20 | Micron Technology, Inc. | Small electrode for resistance variable devices |
EP1677371A1 (en) | 2004-12-30 | 2006-07-05 | STMicroelectronics S.r.l. | Dual resistance heater for phase change devices and manufacturing method thereof |
US7560395B2 (en) | 2005-01-05 | 2009-07-14 | Micron Technology, Inc. | Atomic layer deposited hafnium tantalum oxide dielectrics |
US7214958B2 (en) * | 2005-02-10 | 2007-05-08 | Infineon Technologies Ag | Phase change memory cell with high read margin at low power operation |
US7317200B2 (en) | 2005-02-23 | 2008-01-08 | Micron Technology, Inc. | SnSe-based limited reprogrammable cell |
EP1710324B1 (en) | 2005-04-08 | 2008-12-03 | STMicroelectronics S.r.l. | PVD process and chamber for the pulsed deposition of a chalcogenide material layer of a phase change memory device |
US8653495B2 (en) * | 2005-04-11 | 2014-02-18 | Micron Technology, Inc. | Heating phase change material |
US7427770B2 (en) | 2005-04-22 | 2008-09-23 | Micron Technology, Inc. | Memory array for increased bit density |
US7709289B2 (en) * | 2005-04-22 | 2010-05-04 | Micron Technology, Inc. | Memory elements having patterned electrodes and method of forming the same |
US7269044B2 (en) | 2005-04-22 | 2007-09-11 | Micron Technology, Inc. | Method and apparatus for accessing a memory array |
US7269079B2 (en) | 2005-05-16 | 2007-09-11 | Micron Technology, Inc. | Power circuits for reducing a number of power supply voltage taps required for sensing a resistive memory |
EP2309516A1 (en) | 2005-06-03 | 2011-04-13 | STMicroelectronics Srl | Method for multilevel programming of phase change memory cells using a percolation algorithm |
KR100723872B1 (en) * | 2005-06-30 | 2007-05-31 | 한국전자통신연구원 | Memory device using abruptly metal-insulator transition and method of operating the same |
US7233520B2 (en) | 2005-07-08 | 2007-06-19 | Micron Technology, Inc. | Process for erasing chalcogenide variable resistance memory bits |
US7274034B2 (en) | 2005-08-01 | 2007-09-25 | Micron Technology, Inc. | Resistance variable memory device with sputtered metal-chalcogenide region and method of fabrication |
US7332735B2 (en) | 2005-08-02 | 2008-02-19 | Micron Technology, Inc. | Phase change memory cell and method of formation |
US7317567B2 (en) | 2005-08-02 | 2008-01-08 | Micron Technology, Inc. | Method and apparatus for providing color changing thin film material |
KR100682969B1 (en) * | 2005-08-04 | 2007-02-15 | 삼성전자주식회사 | Phase changing material, Phase change Random Access Memory comprising the same and methods of manufacturing and operating the same |
US7767992B2 (en) * | 2005-08-09 | 2010-08-03 | Ovonyx, Inc. | Multi-layer chalcogenide devices |
US20070034850A1 (en) * | 2005-08-09 | 2007-02-15 | Ovonyx, Inc. | Chalcogenide devices incorporating chalcogenide materials having reduced germanium or telluruim content |
US7525117B2 (en) * | 2005-08-09 | 2009-04-28 | Ovonyx, Inc. | Chalcogenide devices and materials having reduced germanium or telluruim content |
US7579615B2 (en) | 2005-08-09 | 2009-08-25 | Micron Technology, Inc. | Access transistor for memory device |
US7304368B2 (en) | 2005-08-11 | 2007-12-04 | Micron Technology, Inc. | Chalcogenide-based electrokinetic memory element and method of forming the same |
US7251154B2 (en) | 2005-08-15 | 2007-07-31 | Micron Technology, Inc. | Method and apparatus providing a cross-point memory array using a variable resistance memory cell and capacitance |
US7768815B2 (en) * | 2005-08-23 | 2010-08-03 | International Business Machines Corporation | Optoelectronic memory devices |
KR100637235B1 (en) * | 2005-08-26 | 2006-10-20 | 삼성에스디아이 주식회사 | Plasma display panel |
US20070045606A1 (en) * | 2005-08-30 | 2007-03-01 | Michele Magistretti | Shaping a phase change layer in a phase change memory cell |
US7491962B2 (en) | 2005-08-30 | 2009-02-17 | Micron Technology, Inc. | Resistance variable memory device with nanoparticle electrode and method of fabrication |
US7410910B2 (en) | 2005-08-31 | 2008-08-12 | Micron Technology, Inc. | Lanthanum aluminum oxynitride dielectric films |
US7277313B2 (en) | 2005-08-31 | 2007-10-02 | Micron Technology, Inc. | Resistance variable memory element with threshold device and method of forming the same |
KR100962623B1 (en) * | 2005-09-03 | 2010-06-11 | 삼성전자주식회사 | Method of forming a phase changeable material layer, and methods of manufacturing a phase changeable memory unit and a phase changeable memory device using the same |
KR100687750B1 (en) * | 2005-09-07 | 2007-02-27 | 한국전자통신연구원 | Phase change type memory device using sb-se metal alloy and method of manufacturing the same |
KR100668348B1 (en) * | 2005-11-11 | 2007-01-12 | 삼성전자주식회사 | Nonvolatile memory device and fabrication method of the same |
US7816659B2 (en) * | 2005-11-23 | 2010-10-19 | Sandisk 3D Llc | Devices having reversible resistivity-switching metal oxide or nitride layer with added metal |
US7943921B2 (en) | 2005-12-16 | 2011-05-17 | Micron Technology, Inc. | Phase change current density control structure |
TWI312998B (en) * | 2005-12-23 | 2009-08-01 | Ind Tech Res Inst | Phase-change recording layer and method of manufacturing the same and phase-change recording cell using such recording layer |
KR100695168B1 (en) * | 2006-01-10 | 2007-03-14 | 삼성전자주식회사 | Method of forming phase change material thin film, and method of manufacturing phase change memory device using the same |
US7709402B2 (en) | 2006-02-16 | 2010-05-04 | Micron Technology, Inc. | Conductive layers for hafnium silicon oxynitride films |
US7875871B2 (en) | 2006-03-31 | 2011-01-25 | Sandisk 3D Llc | Heterojunction device comprising a semiconductor and a resistivity-switching oxide or nitride |
US7414883B2 (en) * | 2006-04-20 | 2008-08-19 | Intel Corporation | Programming a normally single phase chalcogenide material for use as a memory or FPLA |
KR100782482B1 (en) * | 2006-05-19 | 2007-12-05 | 삼성전자주식회사 | Phase change memory cell employing a GeBiTe layer as a phase change material layer, phase change memory device including the same, electronic device including the same and method of fabricating the same |
KR100748557B1 (en) | 2006-05-26 | 2007-08-10 | 삼성전자주식회사 | Phase-change memory device |
KR100631400B1 (en) * | 2006-06-29 | 2006-10-04 | 주식회사 아이피에스 | Method of depositing chalcogenide film for phase-change memory |
KR100807223B1 (en) * | 2006-07-12 | 2008-02-28 | 삼성전자주식회사 | Phase changeable material layer, method of forming phase changeable material layer and methods of manufacturing a phase changeable memory device using the same |
KR100741467B1 (en) * | 2006-07-12 | 2007-07-20 | 삼성전자주식회사 | Semiconductor device and forming the same |
EP1883113B1 (en) | 2006-07-27 | 2010-03-10 | STMicroelectronics S.r.l. | Phase change memory device |
US20080023685A1 (en) * | 2006-07-28 | 2008-01-31 | Wolodymyr Czubatyj | Memory device and method of making same |
US7501648B2 (en) * | 2006-08-16 | 2009-03-10 | International Business Machines Corporation | Phase change materials and associated memory devices |
US7560723B2 (en) | 2006-08-29 | 2009-07-14 | Micron Technology, Inc. | Enhanced memory density resistance variable memory cells, arrays, devices and systems including the same, and methods of fabrication |
US7759747B2 (en) | 2006-08-31 | 2010-07-20 | Micron Technology, Inc. | Tantalum aluminum oxynitride high-κ dielectric |
US7776765B2 (en) | 2006-08-31 | 2010-08-17 | Micron Technology, Inc. | Tantalum silicon oxynitride high-k dielectrics and metal gates |
US7605030B2 (en) | 2006-08-31 | 2009-10-20 | Micron Technology, Inc. | Hafnium tantalum oxynitride high-k dielectric and metal gates |
US7432548B2 (en) | 2006-08-31 | 2008-10-07 | Micron Technology, Inc. | Silicon lanthanide oxynitride films |
US7544604B2 (en) | 2006-08-31 | 2009-06-09 | Micron Technology, Inc. | Tantalum lanthanide oxynitride films |
US7563730B2 (en) | 2006-08-31 | 2009-07-21 | Micron Technology, Inc. | Hafnium lanthanide oxynitride films |
KR100810615B1 (en) * | 2006-09-20 | 2008-03-06 | 삼성전자주식회사 | Phase change memory device having high temp phase change pattern and method of fabricating the same |
KR100807230B1 (en) * | 2006-09-27 | 2008-02-28 | 삼성전자주식회사 | Phase-change material layer and phase-change memory device including the phase-change material layer |
KR100873878B1 (en) * | 2006-09-27 | 2008-12-15 | 삼성전자주식회사 | Manufacturing method of phase change memory unit and manufacturing method of phase change memory device using same |
KR100829602B1 (en) * | 2006-10-20 | 2008-05-14 | 삼성전자주식회사 | Method of forming phase changeable material layer and method of manufacturing a phase changeable memory device |
US8500963B2 (en) * | 2006-10-26 | 2013-08-06 | Applied Materials, Inc. | Sputtering of thermally resistive materials including metal chalcogenides |
US7728318B2 (en) * | 2006-11-16 | 2010-06-01 | Sandisk Corporation | Nonvolatile phase change memory cell having a reduced contact area |
US8067762B2 (en) | 2006-11-16 | 2011-11-29 | Macronix International Co., Ltd. | Resistance random access memory structure for enhanced retention |
US8163593B2 (en) * | 2006-11-16 | 2012-04-24 | Sandisk Corporation | Method of making a nonvolatile phase change memory cell having a reduced contact area |
US7692949B2 (en) * | 2006-12-04 | 2010-04-06 | Qimonda North America Corp. | Multi-bit resistive memory |
US8344347B2 (en) * | 2006-12-15 | 2013-01-01 | Macronix International Co., Ltd. | Multi-layer electrode structure |
US7969769B2 (en) * | 2007-03-15 | 2011-06-28 | Ovonyx, Inc. | Multi-terminal chalcogenide logic circuits |
US7745231B2 (en) * | 2007-04-17 | 2010-06-29 | Micron Technology, Inc. | Resistive memory cell fabrication methods and devices |
US7459716B2 (en) * | 2007-06-11 | 2008-12-02 | Kabushiki Kaisha Toshiba | Resistance change memory device |
EP2003651A1 (en) | 2007-06-14 | 2008-12-17 | Samsung Electronics Co., Ltd. | Memory devices and methods of manufacturing the same |
US8233308B2 (en) | 2007-06-29 | 2012-07-31 | Sandisk 3D Llc | Memory cell that employs a selectively deposited reversible resistance-switching element and methods of forming the same |
US7824956B2 (en) | 2007-06-29 | 2010-11-02 | Sandisk 3D Llc | Memory cell that employs a selectively grown reversible resistance-switching element and methods of forming the same |
US7745807B2 (en) * | 2007-07-11 | 2010-06-29 | International Business Machines Corporation | Current constricting phase change memory element structure |
JP5227544B2 (en) * | 2007-07-12 | 2013-07-03 | 株式会社日立製作所 | Semiconductor device |
US9203024B2 (en) * | 2007-07-25 | 2015-12-01 | Intel Corporation | Copper compatible chalcogenide phase change memory with adjustable threshold voltage |
JP4621897B2 (en) | 2007-08-31 | 2011-01-26 | 独立行政法人産業技術総合研究所 | Solid memory |
JP4595125B2 (en) * | 2007-08-31 | 2010-12-08 | 独立行政法人産業技術総合研究所 | Solid memory |
US9000408B2 (en) * | 2007-10-12 | 2015-04-07 | Ovonyx, Inc. | Memory device with low reset current |
KR101198100B1 (en) | 2007-12-11 | 2012-11-09 | 삼성전자주식회사 | Method of forming a phase-change material layer pattern, method of manufacturing a phase-change memory device and slurry composition used for the methods |
JP4466738B2 (en) | 2008-01-09 | 2010-05-26 | ソニー株式会社 | Storage element and storage device |
US7491573B1 (en) | 2008-03-13 | 2009-02-17 | International Business Machines Corporation | Phase change materials for applications that require fast switching and high endurance |
US7990761B2 (en) * | 2008-03-31 | 2011-08-02 | Ovonyx, Inc. | Immunity of phase change material to disturb in the amorphous phase |
JP4792125B2 (en) * | 2008-04-01 | 2011-10-12 | 株式会社東芝 | Information recording / reproducing device |
US8467236B2 (en) | 2008-08-01 | 2013-06-18 | Boise State University | Continuously variable resistor |
IT1391864B1 (en) * | 2008-09-30 | 2012-01-27 | St Microelectronics Rousset | RESISTIVE MEMORY CELL AND METHOD FOR THE MANUFACTURE OF A RESISTIVE MEMORY CELL |
US8324605B2 (en) * | 2008-10-02 | 2012-12-04 | Macronix International Co., Ltd. | Dielectric mesh isolated phase change structure for phase change memory |
US7885101B2 (en) | 2008-12-29 | 2011-02-08 | Numonyx B.V. | Method for low-stress multilevel reading of phase change memory cells and multilevel phase change memory |
US8148707B2 (en) | 2008-12-30 | 2012-04-03 | Stmicroelectronics S.R.L. | Ovonic threshold switch film composition for TSLAGS material |
US8377741B2 (en) * | 2008-12-30 | 2013-02-19 | Stmicroelectronics S.R.L. | Self-heating phase change memory cell architecture |
JP2010165950A (en) * | 2009-01-16 | 2010-07-29 | Toshiba Corp | Nonvolatile semiconductor memory and method of manufacturing the same |
US8363463B2 (en) * | 2009-06-25 | 2013-01-29 | Macronix International Co., Ltd. | Phase change memory having one or more non-constant doping profiles |
US8283650B2 (en) | 2009-08-28 | 2012-10-09 | International Business Machines Corporation | Flat lower bottom electrode for phase change memory cell |
US8012790B2 (en) * | 2009-08-28 | 2011-09-06 | International Business Machines Corporation | Chemical mechanical polishing stop layer for fully amorphous phase change memory pore cell |
US8283202B2 (en) | 2009-08-28 | 2012-10-09 | International Business Machines Corporation | Single mask adder phase change memory element |
US20110049456A1 (en) * | 2009-09-03 | 2011-03-03 | Macronix International Co., Ltd. | Phase change structure with composite doping for phase change memory |
US8289749B2 (en) * | 2009-10-08 | 2012-10-16 | Sandisk 3D Llc | Soft forming reversible resistivity-switching element for bipolar switching |
US8685291B2 (en) * | 2009-10-13 | 2014-04-01 | Ovonyx, Inc. | Variable resistance materials with superior data retention characteristics |
US8551855B2 (en) * | 2009-10-23 | 2013-10-08 | Sandisk 3D Llc | Memory cell that includes a carbon-based reversible resistance switching element compatible with a steering element, and methods of forming the same |
US8481396B2 (en) * | 2009-10-23 | 2013-07-09 | Sandisk 3D Llc | Memory cell that includes a carbon-based reversible resistance switching element compatible with a steering element, and methods of forming the same |
US8129268B2 (en) | 2009-11-16 | 2012-03-06 | International Business Machines Corporation | Self-aligned lower bottom electrode |
US8233317B2 (en) * | 2009-11-16 | 2012-07-31 | International Business Machines Corporation | Phase change memory device suitable for high temperature operation |
US7943420B1 (en) * | 2009-11-25 | 2011-05-17 | International Business Machines Corporation | Single mask adder phase change memory element |
US8551850B2 (en) * | 2009-12-07 | 2013-10-08 | Sandisk 3D Llc | Methods of forming a reversible resistance-switching metal-insulator-metal structure |
US8389375B2 (en) * | 2010-02-11 | 2013-03-05 | Sandisk 3D Llc | Memory cell formed using a recess and methods for forming the same |
US8848430B2 (en) * | 2010-02-23 | 2014-09-30 | Sandisk 3D Llc | Step soft program for reversible resistivity-switching elements |
US8237146B2 (en) * | 2010-02-24 | 2012-08-07 | Sandisk 3D Llc | Memory cell with silicon-containing carbon switching layer and methods for forming the same |
US20110210306A1 (en) * | 2010-02-26 | 2011-09-01 | Yubao Li | Memory cell that includes a carbon-based memory element and methods of forming the same |
US8471360B2 (en) | 2010-04-14 | 2013-06-25 | Sandisk 3D Llc | Memory cell with carbon switching material having a reduced cross-sectional area and methods for forming the same |
US8385102B2 (en) | 2010-05-11 | 2013-02-26 | Sandisk 3D Llc | Alternating bipolar forming voltage for resistivity-switching elements |
US8575008B2 (en) * | 2010-08-31 | 2013-11-05 | International Business Machines Corporation | Post-fabrication self-aligned initialization of integrated devices |
US8462580B2 (en) | 2010-11-17 | 2013-06-11 | Sandisk 3D Llc | Memory system with reversible resistivity-switching using pulses of alternatrie polarity |
US8355271B2 (en) | 2010-11-17 | 2013-01-15 | Sandisk 3D Llc | Memory system with reversible resistivity-switching using pulses of alternate polarity |
US8426242B2 (en) | 2011-02-01 | 2013-04-23 | Macronix International Co., Ltd. | Composite target sputtering for forming doped phase change materials |
US8946666B2 (en) | 2011-06-23 | 2015-02-03 | Macronix International Co., Ltd. | Ge-Rich GST-212 phase change memory materials |
US9054295B2 (en) * | 2011-08-23 | 2015-06-09 | Micron Technology, Inc. | Phase change memory cells including nitrogenated carbon materials, methods of forming the same, and phase change memory devices including nitrogenated carbon materials |
KR101699713B1 (en) * | 2011-09-14 | 2017-01-26 | 인텔 코포레이션 | Electrodes for resistance change memory devices |
US8932901B2 (en) | 2011-10-31 | 2015-01-13 | Macronix International Co., Ltd. | Stressed phase change materials |
TWI469408B (en) * | 2012-05-07 | 2015-01-11 | Univ Feng Chia | Ultra-thin multi-layered phase-change memory devices |
CN103427021B (en) * | 2013-08-09 | 2015-11-18 | 中国科学院上海硅酸盐研究所 | Memory cell of low power consumption resistance formula random asccess memory and preparation method thereof |
CN104966717B (en) | 2014-01-24 | 2018-04-13 | 旺宏电子股份有限公司 | A kind of storage arrangement and the method that the storage arrangement is provided |
US9246087B1 (en) * | 2014-11-24 | 2016-01-26 | Intermolecular, Inc. | Electron barrier height controlled interfaces of resistive switching layers in resistive random access memory cells |
US9627395B2 (en) | 2015-02-11 | 2017-04-18 | Sandisk Technologies Llc | Enhanced channel mobility three-dimensional memory structure and method of making thereof |
US9672906B2 (en) | 2015-06-19 | 2017-06-06 | Macronix International Co., Ltd. | Phase change memory with inter-granular switching |
US9478495B1 (en) | 2015-10-26 | 2016-10-25 | Sandisk Technologies Llc | Three dimensional memory device containing aluminum source contact via structure and method of making thereof |
US20190181119A1 (en) * | 2017-12-07 | 2019-06-13 | United Microelectronics Corp. | Stacked semiconductor device and method for forming the same |
JP2019160981A (en) | 2018-03-13 | 2019-09-19 | 東芝メモリ株式会社 | Magnetic storage device |
US10803933B2 (en) | 2018-08-21 | 2020-10-13 | International Business Machines Corporation | Self-aligned high density and size adjustable phase change memory |
KR102577244B1 (en) * | 2018-09-04 | 2023-09-12 | 삼성전자주식회사 | Switching element, variable resistance memory device and manufacturing method of the same |
US11245073B2 (en) | 2018-09-04 | 2022-02-08 | Samsung Electronics Co., Ltd. | Switching element, variable resistance memory device, and method of manufacturing the switching element |
US10937961B2 (en) | 2018-11-06 | 2021-03-02 | International Business Machines Corporation | Structure and method to form bi-layer composite phase-change-memory cell |
US11289650B2 (en) * | 2019-03-04 | 2022-03-29 | International Business Machines Corporation | Stacked access device and resistive memory |
US20200295083A1 (en) * | 2019-03-15 | 2020-09-17 | Macronix International Co., Ltd. | Barrier layer for selector devices and memory devices using same |
US11271151B2 (en) | 2019-06-12 | 2022-03-08 | International Business Machines Corporation | Phase change memory using multiple phase change layers and multiple heat conductors |
IT201900021606A1 (en) | 2019-11-19 | 2021-05-19 | St Microelectronics Srl | PHASE CHANGE MEMORY DEVICE AND METHOD OF PROGRAMMING A PHASE CHANGE MEMORY DEVICE |
US11800817B2 (en) | 2021-06-21 | 2023-10-24 | International Business Machines Corporation | Phase change memory cell galvanic corrosion prevention |
CN114744110A (en) * | 2022-03-31 | 2022-07-12 | 华中科技大学 | Compound doped Ge-Sb-Te phase-change material based on lattice matching and phase-change memory |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3271591A (en) * | 1963-09-20 | 1966-09-06 | Energy Conversion Devices Inc | Symmetrical current controlling device |
US3483110A (en) * | 1967-05-19 | 1969-12-09 | Bell Telephone Labor Inc | Preparation of thin films of vanadium dioxide |
US3530441A (en) * | 1969-01-15 | 1970-09-22 | Energy Conversion Devices Inc | Method and apparatus for storing and retrieving information |
CH539360A (en) * | 1971-09-30 | 1973-07-15 | Ibm | Semiconductor switching or memory device |
IL61678A (en) * | 1979-12-13 | 1984-04-30 | Energy Conversion Devices Inc | Programmable cell and programmable electronic arrays comprising such cells |
US5255260A (en) * | 1989-07-28 | 1993-10-19 | Matsushita Electric Industrial Co., Ltd. | Optical recording apparatus employing stacked recording media with spiral grooves and floating optical heads |
JP2543230B2 (en) * | 1990-06-20 | 1996-10-16 | 松下電器産業株式会社 | Optical information recording medium |
US5359205A (en) * | 1991-11-07 | 1994-10-25 | Energy Conversion Devices, Inc. | Electrically erasable memory elements characterized by reduced current and improved thermal stability |
-
1996
- 1996-10-28 US US08/739,080 patent/US5825046A/en not_active Expired - Lifetime
-
1997
- 1997-10-27 DE DE69739162T patent/DE69739162D1/en not_active Expired - Lifetime
- 1997-10-27 KR KR1019990703674A patent/KR20000052840A/en not_active Application Discontinuation
- 1997-10-27 AU AU48271/97A patent/AU4827197A/en not_active Abandoned
- 1997-10-27 EP EP97911035A patent/EP0947005B1/en not_active Expired - Lifetime
- 1997-10-27 WO PCT/US1997/019253 patent/WO1998019350A1/en not_active Application Discontinuation
- 1997-10-27 CA CA002269856A patent/CA2269856A1/en not_active Abandoned
- 1997-10-27 JP JP51979498A patent/JP4933687B2/en not_active Expired - Lifetime
Also Published As
Publication number | Publication date |
---|---|
DE69739162D1 (en) | 2009-01-22 |
US5825046A (en) | 1998-10-20 |
WO1998019350A1 (en) | 1998-05-07 |
AU4827197A (en) | 1998-05-22 |
JP4933687B2 (en) | 2012-05-16 |
EP0947005B1 (en) | 2008-12-10 |
KR20000052840A (en) | 2000-08-25 |
EP0947005A1 (en) | 1999-10-06 |
EP0947005A4 (en) | 2006-06-21 |
JP2001502848A (en) | 2001-02-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5825046A (en) | Composite memory material comprising a mixture of phase-change memory material and dielectric material | |
US5933365A (en) | Memory element with energy control mechanism | |
CA2227612C (en) | Electrically erasable, directly overwritable, multibit single cell memory elements and arrays fabricated therefrom | |
US5687112A (en) | Multibit single cell memory element having tapered contact | |
US5341328A (en) | Electrically erasable memory elements having reduced switching current requirements and increased write/erase cycle life | |
US6087674A (en) | Memory element with memory material comprising phase-change material and dielectric material | |
US5414271A (en) | Electrically erasable memory elements having improved set resistance stability | |
US5359205A (en) | Electrically erasable memory elements characterized by reduced current and improved thermal stability | |
US5534712A (en) | Electrically erasable memory elements characterized by reduced current and improved thermal stability | |
US5296716A (en) | Electrically erasable, directly overwritable, multibit single cell memory elements and arrays fabricated therefrom | |
EP0601068B1 (en) | Electrically erasable, directly overwritable, multibit single cell memory elements and arrays fabricated therefrom | |
CA2229611C (en) | Electrically erasable memory elements characterized by reduced current and improved thermal stability | |
MXPA99003984A (en) | Composite memory material comprising a mixture of phase-change memory material and dielectric material | |
MXPA98000692A (en) | Elements of memory of celda unica of multiples bits, with electric determination and direct over-writing and arrangements manufactured of the |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
EEER | Examination request | ||
FZDE | Discontinued | ||
FZDE | Discontinued |
Effective date: 20091027 |
|
FZDE | Discontinued |
Effective date: 20091027 |