CA2094228C - Video recorder - Google Patents

Video recorder Download PDF

Info

Publication number
CA2094228C
CA2094228C CA002094228A CA2094228A CA2094228C CA 2094228 C CA2094228 C CA 2094228C CA 002094228 A CA002094228 A CA 002094228A CA 2094228 A CA2094228 A CA 2094228A CA 2094228 C CA2094228 C CA 2094228C
Authority
CA
Canada
Prior art keywords
signal
scrambling
output
circuit
key data
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
CA002094228A
Other languages
French (fr)
Other versions
CA2094228A1 (en
Inventor
Masayoshi Hirashima
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Panasonic Holdings Corp
Original Assignee
Matsushita Electric Industrial Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Matsushita Electric Industrial Co Ltd filed Critical Matsushita Electric Industrial Co Ltd
Publication of CA2094228A1 publication Critical patent/CA2094228A1/en
Application granted granted Critical
Publication of CA2094228C publication Critical patent/CA2094228C/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N5/00Details of television systems
    • H04N5/76Television signal recording
    • H04N5/91Television signal processing therefor
    • H04N5/913Television signal processing therefor for scrambling ; for copy protection
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N5/00Details of television systems
    • H04N5/76Television signal recording
    • H04N5/91Television signal processing therefor
    • H04N5/92Transformation of the television signal for recording, e.g. modulation, frequency changing; Inverse transformation for playback
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N7/00Television systems
    • H04N7/16Analogue secrecy systems; Analogue subscription systems
    • H04N7/167Systems rendering the television signal unintelligible and subsequently intelligible
    • H04N7/169Systems operating in the time domain of the television signal
    • H04N7/1696Systems operating in the time domain of the television signal by changing or reversing the order of active picture signal portions
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N5/00Details of television systems
    • H04N5/76Television signal recording
    • H04N5/91Television signal processing therefor
    • H04N5/913Television signal processing therefor for scrambling ; for copy protection
    • H04N2005/91357Television signal processing therefor for scrambling ; for copy protection by modifying the video signal
    • H04N2005/91364Television signal processing therefor for scrambling ; for copy protection by modifying the video signal the video signal being scrambled

Abstract

A scramble codec comprises a nonvolatile key data memory which holds a key data varying from one video recorder to another, a pair of line memories in which input picture signals are alternatively written for each horizontal scan line, a nonlinear feedback shift register which is initialized with the output of the key data memory to output dissimilar pseudorandum pulse signals for respective horizontal scan lines, an address setting circuit which sets, as the initial value for scrambling, a value corresponding to the output of the nonlinear feedback shift register and, as the initial value for descrambling, a value obtained by subtracting the output of the nonlinear feedback shift register from the maximum address value of each line memory and an address counter which generates a consecutive series of addresses beginning with the address set by the above address setting circuit and applies a signal for each horizontal scan line alternately to the pair of line memories.

Description

9~~03,~17H13750~ ;2n:Patner ~CPr~s~,ia 'f:y;~:~«T~ ~~'~'-I~r~zu- P.3/cn ~o SPECIFICATION
1. Title of the Invention Video Recorder 2. Background of the Invention The present invention relates to a scramble coded which can be used far securing information such as television signals which are transmitted by transmission systems that can be easily~tapped by others or information such as that photographed with a video camera which must lee secured from disclosure to others. More particularly, the invention relates to a c~~~G, ~vclH~-as ~
video recorder scramble codec btri~
~~~ w The recent development of various communication media and new recording media such as optical disks has made it feasible to transmit data and information with a remarkably expanded coverage and at amazing speeds.
On the other hand, the same technology has made it an easy chore to tap such data communications systems, making it increasingly difficult to insure the privacy of information. ~y way of illustration, it is by now the order of the day that corporate proprietary infor-mation is transmitted via. communication satellites, data including confidential business information are ~3»d~~l~~~v5j,5~~i~ .''~~~~~~':: ~1~~°:i~ld = ~, r,,s .g r~~y,~ 6 -- ~=13~!a~'3:o'3~~ ~~t ?1t%~y ~r ~~U~

communicated by caay of video conferences, or the data generated in experiments performed in private labora-tories are recorded on the video type recorder (here-inafter abbreviated as VTR), optical disk or other recording medium for subsequent reproduction and use.
Many of such data, pictures and voices axe desirably concealed from third persons. In ordor to secuxe such information, a s.cramble'encoder is generallx employed.
However, the conventional scramble encoders demand a large-scale encoding system and encoder and do not allow us to secure information. in an easy manner'.
Thus, there has not been available a device by which confidential information could be conveniently recorded on vTR, for instance, and the recorded information be easily reproduced with security retained and this has been an obstacle to the transmission of confidential data and information. .
Presented in Fig. 8 is a block diagram showing the basic construction of the conventional scramble en-coder. As shown, the reference numeral 101 represents a computer (hereinafter abbreviated as CPU) which controls the entire scramble encoder. Depending on the system scale, a vaxiety of cPUs from a personal com-puter to a large universal computer are employed. The picture signal and sound signal are applied to a picture scrambler 102, which scrambles the picture 9~Z~u~~~~~~~~'S~)~ T";~a;0'P IPCi;3tld U '~ii-'° ~ yt '-''' - _~___ rc~. »'i~;;:GTs~ ~'~~kt~.~~~J° P, ,./Ffj signal, and a sound scrambler 103, which scrambles the sound signal, respect~'_vely. A key signal generating circuit 104 generates a key signal which is synchro-nized with the picture signal. A superimposing cixcuit 105 superimposes this key signal on the picture signal scrambled by the picture scrambler 102. The sound signal is Ft4-modulated by an FM modulating circuit 106 and a mixing circuit 107 mixes it with the scrambled picture signal to provide a scrambled composite video signal ..
The principle of operation of a scramble encoder is now explained. While many systems can be contem-plated and used for the picture scrambler 102, a scrambling technology which is known as line rotation in which the picture signal scan line is cyclically shifted is explained here. This line rotation pro-cessing comprises setting a cutting point for shifting the picture signal scan line at x on the CPU l, coding this cutting point x using the key signal (Kj) and forming this coded X into a binary signal in the key signal forming circuit within the vertical retrace period. For scrambling the sound signal, the sound signal is A/D converted and encoded by adding a pseu-dorandom signal (here:.nafter abbreviated as PH signal).
And only the initial value of this PN signal is super°

93w~)3r~17~1~~50~3 ;~,-:?ataer a~?rasr,ia ~fvf~~ rz°-~='~ ~ ~ =~ yy~-., ~_3~ah'-lr~:. N~~~~:'~ ' ._.......

imposed and transmitted.
w At the receiving end which received the above signal, the signal can be descrambled by executing the reverse of the encoding pxoceduxe. Taking the descram-bling of the sound signal as an example, the initial ~
value of PN is applied to a PN generating circuit to generate a PN signal series for descrambling and a demodulation to the original signal is performed according to this PN signal series. For the descram-bling of the pictuze signal, the read position (corres-ponding to the cutting point in scrambling) is logi-cally determined from the initial value of PN trans-mitted every field ar in a predetermined cycle'. The algorithm for the above determination procedure is not ' disclosed for enhanced security.
3. Summary of the Invention However, since the conventional scramble encoder ' and encoder axe bulky and costly, they could not be easily built into the television receiver and the home VTEt. ~'here~ore, only 'the descrambler was miniaturized and used as connected to the television receiver.
However, this requires an additional space and an additional expenditure.
~g-.fade-~.-~e-teems--tire--~ .'~""~sa van°
t-ages; -ttte~a~se~rt-~rli~rverrt-rrsrr-h-as~~i~.~ta~

, m r:.
9~~~3n17~1.~~50,', ;r.,::F.a~r~r ~~Pr:s:ia ~.!,~~;~=~w.~~tr;~~y~- ?,7/8D

I ~S O' /'S6 ~p5 ed e/~ video recorder,~having a built-in scramble encoder-decoder which is of reduced size 'and, thus, being capable of recording and reproducing secured information.
~"t , ~he video Gt CCui d~H9 7w ce., exP~~rca~~vy p., Loaf »~~.. f recorder~of the present invention includes a scramble codes for scrambling and descrambling television -t'~e picture signals, ~xt~ scramble codes comprising a nonvolatile key data memory which stores key data varying from one video recorder to another, a pair of line memories in which the input picture signal is alternately written for each horizontal scan line, a nonlinear feedback shift register in which the output of the nonvolatile key data memory which stares key data is set as the initial value and which outputs dissimilar pseudorandom pulse signals for respective horizontal scan lines, an address setting circuit which sets, as the initial'value, a value corresponding to ~Hr the output of set nonlinear feedback shift register in, scrambling and a value arrived at by subtracting the output of nonlinear feedback shift register from t~ a the maximum address value of gai-c~ memory in descrambl-ing, and an address counter which generates a conse-cutive series of addresses starting from the address set by~ ~sa~ address setting circuit and supplies to 33~03~1i~13~5~1° ,'?;,:?.~!1'f ~tPC~g~i~ ~,:.y ~~.=~~ ,~u''~~.t-'_:,'ry -_-_____..-___.-_.-__ ... : .'-.=~~"~- ~""_ h ~, 8/80 a -aai~i' pair of line memories fox each hori zontal scan line independently.

It may be so arranged that the address setting ' circuit sets, as the initial value, the value obtained -f-~e by subtracting the output of sate-nonlinear feedback register from the maximum address value of the line memory for scrambling and a value corresponding to the output of sad nonlinear feedback shift register for descrambling.

For a further improvement in security function,~,, ~'le~.
ce P
r the present invention further provides ' a video recorder PH'~R~

E' ~ ~a~i:roP-f7~ oj~
.

scramble codec which further comprises a latch means far holding an ID number and an EoR circuit which takes fiSa the exclusive logical sum of the ID number held by "~~7C
/

latch means and the output of key data memory, the ~G~e output of sa-i-c~- EoR circuit being set as the initial value in nonlinear feedback shift register which outputs dissimilar pseudorandom pulse signals for respective horizontal scan lines. It is ' also possible to provide an input means which can be used for changing the ID number for added security 7 ui~~er~ 2XC'~..r~aP-y e.c~r ~aai:ne.o f ~~~ ~'~d-d i n.present n ention further provides a video recorder including a scramble eodec which can be used in the scrambling and descrambling of bath the picture and sound components of a television signal ' composed of a I r~ ~ ) s ~= ~~:-9ino ..93T~5r~17E3i~j:~);n._....~-~~.°_''~_~_=-~::~~_.__~..: ='~a;::=~a~
~'!;'f~'~~y_~_.._.._._..~_-.._~ P,9/~~~) ~'r 2 picture signal and a sound signal, ~a#fi scramble codec comprising a nonvolatile key data memory which stores key data varying from one video recorder to another, a pair of line memories in which the input picture signal is alternately written for each horizontal scan line, a nonlinear feedback shift register in which the nonvola-tile key data.memory which stores key data is set as the initial value and which outputs dissimilar pseudo-random pulse signals for respective horizontal scan lines, an address setting circuit which sets, as the initial value, a value corresponding to the output of nonlinear feedback shift register in scrambling and a value arrived at by subtracting the output of ~f~ a -nonlinear~feedback shift register from the maximum address value of dine memories in descrarabling, an address counter which generates a consecutive series of addresses starting fram.the address set by address setting circuit and supplies a read signal alternately ' to-said pair of memories for each horizontal scan line independently, a conversion circuit which converts an input analog sound signal to a serial bit stream signal in scrambling, a demodulating circuit which demodulates the sound signal from the composite video signal to a bit stream in descxambling, a sound P~ generating circuit which generates sound pseudorandom pulse 95r0~i~17E11~::~5 if ~ t a , , . r,~~,:
_ ___ ~ __ ~~:Batner uPr~s_la.._-._.~'i~.~~i'~;~==r%~ ;~~~~,=''t~9~' _._ . P, 10/oQ
_ p signals, a first EoR circuit which takes the exclusive logical sum of the output of ~.~. sound FN generating circuit and the sound signal converted to ~~~ b.it stream, a modulating circuit which modulates the output of said first FOR circuit in scrambling, a mixing circuit which mixes the modulated signal with the picture signal, and a PCM demodulating circuit which -t ~~e demodulates the output of -sa~.first FOR circuit to the original analog signal in descrambling.
For use as a scrambler-descrambler for sound signals onl ,the scramble codec of the~~Qr y, ,~ . pre~nt inven-Lion can be constituted as a device comprising a conversion circuit which converts an input analog sound signal to a serial bit stream signal in scrambling, a demodulating circuit which demodulates the sound signal from the composite video signal to a bit stream in descrambling, a sound PN generating circuit which generates sound pseudorandom pulse signals, a first FOR
circuit which takes the exclusive logical sum of the output of ~sa~ sound PN generating circuit and the sound signal converted to obit stream, a modulating circuit which modulates the output offirst EoR
circuit in scrambling, a mixing circuit which mixes the signal modulated,by sa~ modulating circuit with the picture signal, and a PCM demodulating circuit which 93~0,3~17E313:;.50i't nn::Ratner ~Pre~tia ;~~a~:r'~~;;~,~ ;'~~at~~?~9w P, li/o~
_ g _ demodulates the output offirst FOR circuit to reproduce the original analog signal in descrambling.
The degree of security of this device can be improved by arranging so that the output of a non-volatile data memory storing a key data exclusive to each individual video recorder is used to initialize the sound PN genexating~cirauit. For a further impro-vement in security function, the present invention further provides a video recorder including a scramble codec which further comprises a latch means for holding a ID number, a second FOR circuit wbich takes the w exclusive logical sum of the ID number held by s~ ~~~
latch means and the output of key data memory, the output of tsecond EQR circuit being set as the '~l,e initial value in nonlinear feedback shift register which outputs dissimilar pseudorandom pulse signals for respective horizontal scan lines and the output of this second FOR circuit being set as the initial value in the sound PN generating circuit to provide pseudorandom.
pulse signals for the analog signal.
Still further improvement in the degree of secu-A.y~ c~Xr'..,~.t~~y ?sh .~~alis...c..l-/ 0 2G
city can be achieved when the video. recorder ofntfie present invention is further provided with a message memory for storing an intrinsic data specifying the particular video recorder as a picture data and a 93~y3~17~1~t7a~ij;j ~,~=;:e.ataer z:~r:S~.l~ zi3:i!~'p~"--=3~ ~;~;~iL;yg-- ', 1%i~~j - to -message inserting circuit which in the recording mode reads data From fi~ message memory and inserts the data into the picture signal.
The video recorders o ~the~~~y ~~ ~~~~~ ~ o ~ .
present invention performs both scrambling and descrambling using a single scramble codec. Tn scrambling, the nonlinear feedback shift register initialized by the output of the key data memory outputs dissimilar pseudorandom pulse signals for respective horizontal~scan lines. A
?r~ a signal corresponding to the output of ~ai~-nonlinear feedback shift register is set as the initial value in an address counter by~an address setting circuit. .
Starting from the address set by ~~sa~. address counter, a consecutive series of addresses are generated. and the picture signals alternately written in the pair of. line memories are alternately read out by applying a signal to pair of lire memories for each horizontal scan line independently to thus e~tecute a line rotation. 'By reading signals from positions varying from one hori-zontal scan line to another, the picture signal is scrambled. The picture signal thus scrambled is recorded or reproduced.
In descrambling, the pair of line memories are loaded in the same manner as above. Since the address setting circuit has set the value obtained by sub-r:ro L; ~
93~03~1781.;~5~);~ ;~:Ratn:r ~~?restia~_..~ ~.~:~' ~~~='~ %~°'~t~~''JJ~
___,....,.___.__.~...__ _._.~. ~, i'~i'u tracting the outpu~ of the nonlinear feedback shif t register from the maximum address value of each line memory as the initial value, the address counter accordingly generates a consecutive series of addresses starting from the set address and reads out the picture ~~ a signal written alternately into ~sa-~'line memories by ~-applying an address signal alternately to the line memorli'S IUl. Cdt:ll 1U11GUitt~.cL.~l. aC:ai1 iliac iiadc~rc.iauci~tiy av as to reproduce the original signal. .rn this manner, the picture signal can be descrambled in- the same way to decode the scrambled data signals recorded nn a recording medium such as a tape.
Of course, the same effect.can be achieved by so arranging that the address setting circuit sets, as~the initial value, the value obtained by subtracting the output of the nonlinear feedback shif t register from +-i,o ma vimnm arirlrae.c valmP n-~ Pa~h line memory for scrambling and a value corresponding to the output of the nonlinear feedback shift register for scrambling.
When the signal is a composite signal composed of a picture signal and a sound signal, the pa.cture signal is processed in the same manner and the sound signal is scrambled by converting it to a bit stream signal and taking the. exclusive logical sum of the bits stream signal and the output of the sound PN generating 93r03,~1~~i.toj~~~ in~';.3tff~: ~,C:i~t?d _~.._~..~'i~~~,iv?G=;i~
~c,~1~3~_:ZJh" . r',1,'=/v'l ._ .

circuit before mixing with the picture signal. For descrambling, the extracted signal is converted to a bit stream signal and the exclusive logical sum with the output of the same sound Pfd generating circuit is taken to scramble'and convert the signal to an analog signal output.
When the scramble codec further includes a latch means for holding an ID number and an FOR circuit for calculating the exclusive logical sum of the ID number fide held by .~a-id latch means vnd the output of the ~;ey data memory, the data signal can be recorded and reproduced only with a video recorder having the same latch means and the same ID number. Thus, the keg data is detected and compared with the key data stored in the key data memory and the exclusive logical sum of the.ID number and the output of the key data memory is ta7cen in the FOR circuit and outputted. The output of the FOR
circuit is~set as the initial value f or the nonlinear feedback shift register which accordingly outputs dissimilar pseudorandom pulses for respective hori-zontal scan lines. Therefore, scrambling or deseram-bling is carried out as described above. Added secu-rity can be assured with the provision of an input means by which the ID numbez can be freely altered.
The message data specifying the particular video g~~y.~J3~~~~1v:j71~// '~um~-'~~'~r~~C Jt~1 ~T,ld I~'~~ -'' ° -U~;e'jFf9rJ~°- ~r iJ~Cf I
~ j ~:a~=5~ l recorder is stored as ,a( picture data and in the record-ing made this picture data is recorded unscrambled in the video recordex, Therefore, in reproduction, the specific video recorder can be identified with certain-ty by reading the message indicating the machine number or the like.
4. Brief Description of the Drawings Fig. 1 is a block diagram showing ~;e-errtTr~--~~ a video recorder embodying the principles of ~,r~
.e ~., (Od r ~.2.rt o f ,o the invention;
Fig. 2 is a partial block diagram showing ~ e' scramble codec built into the above video recorder;
Fig. 3 is a block diagram showing the picture signal processing block of the same scr~a~le codec;
Fig. 4 is a block diagram showing the sound signal eX e~.,~~a.y processing block of the sam ~scrle codec;
Fig. 5 is a pattern diagram showing an exemplary display of message data such as "the message containing the characters representing the maohine identification eXQ~~la~y number" in the above embodiment.
Fig. 6 is a time chart explaining the operation of exe.~,~~a~-y the same~embodiment;
Fig. 7 is a diagrammatic representation of changes in the signal during one horizontal scan period in scrambling and descrambling; and F=g. 8 is a block diagram showing the construction 93~03r9~7A1a5Q;~ f~ :.a~n:r ?ur:stsa i. ~'r'~' ~~j==~ ~fi~~el~u~ P. I~/cEj n,~.~~
~~~~~~~'u~
of the conventional scrambler. .
5, Detailed Description of the Invention The present invention is now described with reference to the accompanying drawings illustrating preferred embodiments.

Referring to Fig. 1, which is a block diagram .

!r1 cfCG~rc~A.,r~ c,.l~~ q.~ PXP.,~p showing t .=~= m--i-ncng a video recorders of ~r~5<n ~' the invention and its peripheral circuitry for the recording and repxoduction of a composite signal composed of a picture signal and a sound signal, a tuner 1 is a television receiver~in which the received signal is applied to a linear detention circuit 2 for detection of the picture signal. The signal detected by ~d lineax detection circuit is the so-called NTSC

signal which is a composite signal obtained by the frequency-multiplexing of the 4.5 MHz carrier modulated by the sound signal with the picture signal and this NTSC signal is applied to an input terminal P1 of a scramble codee 4 built into the video recorder 3 of this embodiment. Moreover, the sa~ie signal is con-vented to a sound signal through a sound intermediate frequency (SIFT circui t 5 and an FM detection circuit 6 ~
~L udlo and applied to an..-input terminal P2 of the scramble codes 9. The video recorder ~ comprises the scramble codes 4, a picture arid sound record/reproduc-93~03~!7~1'?:,,~)n ~':~.ara~r FzPr~siia °~~:ti;~~'..o==.-.~ ~u~w~r;w~g--?. ~;'/~t~

tion block 7 and an operating block 8. The scramble codec 4 outputs the picture signal V from a terminal P3, while the left and right channel sound signals are outputted from terminals P9 and P5, respectivel~,r.
These terminals are connected to a monitor AVTV 9.
The scramble codec 4 of the video recorder 3 is a circuit which functions not only as a scrambler fox scrambling the picture and sound signals but also as a descrambler for decoding these scrambled signals. The picture and sound record/reproduction block 7 is a xecord/reproduction circuit which records. picture and sound signals on a VTR or optical disk and reproduces them. The recordable picture signal frequency range is up to 6 MHz.
. ~-~ ~x~.~,~~G y ~ circuit construction of this scramble codec 4 is now described with. reference to Figs. 2 through.4.
Fig. 2 is a block diagram showing the picture signal processing block of the scramble codec. Indicated at is a switch for selection of the record mode or the repraduction mode and its common contact.c is switched to the input. terminal pl for recording or to the output of the picture and sound record/reproduction block 7 shown in Fig. 1 for reproduction. Connected to this common terminal c of switch 10 are a sync separator 11, a fsc regenerating circuit 12, a 22H extraction circuit ~~,a ~ r ' _ ., ~- ~'h " ' ~9v~~3j~~.~~~~_'~~i i~~~~~~ntp~r !(Yr=~1~_?,h~ ~ ~~=j ~:~ ii'~;?j~r-'.I?CJ;~"
~, ~~~Ftj ~~9~1~~~~
_ 16 _ 13 and a 22H erase circuit 14. The sync separator~ll is adapted to separate the horizontal synchroni:.ing signal H and the vertical synchronizing signal V and its output is applied to a pulse forming circuit 15.
The pulse forming circuit 15 supplies a clock signal and gate pulses to various parts of the system. The fsc generating circuit 12 regenerates the chxominance subcarriex (fsc) and forms a 4 fsc clock signal which is applied to the pulse forming circuit 25. The 22H
extraction circuit 13 and 22H erase circuit 14 are w circuits which extract. and erase the picture signal of the 22nd horizontal scan line (hereinafter referred to briefly as 22H), respectively. The extracted 22H
signal is applied to a trigger pulse detecting circuit 16. The trigger pulse detecting circuit 16 extracts the trigger pulse representing the start of scrambling from the signal superimposed on the picture signal component of the 22nd horizontal scan line. and its output is fed to a scramble trigger generating circuit 17. The scramble txigg~r generating circuit 17 is a circuit which generates a scramble trigger signal in scrambling and its output is supplied to a delay circuit 18. When the signal is a non-scrambled signal, the delay circuit 18 delays not only the 22H signal extracted by the 22H extraction circuit 13 but alsa .the 93~43~1781:750~~ r~=r,~P,ar.n~r ~Pr~tia Tin:i,~~~.-'~'~ ~~~T~i~u- , l~/~~~

scramble trigger from the scramble trigger generating circuit 17.
A CPU 19 is connected.as a controller for con-trolling the actions of various parts of this scramble codec 4.~ The CPU 19 performs such control operations based on the input signal from the operating block 8 shown in Fig. 1. The output of ~ pulse forming circuit 15 is apglied to a read'clock generating circuit 20. The read clock generating circuit 20 applies a clock signal to~a~read address generating circuit 2i. u~ne output terminal oz this redci a~ucitCa~
generating circuit 21 is connected to a Ki memory 22.
The Ki memory 22 is a nonvolatile key data memory which stores a key data exclusive to the particular scrambh cadec. This key data is~comprised, for example, of 64 bits. Of the 64 bits, 8 bits may be used as parity bits. The data read from the Ki memory 22 is applied, as the initial value, to a nonlinear feedback shift register 31 Shawn in Fig. 3 and to a sound PN gene-rating circuit 51 which is shown in Fig. 4.
Fig. 3 is a block diagram showing the section of scramble codec 4 where the picture signal is scrambled and descrambled. As shown, the Afsc clock signal from the pulse farming circuit 15 shown in Fig. 2 is applied to a write address counter 32 and a read address 9~~03r'327~133~OS' ;r":P.atn:r i2re~r,ia__ . %'~;'~ ~;=~-~ '~~~~~?u- t. ~~jlcu - w.~-", r counter 33. These address counters count the input clocks and their parallel outputs.are fed to selectors 34 and 35, respectively. The picture signal from which 22H has been eliminated by the 22H erase circuit 14 is applied to an A/D converter 36. The A/D converter 36 is a device which~converts an analog picture signal to a digital signal and its output is applied to line memories 37, 38. fihe selectors 34 and 35 are supplied with gate signals synchronized with the horizontal synchronizing signal H from the pulse f arming circuit 15 and apply a write address and a read address alter-nately to said line memories 37, 38. Each of the line memories 37, 38 is a memory which stores 744 picture signal dots per horizontal scan line in 8 bits. The line memories 37, 38 are used in writing data in the write address from the write address counter 32 which is selected by the selectors 34, 35.and reading data from the read' address set by the read address counter 33 which is also selected by selectors 34, 35. A
selector 39 is synchronized with selectors 34, 35 and selects the read signal. The output~o~ the selectar~39 is applied to a D/A Canvexter 40. The D/A converter 40 converts the selected signal to an analog signal and its output is applied to a 22H inserting circuit 41.
To the 22H inserting circuit 41 is applied the picture 93~~3~17813a;~O~ ;~~,:P.atner ~.cPra~tia p:iu~~"~~.=,:~ i~:~',~~ri~zu- P, 2i/c~J

signal of the 22nd horizontal scan line through the delay circuit 18: The 22~ inserting circuit 41 aligns the scramble trigger pulse of the 22nd horizontal scan line removed by the 22H erase circuit 14 with the picture frame signal and sound frame signal and inserts the 22H in timing into the picture signal. The~output of this circuit 41 is applied, as a scrambled signal or a deserambled signal, to a message insertinq.circuit 42.
A message memory 43 is a memory device which holds information identifying the particular video recorder, which may far example be a machine Ho., as a picture data and stores the message shoran in Fig. 5 b~~ way of example. In descrambling, this message in the rnessage memory 43 is supplied as a picture data to.~ d message inserting cixcuit 42. The message inserting.circuit ~42 superimposes this message on the picture signal to farm a new picture signal and its output is applied to a mixing circuit 44. The mixing circuit 44 mixes this picture signal with the modulated Fri sound signal and its output is fed to the picture and~sound record/xe-productian block 7 shown in Fig. 1.
The nonlinear feedback shift register 31 may, for example, be the circuit of Fig. 5 included in the supplement to Ministry of Posts and Telecommunications ~3~.~3~1_7C~.l,y~0ii ~~;R.dt!l:r_%:t.rS:?~ _r~e:~a~~s:.°,=5~ ~~~)~~~--.t~Jl"
z0 _ %ilCo/'~Or'A~~ ~erer~r rP~-~~-a Notification No. 53 published in the Offic'al Gazette (Special Tssue No. 7) of January 25, 1990. The output o~ this nonlinear feedback shift register 31 is used to determine the cut-point for each horizontal scan line in the line rotation system. Since the maximum avai-lable number of such cut-points is 186 per Ii, data of 8 bits are used and far 186 and higher values; MSB is re-versed. An MSB reversing circuit 45 reverses the MSB
in response to the above output and its output n (=0.rm 185) is applied to wn address setting circuit 46.w The address setting c~irauit 46 is adapted to calculate and set the initial value of read address for each hori-zontal scan line in such a manner that the value will be equal to 4n for scrambling and, assuming that the maximum value of read address is 774, equal to 774-4n .
for descrambling. The reverse, viz. 774-4n for scram-bling.and 4n for descrambling, can also be adopted.
The block which performs sound signal scrambling and descrarabling is now described with reference to Fig. 4. First, the sound signal input terminal P2 is connected to the input terminal of the A/D converter 52, The A/D converter 52 is.a device Which converts an analog sound signal to a 14-bit digital signal and its output is applied to a P/S converter 53. The P/S
converter 53 converts the.input signal to a ser'al bit ~~s~03~1781?:aSQ~ rn,':~a:n2r ~z?r:stia r(~:r~;r'~~Q~-'--~ ;C~;~'~~'~?J~I- ~, 23/~~~

stream, to which control information is added from a sound control circuit 54, This serial bit stream is then applied to a selector 55. The A/D converter 52 and PJS converter 53 taken together constitute a conversion circuit for converting an input analog sound signal to a bit stream. On the other hand, the common terminal c of ~~'~ switch 10 is connected to a band-pass amplifier (hereinafter referred to briefly as HPA) 56 which amplifies the A.5 MHz signal and its output is applied to a QPSK demodulating'circuit 57. The QPSK
demodulating circuit 57 outputs the binary signal of 720 KHz as a bit stream to the selector 55. The selector 55 selects either signal according to de-scrambling or scrambling and applies i~. to an FOR
circuit 58 and a selector 59.
The sound signal processing block has a sound PN
generating circuit 51 whose function is comparable to that of sad nonlinear feedback shift register 31.
iJhile this sound PN generating circu~.t 51 may be of the same construction as the nonlinear feedback shift register 31, a different circuit is used in this embodiment. Thus, the sound PN generating circuit 51 a ~,J,~
is a circuit which generates 1 pseudorandom (here-inafter referred to briefly as PN? signals and its output is applied to one of. the input terminals of -s~ai-d-~e 93~03~17~13~50~? m?:Ratn:r 2zPrestia rjd:~,~~~;~~ ;(~~~~.;~~~- p, 24/l) EoR circuit 58 through a delay circuit 60. The EoR
circuit 58 has the function to scramble the sound signal or descramble the scrambled sound signal, based on the exclusive logical sum of the sound PN signal and the output of ~ P/S converter 53 through the delay circuit 60 and its output is fed to the selector 59.
The selector 59 selects the output of the selector 55 for the non-scrambled signal in each frame and the output of the EoR circuit 58 for the scrambled signal, and supplies the output to a QPSK modulating circuit 61 in scrambling and to a PCM demodulating circuit 62 in descrambling.
The QPSK modulating circuit 61, mad.ulates this signal and applies it to the mixing circuit 44. The signal applied to the PCr1 demodulating circuit 62 is converted to a parallel signal and further to an analog signal, thus undergoing PCM demodulation,. and its output is connected to the left and right sound output terminals P5, P6 to provide the descrambl.ed signal.
eXP '~'',~~
The operation of thi ~ embodiment is now described with reference to the time chart shown in Fig. 6.
hirst, the NTSC signal fed from the tuner or the like to the input terminal P1 is encoded by scrambling and recorded. In this case, a record command signal is applied from the operating block 8 shown in Fig. 1.

93~p3~17~1?c:~07 ~.,,:Ratn;r uPrestia i:~;~~"==~ ~;d~,~,~j~~~- Y 2u~atl CCr.T' /
-.--. _. n 23 _ The time of completion .of this input operation is designated tll (cf. Record command signal in fig. 6.).
This signal is transmitted to the CPU 19 shown in Fig.
2. The CPU. 19 provides the message memory 43 shown in Fig. 3 with a read,address so that the same signal may be read far a predetermined time, whereby 'a "message containing the characters representing the machine ID
no." can be displayed for, say, one minute. ~, The output of this message memory 43 is inserted into the picture signal in the message inserting circuit 42. The display of characters such as this can be easily implemented by the teletext.technology commonly em-ployed.
Referring to Fiq. 6, the ID text recording time runs out at time t21, which represents completion of the writing of the picture signal containing the text into the recoriiing medium such as a tape. Then, after an appropriate interval, the CPU 19 supplies a clock to the scramble trigger generating circuit 17, which then outputs a 24-bit scramble pulse signal as shown at t31 in Fig. 6. This pulse train may be any t~~pe of signal but to avoid intermingling with the picture signal, the teletext CR16 bits, for instance, are used in common .~ ~ ~' L°X'cr .l~o/P~
with the teletext and the frame code is change ~ to ,~ ~ o ~ PXa..-, le "11100111°'. Thus, the entire code is ~ J

° 3~f~~~17~1r:~5~'l~ s'r=,,:',atn; 2~::esi;ia --.°,~.-" ~ ~'-~
_. ni3 ~'ln as:~ ,~ i~~~~ji ~s _Jh" ~, L~u ~fl "1010101010101010111000111". Here, the scramblE
trigger generating circuit 17 shown in Fig. 2 is constructed as a fuse ROM, which outputs this scramble trigger pulse at a suitable time after t21, i.e. the end-point of loading. This scramble trigger is delayed by the delay circuit'18 and inserted into 22H by the 22H inserting circuit 41. As mentioned hereinbefare, the delay circuit 18 is designed to delay the scramble trigger for timing it with the sound frame signal .
supplied evexy 1 msec arid the picture frame signal.. , supplied every 33 msec. Thus, the scramble trigger is delayed to be in time with the 22H gate pulse, 4 fsc clock pulse and sound frame scramble pulse Sf and inserted in the 22H. 'The delay circuit 18 generates a sound scramble start gate signal, which is applied to a delay gate 60. And only when this gate signal is at the high level (Hi), the output of the delay gate 60 becomes equal to the output of the sound PN generating circuit S1 (changed to either 0 or 1). It is assumed, for explanation's sake, that the time relationship of the sound frame signal, picture frame signal and scramble trigger is as illustrated in Fig, 6, that is to say the time t31 of the scramble trigger slightly precedes the.start t5~ of the picture frame signal. .
First, scrambling of the sound signal is explain-r :~,!:~03~17~1?~,~fi~~ ;t'.,:Ra:nrr rpr~~tia =_~=y,-r»_=~ ~~.~,1~~~y- ~, ~7/~~i ~o~~~z~

ed. Since the use of pulse code modulation (PCrI) is more convenient for sound signal scrambling, it is assumed that PCM is performed and that a system similar to a satellite television broadcasting system is used.
However, in order that the composite video signal may be accommodated in a 6 MHz band and the video signal may be recorded by the NTSC signal system using the CATV and wind-band recordable VTR (it is sufficient that the band allows the MUSE signal to be recorded as it is and the band width of the VTR of the SVHS system may be somewhat broadened), the 4.5 MHz carrier is subjected to QPSR with the sound signal (PCM) of 720 R
bps.
The NTSC sound signal applied to the input ter-minal P1 of the scramble codec shown in Fig. 1 is simultaneeiusly~~fii-detected through the SIF 5 and FM
detection circuit 6 and applied from the input terminal P2 to the A/D converter 52. When the sound is multi-plexed, the left and right channel outputs are applied to the terminal Pa. If the output of the video camera or the like has been separated into a picture component and a sound bomponent, the sound component is da.rectly applied to the terminal P2 and in the reception of the broadcast signal, the output of the linear detector 2 is applied to the terminal P1.
In this connection, when one A/D converter is used 93~'~3jj~~~~~y7~i'l~ '~i;~:e:3'ii~i ~tt:~rld~_~J''io:lii~lsnir=r,4~
ili~;~~fEli'l-%~!_.._ for stereo 2-channel sound, too, a sample hold circuit is interposed between the A/D converter and the input terminal P2 and the left and right channels are alter-nately A/D convexted. These two channels are sampled at 32 KHz, quantized in 1h bits and subinstantaneausly compressed to 10 bits. This is of the same specifica-tion as two channels among the 4 channels of the sound A mode of satellite television. The transmission capacity is sufficient if,it is 720 K bits, which is the sum of 32 K x 2.x 10 = 640 K bits, 64 K bits for control information and 16 k bits for related informa-tion. In satellite television broadcasting, the signal of 2.048 Mbps is subjected to a~freduency shift of about ~ 3.5 MF3z by QPSK and transmitted but in a closed loop such as VTR, the frequency shift may be small because the signal degradation is not remarkable, Moreover, since the transmission capacity is only about one-third, the overall frequency shift can~be controll-ed to one-sixth, namely 1600 ~ 700 KHz. Therefore, inclusive of the picture signal, a band of.6 MHz is sufficient.
The output of this A/D converter 52 is converted to a serial bit stream by the P/S converter 53 and after addition of the control signal~and, if necessary, related information as well from the sound control a 93~p3~17r~1?c~5~~;~ ;~":°.atnr ?zPr;.tia ;~~:f,~T~'.,-are=-,s~
~~~;'te;~u- ~, 2a/o~

circuit 54, a digital signal train of 720 k bps is formed and supplied to the FOR circuit 58 through the selector 55.
The generation of sa-td PN signal train is now explained. The Ki memory 22 shown in Fig. 2 stoxes an exclusive 64-bit key data for each scramble codec, that is to say each video recorder. of these 64 bits, 8 bits may be used as parity bits. rfhis 64-bit data is read and set as the initial value in the nonlinear feedback shif t register 31 shown in Fig.'3 and the sound PN
generating circuit shown in fig. 4. The nonlinear feedback shift register 31 and sound PN generating circuit 51 are each a 32-bit shift register, although~a 16-bit register may likewise be employed. Though not e~~P G~ ~d~A~y shown, thi ~,~embod.lment may be modified to include an latch means for holding an ID number so that the exclusive lagica7. sum of the output of this latch means .and the output f the K.i memory storing the key data is used as~the initial value as add~.~ional security means.
Security against unwanted disclosure such as tapping can be fuxther enhanced by providing an input means by which the ID number can be freely altered.
The clock fredu.ency of the sound PN generating circuit is 'set at 720 KHz. The nonlinear feedback shift register 31 is shifted by one bit per ~i to set 9~~.03~17~1~ i5p;~~'vpatner x~Presiia 'y:~;"a~.='~~ a~~;~~~;yg- P, ~u/~0 the address of the.read address counter~33. In the sound PN generating circuit 51, a PN signal train of 232-1 is generated. Thus, by the delay gate 60; the phase differences among the pictura frame, sound frame and scramble trigger pulse are adjusted. And the exclusive logical sum of the sound PN signal output from the delay gate 60 and the PCM modulation signal available through the selectox 55 is formed in the EOR.
circuit 58. The sound signal is thus scrambled, subjected to QPSK modulation by the QFSK modulator 61 through the selector 59 and fed to the mixing circuit 44 shown in Fig: 3.
The processing of the picture signal is no~ri L . ' 3 1 J l ' .7 1-.W .lw, expiaisied. Ha 1.110 rll:l.LiJ.C .91~j11C11 1~ drrllcu LV v. w.
input terminal Pl, the sync separator 11 separates the horizontal synchronizing signal H and veztical synchro-nizing signal V and the 22H erase circuit 14 extracts ar erase 22H. The signal fram which 22H has been erased is applied to~the A/D converter 36 shown in Fig.
3.
When the picture signal is not scrambled, the signal input to the A/D converter 36 is converted to an 8-bit digital value and the line memories 37, 38 are written and read alternately. In this case, the signal is delayed by the equivalent of one 1=ne and applied to g~~wnz?17~13~;;~~h rn.;~:c''.atn~r uPrastia tf-: ~',~='~~~ ~~~~~k=~~r~. r ~ ~~
__ , _ ~ 1. d G I ~tac; ~,~L~ J I~. 5I/o ) - ?9 _ the D/A converter 40 through the selector 39. Into~the resulting analog signal is inserted the 22H through the 22H inserting signal 41 to provide a video signal.
The scrambling procedure (in the line rotation system) is now described. Fox line rotation, first the read addresses of the line memories are aligned with the picture signal cut-point. As the cut-point, 8 bits of the output of the nonlinear feedback shift register 31 are employed. Since the maximum cut-point is ' specified to be 1/4 of 7~4, or 186, in Ministry of Pasts and Telecommunications Notification No. 53 published in the January 25, 1990 issue of the official lr,~ty~t iS ~HC'mr~r~p~"f ~~lPie~'n ~y ~''~°'~Pi~?r~'tJ
Gazette (Special Issue 7~, MSH is reversed by the MSH
reversing circuit 45 for 186 and greater values. The output of the MSB reversing circuit 45 is an 8-bit signal of 0 ~ 185 and varies from one line to another.
It is now defined as n. In the address setting circuit 46, 4n is preset before the end of the 22nd H of the input picture signal at terminal P1 (the 2lnd ~! of the output.of,D/A converter 40). Thus, the operation of 4.
x n is performed in scrambling. Then, beginning with the start of the 23rd H of the'picture signal input to the terminal P1 (the 22nd H at the.D/A converter 40), the read address counter 33 counts 4n, 4n + 1,~4n + 2 ... and when 744 is reached, returns to 0 and continues 93~03~17~1~o5~;j n~r:P,atnr ~Pr:~tia T~~:~r~~"==~ ~,d"Pl~'~~JJ~ 2. ~i2/~b ._._._ ~..._..~..~~...~., M

to count l, 2, 3 ... to An - 1. Then, as shown at ~~
for original signal (23rd H)" in Fig. 7, the data a, a9 per horizontal scan line written in the line memory 37 are read as aA, a5 ... a~, a~, al, a2 and a3,and thus scrambled as shown at ~1 ("After scrambling (after line rotation)" in. Fig. 7). The 2Ath H signal input during this time is directly written into the line memory 38. After reading of "~l after scrambling" and by the start of reading of the 29th Vii, the read start signal set in the read address counter 33 has been shifted by a predetermined number of bits and changed to a different figure R, instead of n. The number of bits by which this shift register~is shifted per H is determined at the.stage of system design.
Than, during the input of the 2Sth H signal to the terminal Pl, the °'original signal (29th H) ~3" is read from the line memory 38. In this case, the output of the read addxess counter 33 is augmented as 4k, Ak + 1 ... as shown in Fig, 7. This is similar to the reading of 23rd H from the line memory 37. In other words, a line ratation has been applied with 4k as the cut-point. In this manner, the picture signal from 23H to 262H of the field beginning at tSS in Fig. 6 can be scrambled by applying line rotation to each of the horizontal scan lines.

,.
93z9.3,j1_~~~v5..j(~ij ~'~;i',d;il:C ~l.'.~:':S'13 w:'':~~;~~to~~t~ 7~.~'~f;-~'ZJ~° '~. ~i'~~1~
--~...~__ __. _.

The scramble trigger pulse is insexted in the 22nd H of the thus-scrambled picture signal. According to the teletext specification, this trigger signal permits superimposition of 296 bats of digital signal per H
(one horizontal scanning period). When the leading 24 bits are used for the scramble trigger pulse, the remaining 272 bits can be used for data. When the same error correcting code as that for teletext is used, the available 192-bit data capacity is sufficient for the data used in a'closed loop.
.. ac /~s men-tioned hereinbefor~8 bits of the output of the non-linear feedback shift register 31 are used for the scramble cut-point of line rotation and that the out-point is specified to be a maximum of 186 from the maximum address of the line memories. Thus, the relationship of-s~'xd n and k which determines the cut-point of picture signal for each horizontal scan period (hereinafter referred to as 1H) is nonlinear and cannot be predicted. To be specific, the read start address set on the read address counter 33 is shifted by a predetermined number of bits.for each H and is not n but a different figure, viz. k. The number of bits by which this shift register is shifted per H is set at the stage of system design. Therefore, if n can be 93+03~~.7~1~~.'~~~ 'P~7, 3tn'f ~j~i?. r L .y ='?,o=.,.n m i :R. ~, is ,-,d.t~~~ ~ t~~~~r~= ~J° ~, .;Q/=,fj known, k cannot be known. Thus, by encoding the rotation cut-point, the picture signal can be subjected to elaborate security processing. .
Meanwhi7.e, the output o~ fi2.2H inserting 'f'~.e circuit 41 is fed to said message inserting circuit 92 for inserting a message data such as ~'the~message containing the characters representing the machine no."
shown in Fig. S. The signal in which the messa,e has been inserted is applied to the mixing circuit 44 where it is mixed with the 4.5 MHz sound signal output from the QPSK modulating circuit 61 to provide an HTSC-like signal. This signal is recorded by the picture and sound record/reproduction block 7 shown in Fig. 1. The thus-recorded picture and sound signals cannot be descrambled unless reproduced with a video-recorder 3 incorporating a scramble codec~having the same key data Ki.
While the scramble trigger pulse is generated once at start of recording, reproduction of the scrambled signal recorded in the picture, and signal record/repro-duction block 7 is not necessarily perforaned :From the beginning, Therefore, it is recommendahle to generate scramble trigger pulses in a predetermined cycle and supeximpose them on the picture signal as mentioned hereinbefore. This can be easily accomplished by means _ _ 93tL~3~,l~~lvy~!Ji~ ,~ ~~.3!7:: ?.Li'~':~:?3 ri~~a~h'~ia',r~ i'~'~~~~f;:
__.-~-~ ~-.__._ .. ~ '~.W1 33 _ o.f CPU 19. For example, the CPU 19 can be programmed so that the txigger generating circuit 17 will generate a scramble trigger every minute (1800 fields).
The operation of reading the scrambled signal. from the picture and sound record/reproduction block 7 and descrambling it is now explained. Tk~-au-~i-~-f eattrr e-of--t. .S.u.~e.~t,~.an~~--t~ra-t ~he s ame scramble codec that was used for scrambling ~s used for desc:rambling. Thus, for reproduction of the output of said picture and signal record/reproduction >alock 7, the switch 10 shown in Fig. 2 is switched to the same block 7 and the reproduction output is applied to the sync separator 11, fsc regenerating circuit 12, 22H
extraction circuit 13 and 22H erase circuit 14. Z'he reproduction signals at the picture and sound record/reproduction block 7 are now assumed to be the picture signal and the signal obtained by ~PSK modula-Lion of the 4.5 hiliz carrier with 720 RHz. Since. in reproduction, the message data specifying the recording machine as shown in Fig. 5 is reproduced unscrambled for a predetermined initial time, reproduction needs the machine ha~'ing the particular machine number.
In descrambling of the sound signal, the repro-duced signal is amplified by the band-pass ~nplifier (BPA) 5g with a center frequency oz 4.5 MHz (Fig. 4) 93~03,~I7~1~~y~~y TJ,',:~,a!n:r "uPr:at?a ~;- ~ ~"'=~ '~',fi~c'~Ji- , .~-l"c:J
n~~ ~ r~ F~~a~-.-.:, and demodulated in a QPSK demodulating circuit 57 to provide a binary signal (bit stxeam) of 720 K bps. As demodulation is commanded from the operating block 8, the output of the.~PSK demodulating circuit 57 is transmitted from the CFU 19 through selector 55 to the FOR circuit 58. By adding to the scrambled bit stream the PN signal train added for scrambling and taking the exclusive logical sum as described hereinafter, there can be obtained a now-scrambled bit stream, The selector 59 is adapted to switch the input according to ' whether the signal has been scrambled or not and an unscrambled bit stream signal is available at~its selected output terminal. This signal is demedulated in the PCM demodulating circuit 62 and outputted from the terminals P5, P6. When the addition period of the PN signal train cannot be directly designated with the CPU 19, the output of the clock pulse generating circuit 15 and the gate signal formed in CPU 19 are employed.
The formation of the FN signal train fox use in this descrambling is now explained. .First, frown the picture signal applied to the terminal P1, the hori-zontal synchronizing signal of 22nd H is extracted in the 22H extracting circuit 13 and the scramble trigger pulse is detected with the trigger pulse detection ~3~03_~1781~~~()':; ;n~~:r.~~.nr ~Prstia ~r:u~~~~a~:~ ~d;~lcis :~l- , s7/G~' --:-..--.:-~::.:__ '~ _ .--...-, =:G~-.~~zW..._ circuit 16. Since the signal of the same form as teletext is superimposed on the 22nd H signal, the clock pulse is also fed to the 22H extracting circuit 13 as in the teletext receiver so as to read the 22H
scramble trigger signal. Then, starting from the sound ' scramble :Frame immediately following the time t31 of scramble trigger pulse (if no sufficient time is available, with a delay of a predetermined number of.
sound frames), the key data Ki stored in the Ki memory 22 is supplied, as the initial value of the sound~PN
generating circuit 51, to the nonlinear feedback~shift register 31 and sound PN generating circuit 51 just as in scrambling. Then, by the same procedure used for scrambling, the sound PN signal is generated. ~In this way, the sound signal can be descrambled. Thus, unfailing~recording and reproduction with a high degree of security can be accomplished through the use of the same circuit structure and same procedure in both scrambling and descrambling.
The descrambling of the picture signal by such procedure is now explained. For return from the state shown at "q~l after scrambling" to the state at "~42 after descrambling'° in Fig. 7, i=~-~~--t i~
the read address counter 36~ initialised with (744-9n) in time with the outputting of n from the nonlinear 93~03~i7a1"oyF.QiWG:i'.dt~rt aJYt:~tid ~h:~i~~~'~=,i~'~~"'~,~,)',:r%~%'l- _.._ feedback shift register. 31. The key for this may be in common with that far sound signal processing, and which portion (8 bits) of the nonlinear feedback shift register 31 is used can he determined at scrambling.
For this purpose, the output of the MSB reversing s. A 5 ~ v.~ ; nri tp ~n d'~G~.res5 S°t~i:'~rr ~l.rC,t; t 4C, c~.rvul.v.. z i.y uYtryr.~....w .
by controlling the CPU 19. the address setting circuit 46 performs the operation of 744 - 4n in descrambling and presets the result as the read address in the read address counter 36. As a result, as shown at "~2 after descrambling" in Eig. 7, the 22nd ~i horizontal scan line is sequentially xead Pram aQ to a9 as in the ease of "original signal (23F3) ~a". During this time the line memory 38 is loaded with the rotated 24th F~
signal, viz. "original signal (24H) r~3" and, here, the reading for descrambling can begin at T44 - 4K and proceed to b~, bl ..,. On the other hand, the write address counter 32 is so set that the input is written as it is into the line memory 37 or 38 for each hori-zontal scan line. Therefore, no special processing for descrambling is required.
The picture signal of each horizontal scan line which is thus read is applied to the D/A converter 40 selected by the selector 39 and converted to an analog picture signal. Then, after insertion of the 2nd H

93wp3~?791~:y;50~? ~~:c.ate:r zPresia ,'-i~:ii,~g',-;r:~~'-,~~' ~C~~~j~~i?u-?..°wl~~i line by the 22H inserting circuit 41, the analog picture signal is mixed with the sound signal and the.
composite video signal. is outputted. The descrambled signal can than be displayed on AVTV 9.
~Q-. y As described in detail hereinbefore, tnos-t of the circuits in the scramble codes 4 are simple in const ~ iv .~P
ruction ands used for scrambling and descrambling in common. Moreover, the majority ~~rr-~.~.e digital signal processing circuits and can therefore be easily integrated as an LSI. Excepting the sync separatoir 11, fsc regenerating circuit 12, 22H inserting.circuit 41, A/D converter 40, BPA 56, QPSK demodulating circuit 57, PCM demodulating circuit 62 and mixing circuit 44, the number of gates in this scramble codes 4 is SO to GO
thousand which is the scale allowing integra~tior~ in one chip, tdoreover, as to the gPSK demodulating circuit 57 and PCM demodulating circuit 62, the BS tuner LSI can be modified so as to be compatible with both frequen-cies 2.048 MHz and 720 KHz. Thus, by integr~ating the o .~r,;~
major part of the scramble codes into one sip, the degree of~security against tapping or other illegal sots is increased.
As has been described hereinabove, with the scramble codes of the present invention picture and sound signals can be easily scrambled and descrambled 93~03~1'I~1,~W()~ %~*-;aatnrr 2cPCe~tia xr.v, ....~,-~ ~t~~",'~J~- ? f r re~uh~ic-'L,T r ~?~~ .4jlGl in the same circuitry. The circuitry of this scramble codec is very simple in construction and permits addi-Lion of the security processing function, at low cost, to the picture and sound recoxd/reproduction equipment.
Furthermore, the provision of key data reduces the possibility of Fabricating an identical device to sub-stantial zero, for,assuming that the key data Ki consists of 64 bits, the probability of appearance of the same Ki is approximately 1/1844. Thus, there can he implemented a video recorder with a remarkably high degree of security and substantially no chances for information decoding with other devices.
Furthermore, when message information, such as the "message containing characters representing the machine ID no." mentioned hereinbefore, is inserted in the picture signal to indicate the machine used for record ing at the outset and in unscramlaled state, there is obtained the effect that the device used can be easily ascertained without mistake.

Claims (23)

What is Claimed Is:
1. A scramble codec for scrambling and descrambling television picture signals, said scramble codec comprising:
key data memory means for storing a key data value, line memory means in which a plurality of input picture signals are written, each one of said plurality of input picture signals corresponding to a respective one of a plurality of horizontal scan lines, register means, which is initialized with an output value generated by said key data memory means, for generating dissimilar pseudorandom pulse signals as output signals for respective ones of said plurality of horizontal scan lines, an address setting circuit which sets, as an initial value for scrambling, a respective first value corresponding to a respective output signal generated by said register means and, as an initial value for descrambling, a respective second value obtained by subjecting a further respective output signal generated by said register means from a maximum address value corresponding to said line memory means, address counter means for a) generating consecutive series of address values starting with an address set by said address setting circuit and b) applying said address values to said line memory means for respective horizontal scan lines, and means for scrambling the respective horizontal scan lines using said address values.
2. The scramble codec of claim 1 further comprising latch means which holds an ID number; and an EOR circuit which generates an exclusive logical sum of the ID number held by said latch means and the key data value stored in said key data memory means, wherein said register means is alternately initialized with the exclusive logical sum generated by said EOR circuit to output dissimilar pseudorandom pulses for respective horizontal scan lines.
3. The scramble codec of claim 2 further comprising input means for entering the ID number.
4. A scramble codec for scrambling and descrambling television picture signals, said scramble codec comprising:
key data memory means for storing a key data value, line memory means in which a plurality of input picture signals are written, each one of said plurality of input picture signals corresponding to a respective one of a plurality of horizontal scan lines independently, register means, which is initialized with an output value generated said key data memory, for generating dissimilar pseudorandom pulse signals as output signals for respective ones of said plurality of lines, an address setting circuit which sets, as an initial value for scrambling, a respective first value obtained by subtracting a further respective output signal generated by said register means from a maximum address value corresponding to said line memory means and, as the initial value for descrambling, a respective second value corresponding to a respective output signal generated by said registered means, address counter means for a) generating a consecutive series of address values starting with an address set by said address setting circuit and b) applying said address values to said line memory means for respective horizontal scan lines, and means for scrambling the respective horizontal scan lines using said address values.
5. A scramble codec for scrambling and descrambling television sound signals, said scramble codec comprising:
conversion means for converting an input analog sound signal to a serial bit stream signal during scrambling and produces an output conversion signal, demodulating means for demodulating a sound signal from a composite video signal during descrambling to provide a bit stream and produce an output demodulating signal, sound PN generating means for generating a plurality of audio pseudorandom pulse signals to produce an output pseudorandom signal, first selector means for selecting (1) said output conversion signal during scrambling and (2) said output demodulating signal during descrambling, to produce a first selector signal, first EOR means for generating an exclusive logical sum of said output pseudorandom signal and said first selector signal, to produce an EOR signal, second selector means for selecting said EOR means and said first selector signal in response to one of scrambling and descrambling, to produce a second selector signal, modulating means for modulating said first EOR
signal during scrambling to produce a modulated signal, mixing means for mixing the modulated signal with a picture signal, and PCM demodulating means for demodulating said second selector signal into analog signals.
6. The scramble codes of claim 5 further comprising nonvolatile key data memory means for storing a key data value, said sound PN generating circuit being initialized with said key data value stored in said key data memory means.
7. The scramble codes of claim 5 further comprising latch means which holds an ID number, nonvolatile key data memory means for storing a key data value;
a second EOR circuit which generates an exclusive logical sum of the ID number held by said latch means and the key data value stored in memory means, and sound PN
generating circuit being initialized with said exclusive logical sum generated by said second EOR circuit to generate an audio pseudorandom pulse signal.
8. The scramble codec of claim 7 further comprising input means for entering said ID number.
9. A scramble codec for scrambling and descrambling television pictures and television sound signals, said scramble codec comprising:
key data memory means for storing a key data value, line memory means in which a plurality of input picture signals are written, each one of said plurality of input picture signals corresponding to a respective one of a plurality of horizontal scan lines, register means, which is initialized with an output value generated by said key data memory means, for generating dissimilar pseudorandom pulse signals as output signals for respective ones of said plurality of horizontal scan lines, an address setting circuit which sets, as an initial value for scrambling, a respective first value corresponding to a respective output signal generated by said register means and, as the initial value for descrambling, a respective second value obtained by subtracting a further respective output signal generated by said register means from a maximum address value corresponding to said line memory means, address counter means for a) generating series of read address values starting with an address set by said address setting circuit and b) applying said address values to said line memory means for respective horizontal scan lines, means for scrambling the respective horizontal scan lines using said address values, conversion means for converting an input analog sound signal to a serial bit stream signal during scrambling, demodulating means for demodulating a sound signal from a composite video signal during descrambling to provide a bit stream, sound PN generating means for generating a plurality of audio pseudorandom pulse signals, first EOR means for generating an exclusive logical sum of said plurality of audio pseudorandom pulse signals and said bit stream, QPSK modulating means for modulating the exclusive logical sum generated by said first EOR circuit during scrambling to generate a modulated signal, mixing means for mixing the signal modulated by said QPSK modulating means with the television picture signals and PCM demodulating means for demodulating said exclusive logical sum generated by said first EOR circuit to the television sound signals during descrambling.
10. The scramble codes of claim 9 wherein said sound PN generating circuit is initialized with said key data value stored in said key data memory means.
11. The scramble codes of claim 9 further comprising latch means for holding an ID number and second EOR means for generating an exclusive logical sum of the ID
number held by said latch means and said key data value stored in said key data memory means, said register means being initialized with said exclusive logical sum generated by said second EOR to generate dissimilar pseudorandom pulse signals for respective horizontal scan lines and said sound PN
generating circuit being initialized with said exclusive logical sum generated by second EOR circuit to generate pseudorandom pulse signals for the input analog sound signal.
12. The scramble codes of claim 11 further comprising input means for entering an ID number.
13. A scramble codes for scrambling and descrambling television picture and sound signals, said scramble codes comprising key data memory means for storing a key data value, line memory means in which a plurality of input picture signals are written, each one of said plurality of input picture signals corresponding to a respective one of a plurality of horizontal scan lines, register means, which is initialized with an output value generated by the key data memory means, for generating dissimilar pseudorandom pulse signals as output signals for respective ones of said plurality of horizontal scan lines, an address setting circuit which sets, as an initial value for scrambling, a respective value first obtained by subtracting a further respective output signal generated by said register means from a maximum address value corresponding to said line memory means and, as an initial value for descrambling, a respective second value corresponding to a respective output signal generated by said register means, address counter means for a) generating a consecutive series of address values starting with an address set by said address setting circuit and b) applying said address values to said line memory means for respective horizontal scan lines, means for scrambling the respective horizontal scan lines using said address values, conversion means for converting an input analog sound signal to a serial bit stream signal during scrambling, demodulating means for demodulating a sound signal from a composite video signal during descrambling to provide a bit stream, sound PN generating means for generating a plurality of audio pseudorandom pulse signals, first EOR means for generating an exclusive logical sum of said plurality of audio pseudorandom pulse signals and said bit stream, modulating means for modulating said logical sum generated by said first EOR means during scrambling to produce a modulated signal, mixing means for mixing the modulated signal with a picture signal, and PCM demodulating means for demodulating said logical sum generated by said first FOR means to generate said input analog sound signal.
14. The scramble codec according to claim 1 further comprising:

message memory means for holding an intrinsic data value which specifies the video as a picture data value and message inserting means for reading said intrinsic data value from said message memory means and inserts said intrinsic data value without scrambling, into the picture signal.
15. The scramble codec according to claim 4 further comprising:

message memory means for holding an intrinsic data value which specifies the video recorder as a picture data value and message inserting means for reading said intrinsic data value from said message memory means and inserts said intrinsic data value without scrambling, into the picture signal.
16. The scramble codec according to claim 5 further comprising:

message memory means for holding an intrinsic data value which specifies the video recorder as a picture data value and message inserting means for reading said intrinsic data value from said message memory means and inserts said intrinsic data value without scrambling, into the picture signal.
17. The scramble codes according to claim 9 further comprising:

message memory means for holding an intrinsic data value which specifies the video recorder as a picture data value and message inserting means for reading said intrinsic data value from said message memory means and inserts said intrinsic data value without scrambling, into the picture signal.
18. The scramble codes according to claim 13 further comprising:

message memory means for holding an intrinsic data value which specifies the video recorder as a picture data value and message inserting means for reading said intrinsic data value from said message memory means and inserts said intrinsic data value without scrambling, into the picture signal.
19. The scramble codes according to claim 1 wherein said register means includes a number of constituent bits and a feedback loop which are randomly set.
20. The scramble codes according to claim 4 wherein said register means includes a number of constituent bits and a feedback loop which re randomly set.
21. The scramble codes according to claim 5 wherein said register means includes a number of constituent bits and a feedback loop which are randomly set.
22. The scramble codes according to claim 9 wherein said register means includes a number of constituent bits and a feedback loop which are randomly set.
23. The scramble codes according to claim 13 wherein said register means includes a number of constituent bits and a feedback loop which are randomly set.
CA002094228A 1992-04-17 1993-04-16 Video recorder Expired - Fee Related CA2094228C (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP12558392 1992-04-17
JP4-125583 1992-04-17

Publications (2)

Publication Number Publication Date
CA2094228A1 CA2094228A1 (en) 1993-10-18
CA2094228C true CA2094228C (en) 2000-06-20

Family

ID=14913775

Family Applications (1)

Application Number Title Priority Date Filing Date
CA002094228A Expired - Fee Related CA2094228C (en) 1992-04-17 1993-04-16 Video recorder

Country Status (4)

Country Link
US (1) US5455860A (en)
EP (1) EP0571753B1 (en)
CA (1) CA2094228C (en)
DE (1) DE69324188T2 (en)

Families Citing this family (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE69416183T2 (en) * 1993-04-15 1999-06-10 Matsushita Electric Ind Co Ltd Arrangement for encrypting a video signal
KR100332743B1 (en) * 1994-11-26 2002-11-07 엘지전자주식회사 Device and method for preventing illegal copy or unauthorized watching of digital image
FR2730116A1 (en) * 1995-01-31 1996-08-02 Thomson Broadband Systems SYSTEM FOR DEPARTURE OF A TELEVISION SIGNAL BROKER
KR0166923B1 (en) * 1995-09-18 1999-03-20 구자홍 Method and apparatus of preventing an illegal watching and copying in a digital broadcasting system
US6032242A (en) * 1997-10-15 2000-02-29 Industrial Technology Research Institute Methods and systems for generating alternate and zigzag address scans based on feedback addresses of alternate and zigzag access patterns
JP5198572B2 (en) * 2008-10-07 2013-05-15 富士通株式会社 Encryption device
US9497020B1 (en) 2015-05-26 2016-11-15 International Business Machines Corporation Initializing a descrambler
US9515813B1 (en) 2015-05-26 2016-12-06 International Business Machines Corporation Initializing a descrambler
CN108694896B (en) * 2017-06-09 2021-11-16 京东方科技集团股份有限公司 Signal transmission method, transmitting unit, receiving unit and display device

Family Cites Families (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CA1097794A (en) * 1975-08-08 1981-03-17 Harold B. Shutterly Secure television transmission system
GB2067871A (en) * 1980-01-19 1981-07-30 Marconi Co Ltd Information Encoding Systems
JPS5723367A (en) * 1980-07-17 1982-02-06 Matsushita Electric Ind Co Ltd Video signal recording and reproducing system
FR2541841A1 (en) * 1983-02-25 1984-08-31 Radiotechnique DEVICE FOR DE-RECORDING TELEVISION IMAGES BROUGHT BY APPLICATION TO VIDEO SIGNALS OF CIRCULAR PERMUTATIONS
FR2543386B1 (en) * 1983-03-21 1987-03-20 Telediffusion Fse METHODS AND DEVICES FOR SCRAMBLING AND SCRAMBLING FOR TELEVISION IMAGES
US4547802A (en) * 1983-04-29 1985-10-15 Westinghouse Electric Corp. TV Scrambler/descrambler using serial memories
DE3343307A1 (en) * 1983-11-30 1985-06-05 Blaupunkt-Werke Gmbh, 3200 Hildesheim METHOD FOR ENCRYPTING AND DECRYLING ANALOG SIGNALS, AND CIRCUIT ARRANGEMENT FOR IMPLEMENTING THE METHOD
US4682360A (en) * 1983-12-22 1987-07-21 Frederiksen Jeffrey E Video transmission system
US4680791A (en) * 1984-05-31 1987-07-14 Nec Corporation Digital video signal process apparatus for use in a video tape recorder
CA1244090A (en) * 1984-10-26 1988-11-01 General Instrument Corporation Cryptographic system for direct broadcast satellite network
US4723282A (en) * 1985-01-08 1988-02-02 U.S. Philips Corporation Method and apparatus of decoding and deciphering a rotated video signal
US4796299A (en) * 1985-08-22 1989-01-03 Itt Corporation Video encoder apparatus
GB2207328A (en) * 1987-07-20 1989-01-25 British Broadcasting Corp Scrambling of analogue electrical signals
FR2645384B1 (en) * 1989-04-04 1995-09-01 Europ Rech Electr Lab DEVICE AND METHOD FOR GENERATING CONTROL SIGNALS
US5058159A (en) * 1989-06-15 1991-10-15 Macrovision Corporation Method and system for scrambling and descrambling audio information signals
SE464271B (en) * 1990-03-23 1991-03-25 Televerket PROCEDURE AND DEVICE FOR THE Cryptography / Decryption of Digital Multitud
US5091938B1 (en) * 1990-08-06 1997-02-04 Nippon Denki Home Electronics Digital data cryptographic system

Also Published As

Publication number Publication date
DE69324188D1 (en) 1999-05-06
CA2094228A1 (en) 1993-10-18
EP0571753A3 (en) 1994-09-14
US5455860A (en) 1995-10-03
EP0571753A2 (en) 1993-12-01
DE69324188T2 (en) 1999-07-22
EP0571753B1 (en) 1999-03-31

Similar Documents

Publication Publication Date Title
CA2121446C (en) Video signal encrypting apparatus
US4405942A (en) Method and system for secure transmission and reception of video information, particularly for television
JP4905603B2 (en) Reception device, reception method, transmission / reception system, and transmission / reception method
AU686437B2 (en) Method of and apparatus for scrambling a video signal with full network transmission and recording capability
EP1142296B1 (en) Method and apparatus for scrambling a high definition television signal
AU614144B2 (en) Method and apparatus for encrypting and decrypting time domain signals
CA2094228C (en) Video recorder
US4628358A (en) Television signal encryption system with protected audio
JPH065955B2 (en) Method and apparatus for securely transmitting and receiving video information, especially for television
US5355409A (en) Scramble codec and a television receiver incorporating the same
JPH1013784A (en) Broadcast signal recording and reproducing device
JPH0241091A (en) Signal recorder
JP2986476B2 (en) Recording system
US5410601A (en) Video scramble system and equipment
JP3366049B2 (en) Recording device
JP3366045B2 (en) Scramble codec and television receiver using the same
JP2829974B2 (en) Signal processing device
JP3723718B2 (en) Receiver
JPS613590A (en) Video encoding device
JPH09163340A (en) Video signal scrambler and video recorder
JPS59151589A (en) Satellite broadcast equipment
JPS6384283A (en) Video scrambling processor

Legal Events

Date Code Title Description
EEER Examination request
MKLA Lapsed
MKLA Lapsed

Effective date: 20080416