CA2045259C - Solid state power amplifier with dynamically adjusted operating point - Google Patents
Solid state power amplifier with dynamically adjusted operating pointInfo
- Publication number
- CA2045259C CA2045259C CA002045259A CA2045259A CA2045259C CA 2045259 C CA2045259 C CA 2045259C CA 002045259 A CA002045259 A CA 002045259A CA 2045259 A CA2045259 A CA 2045259A CA 2045259 C CA2045259 C CA 2045259C
- Authority
- CA
- Canada
- Prior art keywords
- input
- output
- power
- amplifier
- solid state
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03G—CONTROL OF AMPLIFICATION
- H03G3/00—Gain control in amplifiers or frequency changers without distortion of the input signal
- H03G3/20—Automatic control
- H03G3/30—Automatic control in amplifiers having semiconductor devices
- H03G3/3036—Automatic control in amplifiers having semiconductor devices in high-frequency amplifiers or in frequency-changers
- H03G3/3042—Automatic control in amplifiers having semiconductor devices in high-frequency amplifiers or in frequency-changers in modulators, frequency-changers, transmitters or power amplifiers
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F1/00—Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
- H03F1/02—Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation
- H03F1/0205—Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation in transistor amplifiers
- H03F1/0211—Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation in transistor amplifiers with control of the supply voltage or current
- H03F1/0216—Continuous control
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F1/00—Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
- H03F1/32—Modifications of amplifiers to reduce non-linear distortion
- H03F1/3223—Modifications of amplifiers to reduce non-linear distortion using feed-forward
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/60—Amplifiers in which coupling networks have distributed constants, e.g. with waveguide resonators
- H03F3/602—Combinations of several amplifiers
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03G—CONTROL OF AMPLIFICATION
- H03G3/00—Gain control in amplifiers or frequency changers without distortion of the input signal
- H03G3/004—Control by varying the supply voltage
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2203/00—Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
- H03F2203/72—Indexing scheme relating to gated amplifiers, i.e. amplifiers which are rendered operative or inoperative by means of a control signal
- H03F2203/7227—Indexing scheme relating to gated amplifiers, i.e. amplifiers which are rendered operative or inoperative by means of a control signal the gated amplifier being switched on or off by a switch in the supply circuit of the amplifier
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2203/00—Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
- H03F2203/72—Indexing scheme relating to gated amplifiers, i.e. amplifiers which are rendered operative or inoperative by means of a control signal
- H03F2203/7236—Indexing scheme relating to gated amplifiers, i.e. amplifiers which are rendered operative or inoperative by means of a control signal the gated amplifier being switched on or off by putting into parallel or not, by choosing between amplifiers by (a ) switch(es)
Abstract
RF power is sampled and measured at the input and output of a solid state pow-er amplifier using directional couplers and matched square law detectors. Outputs from the detectors are applied to differential inputs of a DC operational amplifier. Outputs from the detectors are compared and filtered in the operational amplifier and the result-ing difference signal is applied to a control input on a switching type power supply.
The power supply converts a DC input voltage to the various positive and negative vol-tages required to operate the RF devices in the solid state power amplifier. When the control loop is closed, the supply voltage varies to maintain a constant operating point resulting in constant gain, efficiency, and linearity for the overall solid state power am-plifier despite variations in signal levels and signal composition. In another embodi-ment, the solid state power amplifier has a series of single-ended low power amplifiers terminating in an output high power module. In the output module, one medium power device acts as a driver stage for four high power devices connected in parallel. The out-put stages are hybrid coupled, and isolators before and after these hybrid coupled out-put stages isolate the driver from the final amplifiers and protect the output devices from reflected signals. A dynamically controlled PIN diode variable attenuator at the amplifi-er input allows the operating point of the amplifier to be selected and adjusted while the closed loop function is in operation. A hybrid matrix power amplifier system is also disclosed.
The power supply converts a DC input voltage to the various positive and negative vol-tages required to operate the RF devices in the solid state power amplifier. When the control loop is closed, the supply voltage varies to maintain a constant operating point resulting in constant gain, efficiency, and linearity for the overall solid state power am-plifier despite variations in signal levels and signal composition. In another embodi-ment, the solid state power amplifier has a series of single-ended low power amplifiers terminating in an output high power module. In the output module, one medium power device acts as a driver stage for four high power devices connected in parallel. The out-put stages are hybrid coupled, and isolators before and after these hybrid coupled out-put stages isolate the driver from the final amplifiers and protect the output devices from reflected signals. A dynamically controlled PIN diode variable attenuator at the amplifi-er input allows the operating point of the amplifier to be selected and adjusted while the closed loop function is in operation. A hybrid matrix power amplifier system is also disclosed.
Description
Z0~5259 SOLID STATE POWER AMPLIFIER WITH
DYNAMICALLY ADJUSTED OPERATING POINT
BACKGROUND
The present invention relates to solid state power amplifier circuits for use in .
co"~"""~ic~tion satellites and other RF microwave power amplifier applications.
Solid state power amplifiers may use either bipolar or field effect transistors. A
solid state power arnplifier exhibits gain compression if the desired output waveform 5 requirement exceeds the available drain supply voltage. To obtain optimal operating efficiency, solid state power amplifiers are typically operated at a moderately colllpl~s-sed operating point, while still m~int~ Ig acceptable linearity. With fixed DC bias, a reduction in efficiency and an increase in power gain results when the input RF signal level is reduced below that required to obtain compressed operation. Since the output 10 devices are biased with both RF and DC voltages, the operating point of the amplifier is determined by a combination of these voltages.
Similarly, for an increase in input signal level there is an ~ssoci~t~ increase in output power and a corresponding decrease in gain as the amplifier is driven further into compression. In multicarrier systems, these changes in operating point, with the 15 corresponding changes in gain, linearity and efficiency may have profound effects on the system operation. In particular, this cc,lll~lcssion charact.orictic degrades the per-formance of systems, where the power gains of a m~tche~ group of asymmetrically driven solid state power amplifiers must remain m~t~heA One such example is a multi-beam phased array transmit antenna, where each element in the array is driven by a sep-20 arate solid state power amplifler. Since output power to the el-o~ . .,."~ is not ul if o~ ly distributed to form a particular beam, the power loading in the solid state power ampli-fiers associated with a beam driven at a high power level unbalances the gains of other solid state power amplifiers associated with other beams driven at low power levels.
This interaction results in decreased isolation between beams.
Messerschmitt-Boelkow-Blohm (MBB) developed an amplifier called the PAMELA (Power Amplifier Module for highly Efficient and highly Linear Applications) to overcome the above-described problems. The PAMELA is described in Product Note, 4/89 - SSPA 2 published by MBB Space Systems Group, Communications Systems Dept., and entitled: "PAMELA, Highly Linear, Highly 0 Efficient Solid State Power Amplifiers for the Mobile Satellite Service". In the PAMELA, the operating point of the amplifier is dynamically controlled by its load impedance. Load variation is controlled by three or more individual amplifiers operating through impedance inverters into a common fixed load. Drive-level-sensitive diode phase shifters are used to adjust the combining phases of the individual amplifiers. The resulting impedance match as seen at each amplifier output is a function of power level. The resulting operating bias point of the amplifier varies as a function of the output impedance match and therefore the drive level. Efficiency is maintained over a range of drive levels to the accuracy of the sequential contributions of components in the open loop system. However, it is a disadvantage 2 o that the gain and linearity vary with input signal level.
It is an objective of an aspect of the present invention to provide a solid state power amplifier that operates at a substantially constant efficiency over a wide range of input and output power levels. An objective of an aspect of the invention is the provision of a solid state power amplifier that m~int:~in~ constant gain and linearity in 2 5 addition to constant efficiency over a range of input and output signal levels. An objective of an aspect of the present invention is to provide a solid state power amplifier that has a dynamically adjusted and selected operating point.
SUMMARY OF THE INVENTION
DYNAMICALLY ADJUSTED OPERATING POINT
BACKGROUND
The present invention relates to solid state power amplifier circuits for use in .
co"~"""~ic~tion satellites and other RF microwave power amplifier applications.
Solid state power amplifiers may use either bipolar or field effect transistors. A
solid state power arnplifier exhibits gain compression if the desired output waveform 5 requirement exceeds the available drain supply voltage. To obtain optimal operating efficiency, solid state power amplifiers are typically operated at a moderately colllpl~s-sed operating point, while still m~int~ Ig acceptable linearity. With fixed DC bias, a reduction in efficiency and an increase in power gain results when the input RF signal level is reduced below that required to obtain compressed operation. Since the output 10 devices are biased with both RF and DC voltages, the operating point of the amplifier is determined by a combination of these voltages.
Similarly, for an increase in input signal level there is an ~ssoci~t~ increase in output power and a corresponding decrease in gain as the amplifier is driven further into compression. In multicarrier systems, these changes in operating point, with the 15 corresponding changes in gain, linearity and efficiency may have profound effects on the system operation. In particular, this cc,lll~lcssion charact.orictic degrades the per-formance of systems, where the power gains of a m~tche~ group of asymmetrically driven solid state power amplifiers must remain m~t~heA One such example is a multi-beam phased array transmit antenna, where each element in the array is driven by a sep-20 arate solid state power amplifler. Since output power to the el-o~ . .,."~ is not ul if o~ ly distributed to form a particular beam, the power loading in the solid state power ampli-fiers associated with a beam driven at a high power level unbalances the gains of other solid state power amplifiers associated with other beams driven at low power levels.
This interaction results in decreased isolation between beams.
Messerschmitt-Boelkow-Blohm (MBB) developed an amplifier called the PAMELA (Power Amplifier Module for highly Efficient and highly Linear Applications) to overcome the above-described problems. The PAMELA is described in Product Note, 4/89 - SSPA 2 published by MBB Space Systems Group, Communications Systems Dept., and entitled: "PAMELA, Highly Linear, Highly 0 Efficient Solid State Power Amplifiers for the Mobile Satellite Service". In the PAMELA, the operating point of the amplifier is dynamically controlled by its load impedance. Load variation is controlled by three or more individual amplifiers operating through impedance inverters into a common fixed load. Drive-level-sensitive diode phase shifters are used to adjust the combining phases of the individual amplifiers. The resulting impedance match as seen at each amplifier output is a function of power level. The resulting operating bias point of the amplifier varies as a function of the output impedance match and therefore the drive level. Efficiency is maintained over a range of drive levels to the accuracy of the sequential contributions of components in the open loop system. However, it is a disadvantage 2 o that the gain and linearity vary with input signal level.
It is an objective of an aspect of the present invention to provide a solid state power amplifier that operates at a substantially constant efficiency over a wide range of input and output power levels. An objective of an aspect of the invention is the provision of a solid state power amplifier that m~int:~in~ constant gain and linearity in 2 5 addition to constant efficiency over a range of input and output signal levels. An objective of an aspect of the present invention is to provide a solid state power amplifier that has a dynamically adjusted and selected operating point.
SUMMARY OF THE INVENTION
3 o In accordance with these and other features and objectives of the invention, there is provided in accordance with an aspect of the invention a solid state power amplifier incorporating two detectors to measure the power gain thereof and dynamically adjust the DC bias applied to the amplifier to m~int~in a constant operating point resulting in constant gain, linearity and efficiency for a range of output 3 s power variations. By incorporating the measurement of power gain in a closed loop r 20~5259 that automatically adjusts the DC bias voltages, it becomes possible to simultaneously m~int~in constant gain and linearity in addition to constant efficiency over a range of input signal levels. Another embodiment of the invention uses a feedback signal from a comparator/integrator to drive a variable attenuator at the amplifier input, in combination with varying the power supply voltages. This additional attenuator allows the solid state power amplifier's saturated operating point to be dynamically adjusted and selected while at the same time a closed loop automatically maintains this selected operating point over a range of RF signal levels.
0 An exemplary embodiment of the circuit comprises two power detectors, a comparator/integrator, multiple stages of solid state power amplification, and aswitching type power supply capable of a continuously variable range of output voltages ch~nging as a function of an input control voltage. RF power is sampled and measured at the input and output of the solid state power amplifier using matched power detectors. Outputs from the detectors are compared and the difference signal integrated, resulting in a signal applied to the power supply control line. The power supply output voltage is applied to the solid state power amplification stages. When the control loop is closed, the supply voltage varies to maintain a constant operating point, resulting in constant gain, efficiency, and linearity for the overall solid state 2 o power amplifier despite variations in the input or output levels. Since the system is closed loop, the accuracy of the gain tracking depends only on the stability of the power detectors.
Other aspects of this invention are as follows:
A closed-loop power ampllfier circuit having a RF input, RF output and a 2 5 controlled and constant operating point, comprising:
an input sampling device electrically coupled to the RF input that is adapted toelectrically sample the RF input signal power;
an input power detector connected to the input sampling device which detects and measures the electrical power intensity of the RF input signal;
3 o a solid state power amplifier connected to the input sampling device;
an output sampling device electrically coupled to the output of the solid state power amplifier that is adapted to electrically sample the RF output signal;
an output power detector connected to the output sampling device and matched in electrical characteristics to the input power detector;
3 5 a comparator/integrator means coupled to the input and output detectors for a ~, ,1 -.~
20~52~9 3a accepting the outputs from both the input and output detectors and comparing them, for generating a difference signal as a measure of the gain, and for filtering the difference signal; and a power supply coupled to the comparator/integrator means, which accepts the error difference signal from the comparator/integrator means, and is adapted to supply varying bias voltages to the solid state power amplifier via electrical conductors, and feed back control voltages to the solid state power amplifier to dynamically maintain the compressed operating point of the closed-loop amplifier such that constant gain, 0 linearity and efficiency is m~int~ined for a range of input and output power variations.
A closed-loop hybrid power amplifier circuit having a RF input, RF output and an operating point, comprising:
an input sampling device electrically coupled to the RF input for electrically sampling the RF input signal power;
an input power detector connected to the input sampling device for detecting and measuring the electrical power intensity of the RF input signal;
an input amplifier stage for receiving the RF input from the input sampling device;
a P~N attenuator having one input connected to the input amplifier stage and 2 o having another input adapted to receive operating point settings;
a first isolator connected to the output of the PIN attenuator;
a pre-driver amplifier having an input connected to the output of the first isolator;
a driver amplifier having an input connected to an output of the pre-driver 2 5 amplifier;
a second isolator connected to the output of the driver amplifier;
a solid state hybrid power amplifier stage connected to the second isolator, comprised of multiple solid state power amplifiers, wherein the DC bias voltages of each solid state power amplifier is dynamically variable and controllable;
3 o an output sampling device electrically coupled to the output of the solid state power amplifier stage for eleckically sampling the RF output signal;
an output power detector connected to the output sampling device and matched in electrical characteristics to the input power detector;
a third isolator connected to the output of the output sampling device;
. ~
3b comparator/integrator means coupled to the input and output detectors for accepting the outputs from the input and output detectors and comparing them, for generating a difference signal as a measure of the gain, and for filtering the difference signal; and a switching power supply coupled to the comparator/integrator means, which accepts the difference signal from the comparator/integrator means, for supplying varying bias voltages to each amplifier of the solid state hybrid power amplifier stage via electrical conductors, feeding back control voltages, and for dynamically ch:~nging 0 the applied voltages to the overall closed-loop hybrid power amplifier circuit, such that a constant operating point resulting in constant gain, linearity and efficiency is m~int:~ined for a range of input and output power variations.
A hybrid matrix power amplifier system for RF communication satellites comprismg:
a beam forming network accepting a plurality of input electromagnetic wave beams and generating a plurality of corresponding RF output signals;
an input hybrid distribution matrix adapted to receive the output signals from the beam forming network;
a set of closed loop hybrid power amplifier circuits adapted to receive the RF
2 o signals from the input hybrid distribution matrix, wherein the DC bias voltages of each solid state power amplifier is under closed loop dynamic control, and wherein the solid state power amplifiers are matched in gain and phase at the system operating point;
an output hybrid distribution matrix adapted to receive the output signals from 2 5 the closed loop solid state power amplifier circuits, and adapted to refocus the RF
signals to a corresponding output; and an antenna feed distribution network connected to the output of the output hybrid distribution matrix, which provides a signal distribution function for transmitting antennas.
3 o A solid state power amplifier with dynamically m~int~ined operating point comprismg:
a solid state amplifier having an operating point that varies as a function of applied DC and RF bias and having RF input and output terminals;
a switching type power supply coupled to said solid state amplifier for 3 5 applying DC bias thereto and having a sense input terminal;
3c two matched square law detectors each individually coupled to the RF input and output terminals of said solid state amplifier; and a comparator/integrator having two differential inputs each individually to the output of one of said detectors and having an output coupled to the sense input terminal of said switching type power supply;
whereby the power gain of the solid state amplifier is continually measured and used to dynamically adjust the DC bias applied to the solid state amplifier so as to m~int:~in constant gain, linearity and efficiency for a range of output power variations.
0 A dynamic control circuit for automatically adjusting the operating point of a solid state power amplifier comprising:
a solid state power amplifier having RF devices for amplifying RF signals in the region of 1500 MHz, said power amplifier having an input and an output;
means for sampling and measuring RF power at the input and output of said power amplifier comprising a pair of directional couplers and a pair of matched square law detectors;
a DC operational amplifier having differential inputs each individually coupled to the output of said detectors for comparing and filtering the outputs thereof to produce a resulting difference signal; and 2 o a switching type power supply for converting a DC input voltage to a plurality of positive and negative supply voltages supplied to the RF devices in the solid state power amplifier, said power supply having a control input coupled to the difference signal produced by said operational amplifier;
whereby the supply voltages are varied in accordance with the power gain of 2 5 the power amplifier to m~int~in constant gain, efficiency, and linearity therefor such that a constant compressed operating point is m:~int~ined along with acceptable linearity.
BRIEF DESCRIPTION OF THE DRAWINGS
3 o The various features and advantages of the present invention may be more readily understood with reference to the following detailed description taken inconjunction with the accompanying drawings, wherein like reference numerals designate like structural elements, and in which:
FIG. 1 is a schematic diagram of an exemplary embodiment of a simplified 3 5 solid state power amplifier circuit constructed in accordance with the principles of the present invention;
r 204S2~9 3d FIG. 2 is a schematic diagram of a second embodiment of a solid state power amplifier circuit showing a plurality of matched power amplifiers; and FIG. 3 is a schematic drawing of a hybrid matrix power amplifier system suitable for use in a communications satellite and showing a plurality of solid state power amplifiers disposed between a pair of hybrid matrices.
DETAILED DESCRIPTION
Referring now to the drawings, FIG. 1 shows a schematic diagram of a 0 simplified solid state power amplifier circuit 10 constructed in accordance with the principles of the present invention. The circuit 10 comprises an amplifier 11 which may be a bipolar transistor or a field effect transistor, such as a type FLM 1415-20 semiconductor device for example. The amplifier 11 is typically a microwave device and in this example operating in the range of 1530 to 1559 MHz. The operating point of the ampli-fier 11 is established or selected such that it operates as close to co~ ssion as possi-ble while still m~int~ining acceptable linearity. The ope,d~ing voltages and CUI1GntS, including the DC bias, are applied to the amplifier 11 at a power supply t~orrnin~l 12.
As will be explained hereinafter, the operating point of the amplifier 11 is ~ ed constant by dynamically varying the voltages applied thereto in response to signals ob-tained from detectors located before and after the amplifier 11. The amplifier 11 has an input t~rrnin~l 13 and an output terminal 14. An RF input signal is applied to the input terminal 13, and an amplified RF output signal appears at the output t~-rmin~l 14.
The power gain of the arnplifier 11 is measured by sampling and colll~ali~lg theRF input signal power and the RF output signal power. To this end, a first sampling device 15 is coupled to the RF input signal, and a second sampling device 16 is coupled to the RF output signal. The RF coupling or sarnpling devices 15, 16 may comprise di-rectional couplers, Tee junctions, or other suitable couplers that sample the RF energy.
The output of the first sampling device 15 is connected to a first power detector 20, while the output of the second sampling device 16 is connected to a second power de-tector 30. The two power detectors 20, 30 are m~tchell square law detectors. The out-put of the power detectors 20, 30 is applied to differential inputs of a DC operational amplifier 31. The operational amplifier 31 has a capacitor 32 connected from the output to one of the differential inputs and the resulting circuit arrdngement serves as a com-parator / integrator 34. The output of the comparator / integrator 34 is connected to a sense input 35 on a switching type power supply 36. The power supply 36 has an out-put terminal 37 connected to the power supply terrninal 12 of the amplifier 11, and has an input terminal 38 connected to a DC input.
Thus, a closed loop circuit is provided that incorporates two detectors 20, 30 to measure the power gain of the amplifier 11 and dyn~mi~lly adjust the DC bias applied to the amplifier 11. Essentially constant efficiency can be m~int~ined over a range of output powers by varying the DC voltages applied to the solid state amplifier 11. By incorporating the measurement of power gain in a closed loop that adjusts these volt-ages, it becomes possible to m~int~in a fixed operating poin~ resulting in the simultane-ous maintenance of constant gain, efficiency, and linearity over a range of input and output signal levels.
In operation, the circuit functions as a closed fee~ib~c~ loop comprising two power detectors,20, 30, a colllp~dtor / integrator 34, a semic~nductor amplifier 11, and a switching type power supply 36. RF power is sampled and measured at the input and output of the amplifier 11 using the matched power detectors 20, 30. Outputs from the detectors 20, 30 are compared and filtered and the resulting difference signal applied to the power supply sense input 35. The power supply output voltage is applied to the 5 z045~59 amplifier 11. When the control loop is closed, the supply voltage varies to m~int~in a constant operating point resulting in constant gain, efficiency, and }inearity for the solid state power amplifier circuit 10. Since the system is closed loop, the accuracy of the gain tracking depends only on the stability of the power detectors 20, 30.
F~G. 2 is a schematic diagram of another embodiment of a solid state power amplifier circuit 40 constructed in accordance with the principles of the present inven-tion. This embodiment of a solid state power amplifier circuit 40 is provided with an input amplifier 41 having an input terminal and an output terminal. An RF input signal is applied to the input tç~in~l of the input amplifier 41. The input amplifier 41 has an output terrnin~l connected through a PIN diode attenuator circuit 42 and a first isolator 43 to an input terminal of a pre-driver amplifier 44. The pre-driver amplifier has an output connected to an input terminal of a driver arnplifier 45. The driver amplifier 45 has an output connected through a second isolator 46 to an input t~rrnin~l 47 of a power amplifier 48 which has an output terminal 50. The power amplifier 48 provides anamplified RF output by way of a third isolator 51. The RF signal appearing at the out-put of the third isolator 51 is the RF output signal of the solid state power arnplifier cir-cuit 40.
An input sampling device 54, which may be a directional coupler or the like, is provided to sample the RF input power at the input terminal of the input amplifier 41, which is also the input terminal of the solid state power amplifier circuit 40. Similarly, an output sarnpling device 55, which may also be a directional coupler or the like, is provided to sample the RF output power at the output te~in~l 50 of the power ampli-fier 48 which is also the output terminal of the solid state power amplifier circuit 40.
The output of the input sampling device 54 is connected to a first power detector 60, while the output of the output sampling device 55 is connected to a second power detector 61. The first and second power detectors 60, 61 are m~tche~ square law detec-tors. The outputs of the power detectors 60,61 are applied to differential inputs of a DC operational amplifier 62. The output of the operational amplifier 62 is connected to a sense input 63 on a switching type power supply 64. The power supply 64 has out-put terminals 65 connected to the power amplifier 48, and has an input terminal 66 con-nected to a DC input.
The PIN diode attenuator circuit 42 has two control inputs 70, 71. The first control input 70 permits setting the RF ~t~enll~tion of the attPnll~t/ r circuit 42. The sec-ond control input 71 is connected to the output of the DC operational amplifier 62. The feedback signal from the operational arnplifier 62 may be employed to drive the PIN
diode attenuator circuit 42 at the input of the solid state power ~mplifitor circuit 40 either separately or in combination with varying the voltages from the power supply 64. This additional attenuator circuit 42 allows the saturated operating point of the solid state power amplifier 48 to be dynamically adjusted and sel.-cte~l while at the same time a closed loop automatically m~;nt~ins this selected operating point over a range of RF
signal levels.
S The PIN diode ~tt~nu~tnr circuit 42 also is used to protect the power amplifier 48 from being overdriven. The PIN diode ~tt~nn~tor circuit 42 senses the gate current of the semiconductor devices used in the power arnplifier 48. A signal represPnting a predetermined set point is applied to the first control input 70. When the gate current exceeds the predetermined set point, thus inrlic~ting overdrive, a control voltage is ap-plied to the second control input 71 of the PIN diode attenuator circuit 42 to keep the signals that are applied to the driver amplifier 45 and the power amplifier 48 at safe levels. The PIN diode attenuator circuit 42 is also used in conjunction with a simple gain control circuit to maintain constant gain for the entire solid state power amplifier circuit 40.
As shown in FIG.2, the solid state power amplifier circuit 40 comprises single-ended low power amplifiers 41, 44 cascaded in series, followed by a medium powerdriver amplifier 45 driving the power amplifier 48. The input amplifier 41 may com-prise any suitable low power semiconductor device, while the pre-driver amplifier 44 may be a type FLL171ME semiconductor device, or the like. The driver amplifier 45 may comprise a medium power semiconductor device such as a type FLLlOOMK de-vice, or the lilce. The first, second, and third isolators 43, 46, 51 disposed before and after the driver amplifier 45 and the power amplifier 48 isolate the driver amplifier 45 from the power amplifier 48 and protect the power amplifier 48 from reflected signals.
The isolators 43, 46, 51 may comprise ferrite circulators, or the like, in which any re-flected signals entering the output port are dissipated in a resistive t~nin~tion. The driver amplifier 45 is well isolated from the following power amplifier 48 with typically a greater than 30 dB return loss.
The power amplifier 48 comprises four semiconductor devices 72, 73, 74, 75 connected in parallel to obtain the required power output. The type FLM 1415-20 de-vice, or the like, may be used for the power amplifier 48. The semiconductor devices 72, 73, 74, 75 are connected in pairs. The first pair of semiconductor devices 72, 73 have input termin~lc connected to a first hybrid junction 76, and output t~mlin~l~ con-nected to a second hybrid junction 77. Similarly, the second pair of semiconductor devices 74,75 have input terminals connected to a third hybrid junction 78, and output terrr~inals connected to a fourth hybrid junction 80. The first and third hybrid junctions 76, 78 are connected together by a fifth hybrid junction 81 coupled to the input terminal 47 of the power amplifier 48. Similarly, the second and fourth hybrid junctions 77, 80 are connected together by a sixth hybrid junction 82 coupled to the output terminal 50 of the power amplifier 48.
These hybrid junctions 767 77, 78, 80, 81, 82 are devices similar to a Magic Tee. For certain applications such as on s~tellites, they may be constructed as squareax couplers and coaxial isolators. These squareax hybrid couplers have less than 0.05 dB
of insertion loss per path. Combined losses due to phase and amplitude imb~l~nce in the couplers are less than 0.01 dB. Thus, for a pair of hybrid couplers, signal power at the null port is at least 35 dB below the power at the sum port across the band. Sirnilar-ly, in the power amplifier 48, the FLM 1415-20 devices are matched to have equal satu-rated output power levels, thereby limiting the overall combining losses to less than 0.1 dB per hybrid pass.
The closed loop comprising the input sampling device 54, output sampling de-vice 55, detectors 60,61, operational amplifier 62, power supply 64 and power ampli-fier 48, plus the PIN diode attenuator circuit 42 is sometimes referred to herein as a dy-narnic control circuit because it dynarnically m~int~ins the operating point of the power arnplifier 48 in response to ch~nging signal conditions.
In accordance with the principles of the invention, the dynamic control circuit samples signal level at the input and output of the solid state power amplifier circuit 40 through sampling devices 54, 55 such as directional couplers and associated power de-tectors 60, 61. The dynamic control circuit of the present invention uses matched square law detectors 60, 61 to provide differential inputs to the DC operational ampli-fier 62. The operational amplifier 62 in turn controls drain voltages to dyn~mi~lly maintain the saturated operating point of the semiconductor devices 72,73, 74,75 in the power amplifier 48.
Initially, the dynamic control circuit receives an input voltage ~ pOl Lional tototal input signal power. This voltage is used to set the first control input 70 of the PIN
diode attenuator circuit 42 to correspond to the system operating point. For a given op-erating point, the dynamic gain control circuit then m~int~in~ a constant overall gain for the solid state power amplifier circuit 40 by varying the drain voltages of the semicon-ductor devices 72, 73, 74, 75 in the power amplifier 48.
The power supply 64 of the solid state power amplifier circuit 40 is a highly ef-ficient switching type power supply 64 that converts the DC power applied to the DC
input terminal 66 to the various positive and negative voltages required to operate the RF devices. In addition, the power supply 64 accepts a control voltage at the sense in-put 63 and adjusts RF device voltages to ~ a constant operating point over the RF input dynamic range.
0 An exemplary embodiment of the circuit comprises two power detectors, a comparator/integrator, multiple stages of solid state power amplification, and aswitching type power supply capable of a continuously variable range of output voltages ch~nging as a function of an input control voltage. RF power is sampled and measured at the input and output of the solid state power amplifier using matched power detectors. Outputs from the detectors are compared and the difference signal integrated, resulting in a signal applied to the power supply control line. The power supply output voltage is applied to the solid state power amplification stages. When the control loop is closed, the supply voltage varies to maintain a constant operating point, resulting in constant gain, efficiency, and linearity for the overall solid state 2 o power amplifier despite variations in the input or output levels. Since the system is closed loop, the accuracy of the gain tracking depends only on the stability of the power detectors.
Other aspects of this invention are as follows:
A closed-loop power ampllfier circuit having a RF input, RF output and a 2 5 controlled and constant operating point, comprising:
an input sampling device electrically coupled to the RF input that is adapted toelectrically sample the RF input signal power;
an input power detector connected to the input sampling device which detects and measures the electrical power intensity of the RF input signal;
3 o a solid state power amplifier connected to the input sampling device;
an output sampling device electrically coupled to the output of the solid state power amplifier that is adapted to electrically sample the RF output signal;
an output power detector connected to the output sampling device and matched in electrical characteristics to the input power detector;
3 5 a comparator/integrator means coupled to the input and output detectors for a ~, ,1 -.~
20~52~9 3a accepting the outputs from both the input and output detectors and comparing them, for generating a difference signal as a measure of the gain, and for filtering the difference signal; and a power supply coupled to the comparator/integrator means, which accepts the error difference signal from the comparator/integrator means, and is adapted to supply varying bias voltages to the solid state power amplifier via electrical conductors, and feed back control voltages to the solid state power amplifier to dynamically maintain the compressed operating point of the closed-loop amplifier such that constant gain, 0 linearity and efficiency is m~int~ined for a range of input and output power variations.
A closed-loop hybrid power amplifier circuit having a RF input, RF output and an operating point, comprising:
an input sampling device electrically coupled to the RF input for electrically sampling the RF input signal power;
an input power detector connected to the input sampling device for detecting and measuring the electrical power intensity of the RF input signal;
an input amplifier stage for receiving the RF input from the input sampling device;
a P~N attenuator having one input connected to the input amplifier stage and 2 o having another input adapted to receive operating point settings;
a first isolator connected to the output of the PIN attenuator;
a pre-driver amplifier having an input connected to the output of the first isolator;
a driver amplifier having an input connected to an output of the pre-driver 2 5 amplifier;
a second isolator connected to the output of the driver amplifier;
a solid state hybrid power amplifier stage connected to the second isolator, comprised of multiple solid state power amplifiers, wherein the DC bias voltages of each solid state power amplifier is dynamically variable and controllable;
3 o an output sampling device electrically coupled to the output of the solid state power amplifier stage for eleckically sampling the RF output signal;
an output power detector connected to the output sampling device and matched in electrical characteristics to the input power detector;
a third isolator connected to the output of the output sampling device;
. ~
3b comparator/integrator means coupled to the input and output detectors for accepting the outputs from the input and output detectors and comparing them, for generating a difference signal as a measure of the gain, and for filtering the difference signal; and a switching power supply coupled to the comparator/integrator means, which accepts the difference signal from the comparator/integrator means, for supplying varying bias voltages to each amplifier of the solid state hybrid power amplifier stage via electrical conductors, feeding back control voltages, and for dynamically ch:~nging 0 the applied voltages to the overall closed-loop hybrid power amplifier circuit, such that a constant operating point resulting in constant gain, linearity and efficiency is m~int:~ined for a range of input and output power variations.
A hybrid matrix power amplifier system for RF communication satellites comprismg:
a beam forming network accepting a plurality of input electromagnetic wave beams and generating a plurality of corresponding RF output signals;
an input hybrid distribution matrix adapted to receive the output signals from the beam forming network;
a set of closed loop hybrid power amplifier circuits adapted to receive the RF
2 o signals from the input hybrid distribution matrix, wherein the DC bias voltages of each solid state power amplifier is under closed loop dynamic control, and wherein the solid state power amplifiers are matched in gain and phase at the system operating point;
an output hybrid distribution matrix adapted to receive the output signals from 2 5 the closed loop solid state power amplifier circuits, and adapted to refocus the RF
signals to a corresponding output; and an antenna feed distribution network connected to the output of the output hybrid distribution matrix, which provides a signal distribution function for transmitting antennas.
3 o A solid state power amplifier with dynamically m~int~ined operating point comprismg:
a solid state amplifier having an operating point that varies as a function of applied DC and RF bias and having RF input and output terminals;
a switching type power supply coupled to said solid state amplifier for 3 5 applying DC bias thereto and having a sense input terminal;
3c two matched square law detectors each individually coupled to the RF input and output terminals of said solid state amplifier; and a comparator/integrator having two differential inputs each individually to the output of one of said detectors and having an output coupled to the sense input terminal of said switching type power supply;
whereby the power gain of the solid state amplifier is continually measured and used to dynamically adjust the DC bias applied to the solid state amplifier so as to m~int:~in constant gain, linearity and efficiency for a range of output power variations.
0 A dynamic control circuit for automatically adjusting the operating point of a solid state power amplifier comprising:
a solid state power amplifier having RF devices for amplifying RF signals in the region of 1500 MHz, said power amplifier having an input and an output;
means for sampling and measuring RF power at the input and output of said power amplifier comprising a pair of directional couplers and a pair of matched square law detectors;
a DC operational amplifier having differential inputs each individually coupled to the output of said detectors for comparing and filtering the outputs thereof to produce a resulting difference signal; and 2 o a switching type power supply for converting a DC input voltage to a plurality of positive and negative supply voltages supplied to the RF devices in the solid state power amplifier, said power supply having a control input coupled to the difference signal produced by said operational amplifier;
whereby the supply voltages are varied in accordance with the power gain of 2 5 the power amplifier to m~int~in constant gain, efficiency, and linearity therefor such that a constant compressed operating point is m:~int~ined along with acceptable linearity.
BRIEF DESCRIPTION OF THE DRAWINGS
3 o The various features and advantages of the present invention may be more readily understood with reference to the following detailed description taken inconjunction with the accompanying drawings, wherein like reference numerals designate like structural elements, and in which:
FIG. 1 is a schematic diagram of an exemplary embodiment of a simplified 3 5 solid state power amplifier circuit constructed in accordance with the principles of the present invention;
r 204S2~9 3d FIG. 2 is a schematic diagram of a second embodiment of a solid state power amplifier circuit showing a plurality of matched power amplifiers; and FIG. 3 is a schematic drawing of a hybrid matrix power amplifier system suitable for use in a communications satellite and showing a plurality of solid state power amplifiers disposed between a pair of hybrid matrices.
DETAILED DESCRIPTION
Referring now to the drawings, FIG. 1 shows a schematic diagram of a 0 simplified solid state power amplifier circuit 10 constructed in accordance with the principles of the present invention. The circuit 10 comprises an amplifier 11 which may be a bipolar transistor or a field effect transistor, such as a type FLM 1415-20 semiconductor device for example. The amplifier 11 is typically a microwave device and in this example operating in the range of 1530 to 1559 MHz. The operating point of the ampli-fier 11 is established or selected such that it operates as close to co~ ssion as possi-ble while still m~int~ining acceptable linearity. The ope,d~ing voltages and CUI1GntS, including the DC bias, are applied to the amplifier 11 at a power supply t~orrnin~l 12.
As will be explained hereinafter, the operating point of the amplifier 11 is ~ ed constant by dynamically varying the voltages applied thereto in response to signals ob-tained from detectors located before and after the amplifier 11. The amplifier 11 has an input t~rrnin~l 13 and an output terminal 14. An RF input signal is applied to the input terminal 13, and an amplified RF output signal appears at the output t~-rmin~l 14.
The power gain of the arnplifier 11 is measured by sampling and colll~ali~lg theRF input signal power and the RF output signal power. To this end, a first sampling device 15 is coupled to the RF input signal, and a second sampling device 16 is coupled to the RF output signal. The RF coupling or sarnpling devices 15, 16 may comprise di-rectional couplers, Tee junctions, or other suitable couplers that sample the RF energy.
The output of the first sampling device 15 is connected to a first power detector 20, while the output of the second sampling device 16 is connected to a second power de-tector 30. The two power detectors 20, 30 are m~tchell square law detectors. The out-put of the power detectors 20, 30 is applied to differential inputs of a DC operational amplifier 31. The operational amplifier 31 has a capacitor 32 connected from the output to one of the differential inputs and the resulting circuit arrdngement serves as a com-parator / integrator 34. The output of the comparator / integrator 34 is connected to a sense input 35 on a switching type power supply 36. The power supply 36 has an out-put terminal 37 connected to the power supply terrninal 12 of the amplifier 11, and has an input terminal 38 connected to a DC input.
Thus, a closed loop circuit is provided that incorporates two detectors 20, 30 to measure the power gain of the amplifier 11 and dyn~mi~lly adjust the DC bias applied to the amplifier 11. Essentially constant efficiency can be m~int~ined over a range of output powers by varying the DC voltages applied to the solid state amplifier 11. By incorporating the measurement of power gain in a closed loop that adjusts these volt-ages, it becomes possible to m~int~in a fixed operating poin~ resulting in the simultane-ous maintenance of constant gain, efficiency, and linearity over a range of input and output signal levels.
In operation, the circuit functions as a closed fee~ib~c~ loop comprising two power detectors,20, 30, a colllp~dtor / integrator 34, a semic~nductor amplifier 11, and a switching type power supply 36. RF power is sampled and measured at the input and output of the amplifier 11 using the matched power detectors 20, 30. Outputs from the detectors 20, 30 are compared and filtered and the resulting difference signal applied to the power supply sense input 35. The power supply output voltage is applied to the 5 z045~59 amplifier 11. When the control loop is closed, the supply voltage varies to m~int~in a constant operating point resulting in constant gain, efficiency, and }inearity for the solid state power amplifier circuit 10. Since the system is closed loop, the accuracy of the gain tracking depends only on the stability of the power detectors 20, 30.
F~G. 2 is a schematic diagram of another embodiment of a solid state power amplifier circuit 40 constructed in accordance with the principles of the present inven-tion. This embodiment of a solid state power amplifier circuit 40 is provided with an input amplifier 41 having an input terminal and an output terminal. An RF input signal is applied to the input tç~in~l of the input amplifier 41. The input amplifier 41 has an output terrnin~l connected through a PIN diode attenuator circuit 42 and a first isolator 43 to an input terminal of a pre-driver amplifier 44. The pre-driver amplifier has an output connected to an input terminal of a driver arnplifier 45. The driver amplifier 45 has an output connected through a second isolator 46 to an input t~rrnin~l 47 of a power amplifier 48 which has an output terminal 50. The power amplifier 48 provides anamplified RF output by way of a third isolator 51. The RF signal appearing at the out-put of the third isolator 51 is the RF output signal of the solid state power arnplifier cir-cuit 40.
An input sampling device 54, which may be a directional coupler or the like, is provided to sample the RF input power at the input terminal of the input amplifier 41, which is also the input terminal of the solid state power amplifier circuit 40. Similarly, an output sarnpling device 55, which may also be a directional coupler or the like, is provided to sample the RF output power at the output te~in~l 50 of the power ampli-fier 48 which is also the output terminal of the solid state power amplifier circuit 40.
The output of the input sampling device 54 is connected to a first power detector 60, while the output of the output sampling device 55 is connected to a second power detector 61. The first and second power detectors 60, 61 are m~tche~ square law detec-tors. The outputs of the power detectors 60,61 are applied to differential inputs of a DC operational amplifier 62. The output of the operational amplifier 62 is connected to a sense input 63 on a switching type power supply 64. The power supply 64 has out-put terminals 65 connected to the power amplifier 48, and has an input terminal 66 con-nected to a DC input.
The PIN diode attenuator circuit 42 has two control inputs 70, 71. The first control input 70 permits setting the RF ~t~enll~tion of the attPnll~t/ r circuit 42. The sec-ond control input 71 is connected to the output of the DC operational amplifier 62. The feedback signal from the operational arnplifier 62 may be employed to drive the PIN
diode attenuator circuit 42 at the input of the solid state power ~mplifitor circuit 40 either separately or in combination with varying the voltages from the power supply 64. This additional attenuator circuit 42 allows the saturated operating point of the solid state power amplifier 48 to be dynamically adjusted and sel.-cte~l while at the same time a closed loop automatically m~;nt~ins this selected operating point over a range of RF
signal levels.
S The PIN diode ~tt~nu~tnr circuit 42 also is used to protect the power amplifier 48 from being overdriven. The PIN diode ~tt~nn~tor circuit 42 senses the gate current of the semiconductor devices used in the power arnplifier 48. A signal represPnting a predetermined set point is applied to the first control input 70. When the gate current exceeds the predetermined set point, thus inrlic~ting overdrive, a control voltage is ap-plied to the second control input 71 of the PIN diode attenuator circuit 42 to keep the signals that are applied to the driver amplifier 45 and the power amplifier 48 at safe levels. The PIN diode attenuator circuit 42 is also used in conjunction with a simple gain control circuit to maintain constant gain for the entire solid state power amplifier circuit 40.
As shown in FIG.2, the solid state power amplifier circuit 40 comprises single-ended low power amplifiers 41, 44 cascaded in series, followed by a medium powerdriver amplifier 45 driving the power amplifier 48. The input amplifier 41 may com-prise any suitable low power semiconductor device, while the pre-driver amplifier 44 may be a type FLL171ME semiconductor device, or the like. The driver amplifier 45 may comprise a medium power semiconductor device such as a type FLLlOOMK de-vice, or the lilce. The first, second, and third isolators 43, 46, 51 disposed before and after the driver amplifier 45 and the power amplifier 48 isolate the driver amplifier 45 from the power amplifier 48 and protect the power amplifier 48 from reflected signals.
The isolators 43, 46, 51 may comprise ferrite circulators, or the like, in which any re-flected signals entering the output port are dissipated in a resistive t~nin~tion. The driver amplifier 45 is well isolated from the following power amplifier 48 with typically a greater than 30 dB return loss.
The power amplifier 48 comprises four semiconductor devices 72, 73, 74, 75 connected in parallel to obtain the required power output. The type FLM 1415-20 de-vice, or the like, may be used for the power amplifier 48. The semiconductor devices 72, 73, 74, 75 are connected in pairs. The first pair of semiconductor devices 72, 73 have input termin~lc connected to a first hybrid junction 76, and output t~mlin~l~ con-nected to a second hybrid junction 77. Similarly, the second pair of semiconductor devices 74,75 have input terminals connected to a third hybrid junction 78, and output terrr~inals connected to a fourth hybrid junction 80. The first and third hybrid junctions 76, 78 are connected together by a fifth hybrid junction 81 coupled to the input terminal 47 of the power amplifier 48. Similarly, the second and fourth hybrid junctions 77, 80 are connected together by a sixth hybrid junction 82 coupled to the output terminal 50 of the power amplifier 48.
These hybrid junctions 767 77, 78, 80, 81, 82 are devices similar to a Magic Tee. For certain applications such as on s~tellites, they may be constructed as squareax couplers and coaxial isolators. These squareax hybrid couplers have less than 0.05 dB
of insertion loss per path. Combined losses due to phase and amplitude imb~l~nce in the couplers are less than 0.01 dB. Thus, for a pair of hybrid couplers, signal power at the null port is at least 35 dB below the power at the sum port across the band. Sirnilar-ly, in the power amplifier 48, the FLM 1415-20 devices are matched to have equal satu-rated output power levels, thereby limiting the overall combining losses to less than 0.1 dB per hybrid pass.
The closed loop comprising the input sampling device 54, output sampling de-vice 55, detectors 60,61, operational amplifier 62, power supply 64 and power ampli-fier 48, plus the PIN diode attenuator circuit 42 is sometimes referred to herein as a dy-narnic control circuit because it dynarnically m~int~ins the operating point of the power arnplifier 48 in response to ch~nging signal conditions.
In accordance with the principles of the invention, the dynamic control circuit samples signal level at the input and output of the solid state power amplifier circuit 40 through sampling devices 54, 55 such as directional couplers and associated power de-tectors 60, 61. The dynamic control circuit of the present invention uses matched square law detectors 60, 61 to provide differential inputs to the DC operational ampli-fier 62. The operational amplifier 62 in turn controls drain voltages to dyn~mi~lly maintain the saturated operating point of the semiconductor devices 72,73, 74,75 in the power amplifier 48.
Initially, the dynamic control circuit receives an input voltage ~ pOl Lional tototal input signal power. This voltage is used to set the first control input 70 of the PIN
diode attenuator circuit 42 to correspond to the system operating point. For a given op-erating point, the dynamic gain control circuit then m~int~in~ a constant overall gain for the solid state power amplifier circuit 40 by varying the drain voltages of the semicon-ductor devices 72, 73, 74, 75 in the power amplifier 48.
The power supply 64 of the solid state power amplifier circuit 40 is a highly ef-ficient switching type power supply 64 that converts the DC power applied to the DC
input terminal 66 to the various positive and negative voltages required to operate the RF devices. In addition, the power supply 64 accepts a control voltage at the sense in-put 63 and adjusts RF device voltages to ~ a constant operating point over the RF input dynamic range.
8 20~5;259 The dynamic control circuit ~ t~-nc a constant operating point resulting in constant gain, linearity and efficiency over a lirrcl~lllial (traffic mix) dynamic range of +2/-4 dB from a selected output power level. As the input signal level applied to the semiconductor devices 72, 73, 74, 75 increases above the average, the semiconductor devices 72, 73, 74, 75 are driven further into colllplcssion. The drain voltages of the semiconductor devices 72, 73, 74, 75 are increased to maintain constant gain. The NPR, phase shift, and efficiency vary slowly as the drain voltages are adjusted to com-pensate for a +2/-4 dB differential change in input level due to changes in traffic mix at a given system operating point.
Referring now to FIG.3 of the drawings, there is shown a schematic diagram of an embodiment of a hybrid matrix power amplifier system 90 suitable for use in a com^
munications satellite, or the like. Some satellites such as the Tnt~rn~honal Maritime Satellite known as INMARSAT m, for example, employ a multi-beam phased array transmit :~nt~nn~ in which each element in the antenna array is driven by a sepa-dte solid state power amplifier. In such arrangements, the solid state power amplifiers must be matched in gain and phase. Differential variations in phase, gain, or linearity arnong the solid state amplifier set will degrade the performance of the system. Since output power to the elements is not uniformly distributed to form a particular beam, the power gain seen in the solid state power amplifiers associated with a highly driven bearn is de-creased below the gains of solid state power amplifiers associated with other beams being driven at lower power levels. This results in decreased isolation between beams.
As shown in FIG.3, eight solid state power arnplifiers 91 are embedded be-tween first and second hybrid matrices 92, 93. Similarly, eight solid state power am-plifiers 94 are embedded between third and fourth hybrid matrices 95, 96. The result is a hybrid matrix power amplifier 97. In the present exemplary embodiment, the hybrid matrices 92, 93, 95, 96 are adapted to switch eight input ports to eight output ports. In the present example, a total of 16 operating solid state power amplifiers 91, 94 are em-bedded between the hybrid matrices 92, 93,95,96. All 16 solid state power amplifiers 91, 94 must remain matched in gain and phase at the system operating point over the full range of signals presented to each of the 16 solid state power amplifiers 91, 94.
This requires m~inten:lnce of constant amplifier power gain about the nominal com-pressed operating point by dyn~mic~lly varying the device voltages in accordance with the principles described hereinabove in connection with the embodiments shown inFIGS. 1 and 2.
The hybrid matrix power amplifier 97 is disposed between a be~l~fo"l~ing net-work 98 and an antenna feed network 100. The beamforming network 98 has input ports coupled to spot beam ~nt~nn~ inputs and to global beam ~ntt-nn~ inputs. The 9 ZQ~5259 bea llfolllling network 98 has output ports coupled to input ports of the first and third or input hybrid matrices 92, 95. The first hybrid matrix 92 has output ports coupled to input ports on the first eight solid state power amplifierc 91. The first eight solid state power amplifiers 91 have output ports coupled to input ports on the second hybrid ma-5 trix 93. Similarly, the third hybrid matrix 95 has output ports coupled to input ports onthe r~m~ining eight solid state power arnplifiers 94. These solid state power amplifiers 94 have output ports coupled to input ports on the fourth hybrid matrix 96. The second and fourth or output hybrid matrices 93, 96 have output ports coupled to the ~nt~ nn~
feed network 100 which drives individual antenna elem~ntC 101 of an L-band transmit 10 antenna 102.
Placing the hybrid matrix power arnplifier 97 between the be~l~o~ ing net-work 98 and the antenna feed network 100 allows complete and continuous sharing of the total available RF power among the L-band antenna elem~ntc 101 to provide both L-- band spot beams and L-band global beams. For a signal arriving at any of the input ports of the input hybrid matrices 92, 95, the signal is evenly distributed to all the 16 solid state power amplifiers 91, 94. Then, the output hybrid matrices 93, 96 refocus the signals from the output of the 16 solid state power amplifiers 91, 94 back to the cor-responding output port.
The solid state power amplifiers 91, 94 must be matched in gain and phase at 20 the system operating point for this system to operate properly. In the INMARSAT m s~tçllite, for example, where ~ntenn~ feeds are shared among the antenna beams, and where traffic may be shifted among five spot antenna beams and global antenna beams, all the solid state power amplifiers 91, 94 must remain m~t~herl in gain and phase over the full range of signals presented to each solid state power amplifier 91, 94 +2, -4 dB
25 from a nominal level. Further, to m~int~in system linearity, individual amplifier linear-ity must also be m~int~ined over this dynamic range. By employing the principles of the present invention, it is possible to realiæ high linearity and efficiency, and to main-tain this performance with constant gain, over this traffic-mix-dependent dynamic range. The present invention m~int~inc constant ~mrlifier gain about the nominal op-30 erating point by dyn~mi~lly varying the device voltages. This m~int~inS a constant op-erating point resulting in constant arnplifier gain as individual ~mplifi~r inputs vary both in level and in composition from a single continuous wave signal to a large number of mnltic~rriers (noise loading). The principles of the present invention are used to main-tain linearity and to provide çfficient power sharing in the presence of individual ampli-35 fier level differences due to varying traffic p~tt~rns Similarly, variations in phase,NPR, and amplifier efficiency are also m~int~ineA within acceptably small ranges.
z0~5259 Thus, there has been described a new and improved solid state power amplifier having a dyn~mic~lly adjusted operating point. The solid state power amplifier of the present invention operates at a substantially constant efficiency over a wide range of output powers, and m~int~in~ constant gain and linearity in addition to constant effi-S ciency over a range of input and output signal levels.
It is to be understood that the above-described embo lim.ont~ are merely illustra-tive of some of the many specific embodiments which ~ . se"L applications of theprinciples of the present invention. Clearly, numerous and other varied arrange~ Ls can be readily devised by those skilled in the art without departing from the scope of the 10 invention.
Referring now to FIG.3 of the drawings, there is shown a schematic diagram of an embodiment of a hybrid matrix power amplifier system 90 suitable for use in a com^
munications satellite, or the like. Some satellites such as the Tnt~rn~honal Maritime Satellite known as INMARSAT m, for example, employ a multi-beam phased array transmit :~nt~nn~ in which each element in the antenna array is driven by a sepa-dte solid state power amplifier. In such arrangements, the solid state power amplifiers must be matched in gain and phase. Differential variations in phase, gain, or linearity arnong the solid state amplifier set will degrade the performance of the system. Since output power to the elements is not uniformly distributed to form a particular beam, the power gain seen in the solid state power amplifiers associated with a highly driven bearn is de-creased below the gains of solid state power amplifiers associated with other beams being driven at lower power levels. This results in decreased isolation between beams.
As shown in FIG.3, eight solid state power arnplifiers 91 are embedded be-tween first and second hybrid matrices 92, 93. Similarly, eight solid state power am-plifiers 94 are embedded between third and fourth hybrid matrices 95, 96. The result is a hybrid matrix power amplifier 97. In the present exemplary embodiment, the hybrid matrices 92, 93, 95, 96 are adapted to switch eight input ports to eight output ports. In the present example, a total of 16 operating solid state power amplifiers 91, 94 are em-bedded between the hybrid matrices 92, 93,95,96. All 16 solid state power amplifiers 91, 94 must remain matched in gain and phase at the system operating point over the full range of signals presented to each of the 16 solid state power amplifiers 91, 94.
This requires m~inten:lnce of constant amplifier power gain about the nominal com-pressed operating point by dyn~mic~lly varying the device voltages in accordance with the principles described hereinabove in connection with the embodiments shown inFIGS. 1 and 2.
The hybrid matrix power amplifier 97 is disposed between a be~l~fo"l~ing net-work 98 and an antenna feed network 100. The beamforming network 98 has input ports coupled to spot beam ~nt~nn~ inputs and to global beam ~ntt-nn~ inputs. The 9 ZQ~5259 bea llfolllling network 98 has output ports coupled to input ports of the first and third or input hybrid matrices 92, 95. The first hybrid matrix 92 has output ports coupled to input ports on the first eight solid state power amplifierc 91. The first eight solid state power amplifiers 91 have output ports coupled to input ports on the second hybrid ma-5 trix 93. Similarly, the third hybrid matrix 95 has output ports coupled to input ports onthe r~m~ining eight solid state power arnplifiers 94. These solid state power amplifiers 94 have output ports coupled to input ports on the fourth hybrid matrix 96. The second and fourth or output hybrid matrices 93, 96 have output ports coupled to the ~nt~ nn~
feed network 100 which drives individual antenna elem~ntC 101 of an L-band transmit 10 antenna 102.
Placing the hybrid matrix power arnplifier 97 between the be~l~o~ ing net-work 98 and the antenna feed network 100 allows complete and continuous sharing of the total available RF power among the L-band antenna elem~ntc 101 to provide both L-- band spot beams and L-band global beams. For a signal arriving at any of the input ports of the input hybrid matrices 92, 95, the signal is evenly distributed to all the 16 solid state power amplifiers 91, 94. Then, the output hybrid matrices 93, 96 refocus the signals from the output of the 16 solid state power amplifiers 91, 94 back to the cor-responding output port.
The solid state power amplifiers 91, 94 must be matched in gain and phase at 20 the system operating point for this system to operate properly. In the INMARSAT m s~tçllite, for example, where ~ntenn~ feeds are shared among the antenna beams, and where traffic may be shifted among five spot antenna beams and global antenna beams, all the solid state power amplifiers 91, 94 must remain m~t~herl in gain and phase over the full range of signals presented to each solid state power amplifier 91, 94 +2, -4 dB
25 from a nominal level. Further, to m~int~in system linearity, individual amplifier linear-ity must also be m~int~ined over this dynamic range. By employing the principles of the present invention, it is possible to realiæ high linearity and efficiency, and to main-tain this performance with constant gain, over this traffic-mix-dependent dynamic range. The present invention m~int~inc constant ~mrlifier gain about the nominal op-30 erating point by dyn~mi~lly varying the device voltages. This m~int~inS a constant op-erating point resulting in constant arnplifier gain as individual ~mplifi~r inputs vary both in level and in composition from a single continuous wave signal to a large number of mnltic~rriers (noise loading). The principles of the present invention are used to main-tain linearity and to provide çfficient power sharing in the presence of individual ampli-35 fier level differences due to varying traffic p~tt~rns Similarly, variations in phase,NPR, and amplifier efficiency are also m~int~ineA within acceptably small ranges.
z0~5259 Thus, there has been described a new and improved solid state power amplifier having a dyn~mic~lly adjusted operating point. The solid state power amplifier of the present invention operates at a substantially constant efficiency over a wide range of output powers, and m~int~in~ constant gain and linearity in addition to constant effi-S ciency over a range of input and output signal levels.
It is to be understood that the above-described embo lim.ont~ are merely illustra-tive of some of the many specific embodiments which ~ . se"L applications of theprinciples of the present invention. Clearly, numerous and other varied arrange~ Ls can be readily devised by those skilled in the art without departing from the scope of the 10 invention.
Claims (8)
1. A closed-loop power amplifier circuit having a RF input, RF output and a controlled and constant operating point, comprising:
an input sampling device electrically coupled to the RF input that is adapted toelectrically sample the RF input signal power, an input power detector connected to the input sampling device which detects and measures the electrical power intensity of the RF input signal;
a solid state power amplifier connected to the input sampling device;
an output sampling device electrically coupled to the output of the solid state power amplifier that is adapted to electrically sample the RF output signal;
an output power detector connected to the output sampling device and matched in electrical characteristics to the input power detector, a comparator / integrator means coupled to the input and output detectors for accepting the outputs from both the input and output detectors and comparing them, for generating a difference signal as a measure of the gain, and for filtering the difference signal; and a power supply coupled to the comparator/integrator means, which accepts the error difference signal from the comparator/integrator means, and is adapted to supply varying bias voltages to the solid state power amplifier via electrical conductors, and feed back control voltages to the solid state powr amplifier to dynamically maintain the compressed operating point of the closed-loop amplifier such that constant gain,linearity and efficiency is maintained for a range of input and output power variations.
an input sampling device electrically coupled to the RF input that is adapted toelectrically sample the RF input signal power, an input power detector connected to the input sampling device which detects and measures the electrical power intensity of the RF input signal;
a solid state power amplifier connected to the input sampling device;
an output sampling device electrically coupled to the output of the solid state power amplifier that is adapted to electrically sample the RF output signal;
an output power detector connected to the output sampling device and matched in electrical characteristics to the input power detector, a comparator / integrator means coupled to the input and output detectors for accepting the outputs from both the input and output detectors and comparing them, for generating a difference signal as a measure of the gain, and for filtering the difference signal; and a power supply coupled to the comparator/integrator means, which accepts the error difference signal from the comparator/integrator means, and is adapted to supply varying bias voltages to the solid state power amplifier via electrical conductors, and feed back control voltages to the solid state powr amplifier to dynamically maintain the compressed operating point of the closed-loop amplifier such that constant gain,linearity and efficiency is maintained for a range of input and output power variations.
2. The closed-loop power amplifier circuit of Claim 1 wherein the solid state power amplifier comprises:
an input amplifier stage adapted to receive the RF input from the input samplingdevice;
a PIN attenuator having one input connected to the input amplifier stage and having another input adapted to receive operating point settings;
a first isolator connected to the output of the PIN attenuator, in which reflected signals are dissipated in a resistive termination;
a pre-driver amplifier having its input connected to the output of the first isolator, a driver amplifier having its input connected to the output of the pre-driver amplifier, a second isolator connected to the output of the driver amplifier, in which reflected signals are dissipated in a resistive termination; and a solid state hybrid power amplifier stage connected to the second isolator, comprised of multiple solid state power amplifiers, wherein the DC bias voltages of each solid state power amplifier is dynamically variable and controllable; and wherein said closed-loop power amplifier circuit further comprises a third isolator connected to the output of the output sampling device, in which reflected signals are dissipated in a resistive termination.
an input amplifier stage adapted to receive the RF input from the input samplingdevice;
a PIN attenuator having one input connected to the input amplifier stage and having another input adapted to receive operating point settings;
a first isolator connected to the output of the PIN attenuator, in which reflected signals are dissipated in a resistive termination;
a pre-driver amplifier having its input connected to the output of the first isolator, a driver amplifier having its input connected to the output of the pre-driver amplifier, a second isolator connected to the output of the driver amplifier, in which reflected signals are dissipated in a resistive termination; and a solid state hybrid power amplifier stage connected to the second isolator, comprised of multiple solid state power amplifiers, wherein the DC bias voltages of each solid state power amplifier is dynamically variable and controllable; and wherein said closed-loop power amplifier circuit further comprises a third isolator connected to the output of the output sampling device, in which reflected signals are dissipated in a resistive termination.
3. The closed-loop power amplifier circuit of Claim 2 wherein the power supply comprises:
a switching power supply coupled to the comparator/integrator means, which accepts the difference signal from the comparator/integrator means, wherein the switching power supply is adapted to supply varying bias voltages to each amplifier of the solid state hybrid power amplifier stage via electrical conductors, feed back control voltages, to dynamically change the applied voltages to the overall closed-loop hybrid power amplifier circuit, such that a constant operating point resulting in constant gain, linearity and efficiency is maintained for a range of input and output power variations.
a switching power supply coupled to the comparator/integrator means, which accepts the difference signal from the comparator/integrator means, wherein the switching power supply is adapted to supply varying bias voltages to each amplifier of the solid state hybrid power amplifier stage via electrical conductors, feed back control voltages, to dynamically change the applied voltages to the overall closed-loop hybrid power amplifier circuit, such that a constant operating point resulting in constant gain, linearity and efficiency is maintained for a range of input and output power variations.
4. A closed-loop hybrid power amplifier circuit having a RF input, RF output and an operating point, comprising:
an input sampling device electrically coupled to the RF input for electrically sampling the RF input signal power, an input power detector connected to the input sampling device for detecting andmeasuring the electrical power intensity of the RF input signal;
an input amplifier stage for receiving the RF input from the input sampling device;
a PIN attenuator having one input connected to the input amplifier stage and having another input adapted to receive operating point settings;
a first isolator connected to the output of the PIN attenuator;
a pre-driver amplifier having an input connected to the output of the first isolator, a driver amplifier having an input connected to an output of the pre-driver amplifier, a second isolator connected to the output of the driver amplifier, a solid state hybrid power amplifier stage connected to the second isolator, comprised of multiple solid state power amplifiers, wherein the DC bias voltages of each solid state power amplifier is dynamically variable and controllable;
an output sampling device electrically coupled to the output of the solid state power amplifier stage for electrically sampling the RF output signal;
an output power detector connected to the output sampling device and matched in electrical characteristics to the input power detector, a third isolator connected to the output of the output sampling device;
comparator/integrator means coupled to the input and output detectors for accepting the outputs from the input and output detectors and comparing them, for generating a difference signal as a measure of the gain, and for filtering the difference signal; and a switching power supply coupled to the comparator/integrator means, which accepts the difference signal from the comparator/integrator means, for supplying varying bias voltages to each amplifier of the solid state hybrid power amplifier stage via electrical conductors, feeding back control voltages, and for dynamically changing the applied voltages to the overall closed-loop hybrid power amplifier circuit, such that a constant operating point resulting in constant gain, linearity and efficiency is maintained for a range of input and output power variations.
an input sampling device electrically coupled to the RF input for electrically sampling the RF input signal power, an input power detector connected to the input sampling device for detecting andmeasuring the electrical power intensity of the RF input signal;
an input amplifier stage for receiving the RF input from the input sampling device;
a PIN attenuator having one input connected to the input amplifier stage and having another input adapted to receive operating point settings;
a first isolator connected to the output of the PIN attenuator;
a pre-driver amplifier having an input connected to the output of the first isolator, a driver amplifier having an input connected to an output of the pre-driver amplifier, a second isolator connected to the output of the driver amplifier, a solid state hybrid power amplifier stage connected to the second isolator, comprised of multiple solid state power amplifiers, wherein the DC bias voltages of each solid state power amplifier is dynamically variable and controllable;
an output sampling device electrically coupled to the output of the solid state power amplifier stage for electrically sampling the RF output signal;
an output power detector connected to the output sampling device and matched in electrical characteristics to the input power detector, a third isolator connected to the output of the output sampling device;
comparator/integrator means coupled to the input and output detectors for accepting the outputs from the input and output detectors and comparing them, for generating a difference signal as a measure of the gain, and for filtering the difference signal; and a switching power supply coupled to the comparator/integrator means, which accepts the difference signal from the comparator/integrator means, for supplying varying bias voltages to each amplifier of the solid state hybrid power amplifier stage via electrical conductors, feeding back control voltages, and for dynamically changing the applied voltages to the overall closed-loop hybrid power amplifier circuit, such that a constant operating point resulting in constant gain, linearity and efficiency is maintained for a range of input and output power variations.
5. A hybrid matrix power amplifier system for RF communication satellites comprising:
a beam forming network accepting a plurality of input electromagnetic wave beams and generating a plurality of corresponding RF output signals;
an input hybrid distribution matrix adapted to receive the output signals from the beam forming network;
a set of closed loop hybrid power amplifier circuits adapted to receive the RF
signals from the input hybrid distribution matrix, wherein the DC bias voltages of each solid state power amplifier is under closed loop dynamic control, and wherein the solid state power amplifiers are matched in gain and phase at the system operating point;
an output hybrid distribution matrix adapted to receive the output signals from the closed loop solid state power amplifier circuits, and adapted to refocus the RF
signals to a corresponding output; and an antenna feed distribution network connected to the output of the output hybrid distribution matrix, which provides a signal distribution function for transmitting antennas.
a beam forming network accepting a plurality of input electromagnetic wave beams and generating a plurality of corresponding RF output signals;
an input hybrid distribution matrix adapted to receive the output signals from the beam forming network;
a set of closed loop hybrid power amplifier circuits adapted to receive the RF
signals from the input hybrid distribution matrix, wherein the DC bias voltages of each solid state power amplifier is under closed loop dynamic control, and wherein the solid state power amplifiers are matched in gain and phase at the system operating point;
an output hybrid distribution matrix adapted to receive the output signals from the closed loop solid state power amplifier circuits, and adapted to refocus the RF
signals to a corresponding output; and an antenna feed distribution network connected to the output of the output hybrid distribution matrix, which provides a signal distribution function for transmitting antennas.
6. The hybrid matrix power amplifier system recited in claim 5, in which the input hybrid matrix, the set of closed-loop solid state power amplifier circuits, and the output hybrid matrix are each repeated in tandem, and placed in between the beamforming network and the antenna feed distribution network.
7. A solid state power amplifier with dynamically maintained operating point comprising:
a solid state amplifier having an operating point that varies as a function of applied DC and RF bias and having RF input and output terminals;
a switching type power supply coupled to said solid state amplifier for applyingDC bias thereto and having a sense input terminal;
two matched square law detectors each individually coupled to the RF input and output terminals of said solid state amplifier, and a comparator/ integrator having two differential inputs each individually to theoutput of one of said detectors and having an output coupled to the sense input terminal of said switching type power supply;
whereby the power gain of the solid state amplifier is continually measured and used to dynamically adjust the DC bias applied to the solid state amplifier so as to maintain constant gain, linearity and efficiency for a range of output power variations.
a solid state amplifier having an operating point that varies as a function of applied DC and RF bias and having RF input and output terminals;
a switching type power supply coupled to said solid state amplifier for applyingDC bias thereto and having a sense input terminal;
two matched square law detectors each individually coupled to the RF input and output terminals of said solid state amplifier, and a comparator/ integrator having two differential inputs each individually to theoutput of one of said detectors and having an output coupled to the sense input terminal of said switching type power supply;
whereby the power gain of the solid state amplifier is continually measured and used to dynamically adjust the DC bias applied to the solid state amplifier so as to maintain constant gain, linearity and efficiency for a range of output power variations.
8. A dynamic control circuit for automatically adjusting the operating point of a solid state power amplifier comprising:
a solid state power amplifier having RF devices for amplifying RF signals in theregion of 1500 MHz, said power amplifier having an input and an output;
means for sampling and measuring RF power at the input and output of said power amplifier comprising a pair of directional couplers and a pair of matched square law detectors;
a DC operational amplifier having differential inputs each individually coupled to the output of said detectors for comparing and filtering the outputs thereof to produce a resulting difference signal; and a switching type power supply for converting a DC input voltage to a plurality of positive and negative supply voltages supplied to the RF devices in the solid state power amplifier, said power supply having a control input coupled to the difference signal produced by said operational amplifier;
whereby the supply voltages are varied in accordance with the power gain of the power amplifier to maintain constant gain, efficiency, and linearity therefor such that a constant compressed operating point is maintained along with acceptable linearity.
a solid state power amplifier having RF devices for amplifying RF signals in theregion of 1500 MHz, said power amplifier having an input and an output;
means for sampling and measuring RF power at the input and output of said power amplifier comprising a pair of directional couplers and a pair of matched square law detectors;
a DC operational amplifier having differential inputs each individually coupled to the output of said detectors for comparing and filtering the outputs thereof to produce a resulting difference signal; and a switching type power supply for converting a DC input voltage to a plurality of positive and negative supply voltages supplied to the RF devices in the solid state power amplifier, said power supply having a control input coupled to the difference signal produced by said operational amplifier;
whereby the supply voltages are varied in accordance with the power gain of the power amplifier to maintain constant gain, efficiency, and linearity therefor such that a constant compressed operating point is maintained along with acceptable linearity.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US07/574,867 US5119042A (en) | 1990-08-30 | 1990-08-30 | Solid state power amplifier with dynamically adjusted operating point |
US574,867 | 1990-08-30 |
Publications (2)
Publication Number | Publication Date |
---|---|
CA2045259A1 CA2045259A1 (en) | 1992-03-01 |
CA2045259C true CA2045259C (en) | 1997-05-20 |
Family
ID=24297974
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CA002045259A Expired - Fee Related CA2045259C (en) | 1990-08-30 | 1991-06-21 | Solid state power amplifier with dynamically adjusted operating point |
Country Status (5)
Country | Link |
---|---|
US (1) | US5119042A (en) |
EP (1) | EP0473299B1 (en) |
JP (1) | JP2695072B2 (en) |
CA (1) | CA2045259C (en) |
DE (1) | DE69116268T2 (en) |
Families Citing this family (78)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5257415A (en) * | 1991-03-20 | 1993-10-26 | Fujitsu Limited | Automatic transmission level control device |
FR2693058A1 (en) * | 1992-06-26 | 1993-12-31 | Thomson Csf | Excitation stage of a transmission tube for short wave transmitter. |
US5392464A (en) * | 1993-08-19 | 1995-02-21 | Nokia Mobile Phones Ltd. | Directional detector for power level control |
US5574967A (en) * | 1994-01-11 | 1996-11-12 | Ericsson Ge Mobile Communications, Inc. | Waste energy control and management in power amplifiers |
FR2720569B1 (en) * | 1994-05-31 | 1996-07-05 | Thomson Csf | Multistage amplifier with cascaded transistors and adjustable output power. |
US5787336A (en) * | 1994-11-08 | 1998-07-28 | Space Systems/Loral, Inc. | Satellite communication power management system |
JPH08256018A (en) * | 1995-03-16 | 1996-10-01 | Nec Corp | Power consumption control circuit for high-frequency linear amplifier |
US5793253A (en) * | 1995-04-28 | 1998-08-11 | Unisys Corporation | High power solid state microwave transmitter |
US5751250A (en) * | 1995-10-13 | 1998-05-12 | Lucent Technologies, Inc. | Low distortion power sharing amplifier network |
US5604462A (en) * | 1995-11-17 | 1997-02-18 | Lucent Technologies Inc. | Intermodulation distortion detection in a power shared amplifier network |
US5943016A (en) * | 1995-12-07 | 1999-08-24 | Atlantic Aerospace Electronics, Corp. | Tunable microstrip patch antenna and feed network therefor |
US5646631A (en) * | 1995-12-15 | 1997-07-08 | Lucent Technologies Inc. | Peak power reduction in power sharing amplifier networks |
DE19606799A1 (en) * | 1996-02-23 | 1997-08-28 | Daimler Benz Aerospace Ag | Arrangement for controlling the output amplitude of a high-frequency power amplifier |
AU3567997A (en) * | 1996-07-05 | 1998-02-02 | Paulo Correa | Controller-based radio frequency amplifier module and method |
US5815113A (en) * | 1996-08-13 | 1998-09-29 | Trw Inc. | Monolithic, low-noise, synchronous direct detection receiver for passive microwave/millimeter-wave radiometric imaging systems |
US6091934A (en) * | 1997-09-02 | 2000-07-18 | Hughes Electronics Corporation | Dynamic power allocation system and method for multi-beam satellite amplifiers |
GB2329087A (en) * | 1997-09-08 | 1999-03-10 | Motorola Inc | Improving the efficiency of a transmitter amplifier by controlling an amplifier voltage using a voltage conditioner such as a switched mode converter |
GB2332797B (en) | 1997-12-22 | 2003-05-21 | Ericsson Telefon Ab L M | Low voltage transistor biasing |
JPH11261351A (en) * | 1998-03-09 | 1999-09-24 | Matsushita Electric Ind Co Ltd | Power amplifier mmic |
US5990750A (en) * | 1998-03-16 | 1999-11-23 | Lockheed Martin Corporation | Amplifier and driver system with multichannel operation |
US6256483B1 (en) * | 1998-10-28 | 2001-07-03 | Tachyon, Inc. | Method and apparatus for calibration of a wireless transmitter |
FR2796505B1 (en) * | 1999-07-16 | 2001-10-26 | Thomson Csf | LINEARIZER FOR MICROWAVE AMPLIFIER |
US6799020B1 (en) | 1999-07-20 | 2004-09-28 | Qualcomm Incorporated | Parallel amplifier architecture using digital phase control techniques |
US6157253A (en) * | 1999-09-03 | 2000-12-05 | Motorola, Inc. | High efficiency power amplifier circuit with wide dynamic backoff range |
GB2356756B (en) | 1999-11-25 | 2004-08-11 | Ericsson Telefon Ab L M | Power amplifiers |
KR20010065135A (en) * | 1999-12-29 | 2001-07-11 | 서평원 | Apparatus for amplifier to unite with duplexer in WLL |
US6684064B2 (en) * | 2000-03-29 | 2004-01-27 | Interdigital Technology Corp. | Dynamic bias for RF power amplifiers |
JP2002124837A (en) * | 2000-10-12 | 2002-04-26 | Murata Mfg Co Ltd | Amplifier circuit and electronic device using the same |
US6839549B2 (en) * | 2000-12-14 | 2005-01-04 | Ericsson Inc. | System and method of RF power amplification |
GB0030693D0 (en) * | 2000-12-15 | 2001-01-31 | Nokia Mobile Phones Ltd | Amplifier circuit radio transmitter method and use |
US6760604B2 (en) * | 2001-01-29 | 2004-07-06 | Motorola, Inc. | Portable radio transceiver having shared power source for audio and RF amplifiers |
US7006791B2 (en) * | 2001-03-16 | 2006-02-28 | U.S. Monolithics, L.L.C. | System and method for uplink power control by detecting amplifier compression point using dc current detection |
ES2283922T3 (en) * | 2001-04-17 | 2007-11-01 | Nokia Corporation | METHODS TO DETERMINE THE PROFITS OF DIFFERENT CARRIERS, RADIOCOMMUNICATION TRANSMISSION UNITS AND MODULES FOR SUCH UNITS. |
CN100334826C (en) * | 2001-04-17 | 2007-08-29 | 诺基亚公司 | Method for determining different carrier gains, radio transmitter and radio transmitter module |
US7010266B2 (en) | 2001-05-24 | 2006-03-07 | Viasat, Inc. | Power control systems and methods for use in satellite-based data communications systems |
DE10140897A1 (en) * | 2001-08-21 | 2003-03-27 | Eads Deutschland Gmbh | Method for controlling the output power of a transmit / receive module of an active phase-controlled radar antenna |
US6859102B2 (en) * | 2001-09-27 | 2005-02-22 | Powerq Technologies, Inc. | Amplifier circuit and method |
US6784744B2 (en) * | 2001-09-27 | 2004-08-31 | Powerq Technologies, Inc. | Amplifier circuits and methods |
US20030104783A1 (en) * | 2001-12-04 | 2003-06-05 | Esion-Tech, Llc | Adaptive electromagnetic interference rejection system and method |
KR20040011154A (en) * | 2002-07-29 | 2004-02-05 | 삼성전기주식회사 | Power amplifier with auto biasing function |
US6784740B1 (en) * | 2002-12-20 | 2004-08-31 | Atheros Communications, Inc. | Power amplifier |
DE10307426B4 (en) * | 2003-02-21 | 2006-06-14 | Infineon Technologies Ag | Circuit arrangement for transmitting and receiving radio signals and use of such, as well as methods for frequency conversion in an amplification device |
JP2005192067A (en) * | 2003-12-26 | 2005-07-14 | Matsushita Electric Ind Co Ltd | Audio amplifier |
US6998918B2 (en) * | 2004-04-08 | 2006-02-14 | Sige Semiconductor (U.S.), Corp. | Automatic current reduction biasing technique for RF amplifier |
CN1315262C (en) * | 2004-05-21 | 2007-05-09 | 粟毅 | High-frequency ultralbroad band RF switch |
JP4792855B2 (en) | 2005-07-25 | 2011-10-12 | ソニー株式会社 | Signal amplification apparatus and signal amplification method |
US7715803B2 (en) * | 2005-12-20 | 2010-05-11 | Samsung Electronics Co., Ltd. | Methods and apparatus for constant-power loading asymmetric antenna configuration |
US7697621B2 (en) * | 2005-12-22 | 2010-04-13 | Samsung Electronics Co., Ltd. | Method and system for power loading implementation detection in beamforming systems |
US20070153934A1 (en) * | 2005-12-29 | 2007-07-05 | Samsung Electronics Co., Ltd. | Constant uneven power loading in beamforming systems for high throughput wireless communications |
CN101401261B (en) | 2006-02-03 | 2012-11-21 | 匡坦斯公司 | Power amplifier controller circuit |
US7761065B2 (en) | 2006-02-03 | 2010-07-20 | Quantance, Inc. | RF power amplifier controller circuit with compensation for output impedance mismatch |
US7869542B2 (en) | 2006-02-03 | 2011-01-11 | Quantance, Inc. | Phase error de-glitching circuit and method of operating |
US7917106B2 (en) | 2006-02-03 | 2011-03-29 | Quantance, Inc. | RF power amplifier controller circuit including calibrated phase control loop |
US8095090B2 (en) | 2006-02-03 | 2012-01-10 | Quantance, Inc. | RF power amplifier controller circuit |
US7933570B2 (en) | 2006-02-03 | 2011-04-26 | Quantance, Inc. | Power amplifier controller circuit |
US8032097B2 (en) | 2006-02-03 | 2011-10-04 | Quantance, Inc. | Amplitude error de-glitching circuit and method of operating |
US8208874B2 (en) * | 2006-05-05 | 2012-06-26 | Astrium Limited | RF power amplifiers |
EP1852971A1 (en) * | 2006-05-05 | 2007-11-07 | EADS Astrium Limited | RF power amplifiers |
GB0608815D0 (en) * | 2006-05-05 | 2006-06-14 | Eads Astrium Ltd | RF Power Amplifiers |
DE602007008267D1 (en) * | 2006-09-12 | 2010-09-16 | Nxp Bv | AMPLIFIER ARCHITECTURE FOR POLAR MODULATIONS |
US8004364B2 (en) * | 2006-12-22 | 2011-08-23 | The United States Of America As Represented By The Administrator Of The National Aeronautics And Space Administration | High power RF solid state power amplifier system |
US7830307B2 (en) * | 2007-04-13 | 2010-11-09 | Andrew Llc | Array antenna and a method of determining an antenna beam attribute |
EP2073383B1 (en) | 2007-12-19 | 2011-08-10 | Sequans Communications | Amplifier arrangement |
US7768353B2 (en) * | 2008-06-13 | 2010-08-03 | Samsung Electro-Mechanics Company, Ltd. | Systems and methods for switching mode power amplifier control |
WO2011095214A1 (en) * | 2010-02-04 | 2011-08-11 | Epcos Ag | Amplifier circuit and method for signal sensing |
KR101800728B1 (en) | 2011-10-14 | 2017-11-24 | 삼성전자주식회사 | Apparatus and method for expanding dynamic range of power amplifier |
US8902015B1 (en) | 2011-11-18 | 2014-12-02 | The United States Of America As Represented By The Administrator Of The National Aeronautics And Space Administration | Radio frequency power load and associated method |
US11128261B2 (en) | 2012-12-28 | 2021-09-21 | Psemi Corporation | Constant Vds1 bias control for stacked transistor configuration |
US9716477B2 (en) | 2012-12-28 | 2017-07-25 | Peregrine Semiconductor Corporation | Bias control for stacked transistor configuration |
US9413298B2 (en) | 2012-12-28 | 2016-08-09 | Peregrine Semiconductor Corporation | Amplifier dynamic bias adjustment for envelope tracking |
KR101983143B1 (en) * | 2013-07-05 | 2019-05-28 | 삼성전기주식회사 | Power Amplifier |
US10505501B2 (en) | 2013-07-09 | 2019-12-10 | Skyworks Solutions, Inc. | Power amplifier with input power protection circuits |
US9848370B1 (en) * | 2015-03-16 | 2017-12-19 | Rkf Engineering Solutions Llc | Satellite beamforming |
US10347986B2 (en) | 2015-03-19 | 2019-07-09 | European Space Agency (Esa) | Reconfigurable RF front end circuit for a multi-beam array fed reflector antenna system |
US9837965B1 (en) | 2016-09-16 | 2017-12-05 | Peregrine Semiconductor Corporation | Standby voltage condition for fast RF amplifier bias recovery |
US9960737B1 (en) | 2017-03-06 | 2018-05-01 | Psemi Corporation | Stacked PA power control |
US10511377B1 (en) * | 2018-08-27 | 2019-12-17 | Space Systems/Loral, Llc | High linearity satellite payload using solid state power amplifiers |
JPWO2021059381A1 (en) * | 2019-09-25 | 2021-04-01 |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3900823A (en) * | 1973-03-28 | 1975-08-19 | Nathan O Sokal | Amplifying and processing apparatus for modulated carrier signals |
GB2163311A (en) * | 1984-08-17 | 1986-02-19 | Philips Electronic Associated | Bipolar transistor rf power amplifier |
US4868520A (en) * | 1986-12-20 | 1989-09-19 | Tokyo Keiki Co., Ltd. | High-frequency power synthesizing apparatus |
JPH03198407A (en) * | 1989-12-26 | 1991-08-29 | Mitsubishi Electric Corp | Linear amplifier |
-
1990
- 1990-08-30 US US07/574,867 patent/US5119042A/en not_active Expired - Lifetime
-
1991
- 1991-06-21 CA CA002045259A patent/CA2045259C/en not_active Expired - Fee Related
- 1991-08-06 DE DE69116268T patent/DE69116268T2/en not_active Expired - Fee Related
- 1991-08-06 EP EP91307201A patent/EP0473299B1/en not_active Expired - Lifetime
- 1991-08-29 JP JP3219047A patent/JP2695072B2/en not_active Expired - Lifetime
Also Published As
Publication number | Publication date |
---|---|
EP0473299B1 (en) | 1996-01-10 |
DE69116268D1 (en) | 1996-02-22 |
EP0473299A3 (en) | 1992-04-29 |
JPH04262608A (en) | 1992-09-18 |
EP0473299A2 (en) | 1992-03-04 |
CA2045259A1 (en) | 1992-03-01 |
DE69116268T2 (en) | 1996-05-23 |
JP2695072B2 (en) | 1997-12-24 |
US5119042A (en) | 1992-06-02 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CA2045259C (en) | Solid state power amplifier with dynamically adjusted operating point | |
US9225291B2 (en) | Adaptive adjustment of power splitter | |
EP2089981B1 (en) | Lossless transmit path antenna switch circuit | |
US6597242B2 (en) | Reconfigurable device for amplifying RF signals | |
US5152004A (en) | Procedure for forming low power levels in a radio telephone transmitter | |
KR100273481B1 (en) | Apparatus and method for performing error corrected amplification in a radio frequency system | |
US4656434A (en) | RF power amplifier with load mismatch compensation | |
US7408413B2 (en) | Circuit for accurately controlling power amplifier output power | |
US6515544B1 (en) | Multi-terminal power combining feed-forward amplifier | |
US20040113698A1 (en) | Signal amplifier using a doherty amplifier | |
WO1992016048A1 (en) | T/r module with error correction | |
US5327096A (en) | Control circuit for automatically controlled feed forward nonlinear distortion compensation amplifier | |
JPH07176965A (en) | Directional detection device for power level control | |
KR100654650B1 (en) | A series-type Doherty amplifier without hybrid coupler | |
CA2170667A1 (en) | Transmit power level detection circuit with enhanced gain characteristics | |
US4737733A (en) | Overdrive control of FET power amplifier | |
US5243301A (en) | Microwave power amplifiers | |
KR100733724B1 (en) | Linearized Microwave Power Module | |
EP1416289B1 (en) | Providing a controllable impedance at a reference plane in a circuit | |
Sharma et al. | Millimeter-wave high power amplifiers using pseudomorphic HEMTs | |
US5039960A (en) | Wideband feedforward gallium arsenide AGC circuit | |
US20040102169A1 (en) | Real-time active phase control for high power amplifier combining for space applications | |
Diciomma et al. | 8W 2–8GHz solid state amplifier for phased array | |
John et al. | Multi-Channel PA, LNA, and Switch MMICs for Beam-Switching Applications at 160 GHz, Based on an InGaAs mHEMT Technology | |
US20030184375A1 (en) | Feedforward signal generation for combined amplifiers |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
EEER | Examination request | ||
MKLA | Lapsed |