CA1318359C - Radio communication device with controlled frequency and at least one further variable operating parameter - Google Patents

Radio communication device with controlled frequency and at least one further variable operating parameter

Info

Publication number
CA1318359C
CA1318359C CA000615795A CA615795A CA1318359C CA 1318359 C CA1318359 C CA 1318359C CA 000615795 A CA000615795 A CA 000615795A CA 615795 A CA615795 A CA 615795A CA 1318359 C CA1318359 C CA 1318359C
Authority
CA
Canada
Prior art keywords
frequency
clock
radio
stored
microprocessor
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
CA000615795A
Other languages
French (fr)
Inventor
Terry Neale Garner
Ralph Raymond Sherman, Jr.
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
General Electric Co
Original Assignee
General Electric Co
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by General Electric Co filed Critical General Electric Co
Priority to CA000615795A priority Critical patent/CA1318359C/en
Application granted granted Critical
Publication of CA1318359C publication Critical patent/CA1318359C/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03JTUNING RESONANT CIRCUITS; SELECTING RESONANT CIRCUITS
    • H03J5/00Discontinuous tuning; Selecting predetermined frequencies; Selecting frequency bands with or without continuous tuning in one or more of the bands, e.g. push-button tuning, turret tuner
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/06Receivers
    • H04B1/16Circuits
    • H04B1/20Circuits for coupling gramophone pick-up, recorder output, or microphone to receiver
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/02Transmitters
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/06Receivers
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/38Transceivers, i.e. devices in which transmitter and receiver form a structural unit and in which at least one part is used for functions of transmitting and receiving
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04MTELEPHONIC COMMUNICATION
    • H04M1/00Substation equipment, e.g. for use by subscribers
    • H04M1/60Substation equipment, e.g. for use by subscribers including speech amplifiers
    • H04M1/6033Substation equipment, e.g. for use by subscribers including speech amplifiers for providing handsfree use or a loudspeaker mode in telephone sets
    • H04M1/6041Portable telephones adapted for handsfree use

Abstract

RADIO COMMUNICATION DEVICE WITH
CONTROLLED FREQUENCY AND AT LEAST ONE FURTHER
VARIABLE OPERATING PARAMETER

ABSTRACT OF THE DISCLOSURE

The operating frequency of a radio transceiver and at least one further variable operating parameter of the radio transceiver are controlled in accordance with pre-stored information. Transmit operating radio frequency information is stored in a memory together with associated optimum modulation deviation level information (e.g., so as to maintain a predetermined modulation level at each operating frequency). Receive operating radio frequency information is similarly stored in the memory along with information indicating whether microprocessor clock oscillator frequency is to be shifted (e.g., so as to avoid spurious interfering harmonics emanating from the clock). When operating in the transmit mode, pre-stored modulation gain level information associated with selected transmit frequency controls the gain of the modulator circuits to compensate for expected changes in modulator circuit gain with change in transmit radio freguency. In the receive mode, the microprocessor clock oscillator frequency may be shifted in accordance with the selected receive frequency, thereby automatically shifting harmonics of the microprocessor clock oscillator out of the receiver bandpass when necessary to avoid locally-generated signals from interfering with signal reception.

Description

~L31~3~9 45~qR 00481A

RAD~O CO~ICAT~:O~ D~e~
CO~TRO~ D FRBQ~ ~Y ~ A~ O~E~ T~

This application is a ~ivision of Canadian Application Serial No. 548, 441 filed October 2, 1987 .

The present invention i5 r~lated to digitally controlled radio con~unication devis~s and, more particul~rly, to n~icroproc~s~or cc~ntrlalled, ~requency-~ynthesized radio frequency trarlsmitters and receivers ( som~time hereinai~ter re~erred to ~s "digital" radic~s).

BA~G~aollND aF ~g ~ O~
It is generally desirabl~ in mode~ radio-telephone com~unic~tion to maintain a relativ~ly high aver~ge carrier ~nodulation ~@vel while not exceeding a predet~ined maxi~um modulatic~n l~el. ~hen a modulated c~rrier ~ignal is detected in a radic~
receiver, the output of the receiver detector follows the deviation o~ the received modulated carxier. It is desir~ble to lhodulate the carrier at as high a level as possible (consistenl: with bandwidth li~itations impos~d by law and by trans~aitter and receiYer design~ to ,;
,~

~31~3~

increase the u~eful receiver output level, and thus increase communicationS range and decrease degradation of received signal quality due to noise, fading and other factors.
Transmitted carrier modulation level is determined by the amplitude of the intelligence (e.g., voice) signal applied to the modulating circuits (typically, the oscillator or frequency synthesizer in frequency modlllation transmitters). Signal processing such as amplitude compression, amplitude limitinq and the like can be used to increase the average carrier modulation level. Ideally, average carrier modulation level during useful signal transmission should remain relatively constant at or near the maximum permitted modulation level despite changes in parameters that may affect transmitter modulation level (a.g., carrier frequency, modulating signal characteristics, rf power output, etc.).
Variation in modulation level wi~h change in carrier frequency has not been a major problem in past frequency modulation transceivers because transceivers have generally been incapable of operating outside a relatively narrow operating bandwidth. Hence, mos~
existing FM digital frequency-synthesized transmitters do not provide compensation o~ carrier modulation level for changes in transmitter operating freguency.
A typical prior-art synthesized transceiver is capable of operating anywhere within a 20 MHz range, and has a maximum carrier deviation level wnich varies between about 3 and 5 kHz as carrier frequency 1 31 g359 is changed. In such prior-art transceivers, modulation Level (i.eO, the effective gain of the modulating circuits) is set to a fixecl level such that a pr determined maximum modulation deviation level (e.g., 5 kHz for narrow-band FM) is never exceeded. United States laws governing radio communications do not require a minimum deviation level, but do set a maximum permissible modulation level (and associated envelope bandwidth) -- so that adjustment of maximum modulation level is sufficient to guarantee tha~ the transceiver always operates wi~hin the modulation level limits set by law no matter what the carrier frequency is set to.
This solution unfortunately has the severe disadvantage that the transceiver carrier modulation level is at or near th~ maximum permissible level only for a few of the many frequencies at which the transceiver is capable of operating, and is far less than this maximum level at many (if not most) transceiver operating frequencies. Communications range and signal quality and intelligibility are degraded on many transmitter operating frequencies as a result.
~efore discussing the background of the invention further, and other features of the present invention, reference may be had by way of example to the accompanying drawings in which:
FIGURE 1 is a graphical illustration of exemplary variations in modula~ion deviation level with change in operating frequency for a ~31~

transmitter with no compensation, a transmitter with a non-linear compensation circuit, and a transmitter with programmable compensation in accordance with the present invention;
FIGURE 2 is a block diagram of a presently preferred exemplary embodiment of a microprocessor-controlled ra~io frequency transceiver in accordance with the present invention;
FIGURE 3 is a schematic diagram of an exemplary circuit for use as the programmable attenuator shown in Figure 2;
FIGURE 4 is a schematic diagram of the data base stored in the memory shown in Figure 2;
FIGURE 5 is a schematic diagram of a further circuit suitable for use as the crystal oscillator shown in Figure 2; and FIGURE 6 is a flowchart of somP of the relevant control function steps performed by the microprocessor shown in Figure 2.
Figure 1 i5 a graphical illustration of carrier modulation deviation level of an exemplary frequency-modulated radio transmitter plotted against transmit frequency for various methods of modulation deviation level compensa~ion. As the curves marked "A" in Figure 1 show, variations in modulation deviation level of an uncompensated transmitter can be as much as 3 dB with a change in operating frequency of 20 MHz. To add to this problem, variations in modulation deviation level between different production units may vary by as much as 1 dB or more (as is depicted by three different curves A-1, A-2 and A 3). Thus, the modulation deviation of a completely uncompensated transmitter might fall anywhera within the limits between curves A-l and A-3. By a~justing the deviation at center band (460 MHz in the example shown) with a variable circuit component such as a potentiometer, the total variation is limited to that indicatad by curve A-2 (still 3 dB for a change in operating frequency o~ + 10 MHz3.
Some countries of the world regulate minimum as well as maximum FM deviation levels, so that some correction of modulation level with change in transmitter operating frequency is lS necessary if legal requirements are to be complied with. For example, some transceivers provide a non-linear circuit within the transmittar modulator which adjusts the audio modulation level as a function of synthesizer tuning voltage. This non-linear circuit provides some degree of modulation level correction, ~ut the deviation level is not programmable for individual operating frequencies.
The curve of Figure 1 marked "B" shows the variation in modulation deviation level for a transmitter having additional non-linear circuit components as described above. Such additional compensation circuit components can reduce variation in modulation level to less than plus or 30 minus O . 5 dB. Unfor~unately, unit-to-unit variations in modulation deviation level requires 1318~9 overall modulator circui~ gain to he adjusted (e.g., by adjusting a variable resistor controlling the gain of one o~ the modulator stages) so that the average modulation level is as high as possible consistent with legal requirements. Such adjustments are difficult and time consuming to make, and must be individual performed for each unit.
A technique which provides constant transmitter modulation deviation level over a wide range of transmit frequencies and which also compensates for variations between transmitter units would increase effective transmission range and ensure complian~e with pertinent legal requirements, and would therefore be highly useful.
Another problem which often plagues modern digital mobile radio transceivers is the generation, by the internal circuitry of the transceiver itself, of signals which interfere with reception of desired signalsO Sophisticated modern communications devices generally employ high-spaed synchronous digital circuitry ~e.g., microprocessors) drivGn by clock synchronizing 25 signals. To obtain the speed per~ormance such digital circuitry is capable of providing, it is necessary to generate one or more clock synchroniziny signals of relatively high frequency (e.g., 4 MHz). Harmonics of the clock frequency sometimes fall within the receiver operating frequency band, causing spurious responses which ~183~

may interfere with the operation of the radio transceiver.
For instance, suppose a radio transceiver capable of operating in the 400 MHz range with a receiver bandwidth of 12 kHz is controlled by an internal microproce~sor driven by a crystal o~cillator operating dt 4 MHz. If the receiver of this transceiver is tuned to an operating frequency of 464.000 MHz, a clear-channel spectrum of 463.994 M~z to 464.006 MH~ much be maintained to avoid interference with signals to be received. Unfortunately, an on-channel spurious response may be caused by the 116th harmonic of the microprocessor oscillator (4.o MHz x 116 = 46~.~00 MHz).
One solution to the problem described above is to significantly improve the shielding between the radio frequency circuitry and the digital circuitry of the transceiver so that no signals generated by the digital circuitry can find their way in~o the RF circuitry. Because of the high sensitivity and the compac~ness of modern radio transceivers, it is extremely difficult to provide sufficient shielding ~o guarantee complete freedom from receiver interference.
Another method sometimes used to reduce interference of received signals caused by spurious signals generated by a microprocessor clock oscillator is to select an oscillator frequency which is not harmonically related to any frequencies desired to be received. Although this 13~83~

solution works well for transceivers having only a few fixed operating frequencies, modern microprocessor-controlled radio transceivers are capable of operating on a large number of channels and can be programmed (or reprogrammed) in the field to operate on new or different channels than those selected at time of production~ It is sometimes impossible to locate a clock oscillator frequency which is not harmonically related to any of a large number of possible operating frequencies. Moreover, the clock oscillator frequency may have to be changed every time the transceiver is programmed to operate on new or different operating frequencies, thereby increasing field servicing time, cost and complexity. An arrangement which guarantees c o m p l e t e f r e e d o m f r o m i n t e r n a l oscillator-generated receiver interference regardless of receive frequency would be very valuable and useful.

S~MM~RY OF ~ INVENTION
The present invention provides a method and apparatus for controlling the frequency of operation and at least one further variable operating parameter of a radio transceiver.
A plurality of preset transmitter and/or receiver operating frequencies are stored along with corresponding information representing the value of at least one further variable oparating parameter of the radio transmitter and/or receiver. One cf the stored plurality of ~L 3 ~ 9 operating frequencies is selected, and the operating frequencies o~ the transmitker and/or receiver are set ~o ~he stored selected operating frequency. The further variable operating parameter of the ratio transceiver is controlled in accordance with the stored further variable operating parameter value corresponding to the selected stored operating frequency.
For example, a plurality of preset transmitter operating frequencies may be stored, and, for each of the s~ored operating frequencies, a corresponding preset modulation gain level may also be stored. One of the stored plurality of transmitter operating frequencies is selected and a radio frequency signal at the selected transmitter operating frequency is produced. An input signal is amplified by an amplifier having a gain set to the stored preset gain level corresponding to the optimum gain valu~ for the particular selected transmitter operating frequency, and the radio frequency signal is modulated with the resulting amplified input signal.
A variable-gain amplifier may be used to amplify the input signal. The gain of the variable-gain amplifier may be set to the preset modulator gain level correspondin~ to the selected transmitter operating frequency. In one exemplary arrangement, the gain-adjusted version of the input signal is produced by an operational amplifier output. The value of a resistance ~ 3 ~

connected hetween the operational amplifier input and output terminals is adjusted to attain the stored preset gain level associated in memory with the selected transmit~er operating frequency.
The present inven~ion may thus automatically compensate modulation deviation level for changes in transmitte:r operating frequency by permittiny a unique deviation level to be programmed for each operating frequency (or range of frequencies). That is, the output amplitude produced by the transmitter modulator is controlled by values stored in a memory associated with data specifying transmitter operating frequency also stored in memory. When a transmitter operating frequency is selected, an associated modulation level is thus also available for automatic sPlection.
A different modulation level may thus be programmed for each operating channel ~or subgroup of channels), so that any operating frequency-dependent non-linearities in the transmitter modulator can be compensated for by storing appropriate gain level information in the memory circuit. Restated still differently, since the modulation level o~ a ~requency-modulated radio transmitter can be digitally programmed --and since a desired specific modulation level is specified for each radio frequency channel (or subgroup), modulation amplitude can be programmed to overcome modulator non-linearity and ensure a substantially constant modulation level over a 3 ~ ~

wide range of transmitter operating frequencies.
As another example radio receiver of the type including a microprocessor may be controlled to prevent spurious signals such as harmonics generated along with a clock signal synchronizing the operation of the microprocessor from interfering with radio frequency signals desired to be received.
Information representing a plurality of preset receiver operating frequencies may be stored, and, for each of the preset receiver operating frequencies, corresponding control information specifying one of at least a first and a second state may also be stored. One of the plurality of receiver operating frequencies is selected, and a ratio frequency receiver is tuned to receive the selected frequency in response to the stored receive frequency information.
A microprocessor included in the receiver device may be synchronized to operate at a first frequency if the stored control information corresponding to the selected receive frequency specifies the first state, and may be synchronized to operate at a second frequency different from the first frequency if the stored control information corresponding to the selected receive frequency specifies the second state.
The synchronizing signal may be continuously produced at a nominal frequency, and may be shifted to a different frequency offset from the nominal frequency whenever the stored control information correspondiny to the selected receive frequency specifies the second state. The - ~3~

microprocessor clock frequency is thus either the nominal frequency or the shifted frequency, a selection be~ween the two being made as a function receiver operating frequency.
A synchronizing signal of a nominal frequency may be produced by a crystal oscillator circuit as determined by the characteristics of a crystal frequency- determining element. A
reactance may be switched into the crystal oscillator circuit when the stored control information corresponding to the selected receive frequency specifies the second state.
Thus, the clock oscilla~or used to synchronize the frequency of operation of the microprocessor produces a frequency which is selectively switched between two alternate frequencies as needed to shift harmonics or other spurious signals produced by ~he clock oscillator out of the passband of the receiver. Such frequency shifting is performed automatically as a function of receiver operating frequency in accordance with preprogramm~d information stored in a memory along with the information which determines receiver operating frequPncy.

DE~AI~ED D~SCRIP~ION OF PREF~RR~D ~M~ODIMENT
Figure 2 is a schematic block diagram of a presently preferred exemplary em~odiment of a frequency-modulated radio frequency transceiver 10 in accordance with the present invention.
Transceiver 10 includes a radio frequency (RF) section 12, a digital control section 14, and an audio input section 15.

~3~8~

RF section 12 includes a frequency synthesizer 16, a transmitter modulator 18, a power amplifier 20, a transmit/receive (T/R) switch 22 and a rec~iver 24. RF
section 12 ~perates in two alternate modes: a transmit mode and a receive mode~ In the transmit mode, RF
section 1~ applies a modulated RF signal of a desired frequency to an antenna 26. In the receive mode, RF
section 12 converts a modulated RF signal of a desired frequency received by antenna 26 into a useful audio signal. Details concerning the structure and operation of RF section 12 will now be presented.
Frequency synthesizer 16 is a conventional frequency synthesizer circuit which produces a radio-frequency signal (at an output terminal fouT) the frequency of which is controlled by digital data applied to the DATA IN input of the circuit. Thus, frequency synthesizer 16 may be considered a digital-to-analog converter which converts digital information inputted thereto into an analog radio frequency signal (as understood by ~hose skilled in the art, requency synthesizer 16 employs phase-locked loop or similar arrangements to provide sufficient output signal freguency stability at the frequencies at which transceiver 10 operates).
The outpu~ fOUT of frequency synthesizer 16 is applied to the input fIN of receiver 24. Receiver 24 in the preferred embodiment is a c~nventional superheterodyne frequency-modulation receiver. The input terminal RFin of receiver 24 is connected to antenna 26 via T/R switch 22, and has an AUDIO OUT

~ 3 ~3~

output terminal which is connected to a loudspeaker 27 or other acoustic transducer.
P fOUT of frequency synthesizer 16 controls the operating frequency of the receiver 24 (e.g., the input terminal fIN of the receiver may be connected to a conventional mixer circuit internal to the receiver which produces a sum or difference frequency resulting from heterodyning t:he fre~uency synthesizer output signal and a signal of a desired frequency received by antenna 26, the s~m or di~ference frequency falling within the bandpass of a conventional intermediate frequency (IE) circuit of the receiver, as is well known). Receiver 24 may be entirely conventional in design, and further details concerning lS its function and operation may be found in a variety of standard reference materials (e.g., The Radio Amateur's Handbook published by the American Radio Relay League (Newington, Connecticut> latest edition)).
The output fOUT of freguency synthesizer 16 is also connected to an input fIN of a conventional frequency-modulated transmitter modulator 18.
Transmitter modulator 18 may be a phase-shift FM
modulator of conventional design which frequency-modulates (or phase-shift modulates) the RF
signal applied to its f~N input with an audio signal applied to its AUDIO IN input, and produces a resulting frequency-modulated RF signal at its RF OUT output terminal (alter~atively, the voltage controlled oscillator of freguency synthesizer 16 can be frequency modulated by an audio signal). As will be understood, ~3~$3~9 the deviation (i.e., modulation index) of the modulated RF signal produced by modulator 18 i5 determined by the amplitude of the audio signal applied to the AUDI0 IN
terminal of the modulator.
The modulated RF signal produced by modulator 18 is applied to the lnput of a conventional power amplifier 20. The output of power amplifier 20 is connected to T/R switch 22 for application to antenna 26. Power amplifier 20 in the preferred embodiment may be a conventional class C radio frequency amplifier which amplifies the amplitude of the modulated RF
signal produced by modulator 18 to a desired level and efficiently couples the amplified RF signal to antenna 26.
~ A transmit/receive (TX~RX) control signal applied to RE section 12 controls whether transceiver 10 is operating in the transmit or in the receive mode. This TX/RX signal is applied to control inputs of modulator 18, power amplifier 20, receiver 24 and T/R switch 22.
Suppose, for example, that the TX/RX signal assumes a logic level 1 signal level (high) when the transceiver is in the transmit mode, and assumes a logic level 0 signal level (low) when the transceiver is in the receive mode. When the TX/RX signal is at logic level 0, modulator 18 and power amplifier 20 are both disabled, T/R switch 22 is controlled to connect antenna ~6 to the input RFin of receiver 24, and receiver 24 is enabled. In this receive mode, the output of frequency synthesizer 16 controls the frequency of signals received and demodulated by receiver 24.

~3~8~
~ len the level of the TX/RX signal rises to logic level 1, receiver 24 is disabled (and its AUDIO OUT
terminal is muted), transmitter modulator 18 and power amplifier 20 are enabled, and T/R switch 22 is controlled to connect antenna 26 to the output oX the power amplifier. In the transmit mode of operation, frequency synthesizer 16 produces an rf output signal of a desired transmit frequency (or a subharmonic thereof if power amplifier 20 includes conventional frequency multiplying circuits) to be modulated by modulator 18, amplified by power amplifier 20, and applied via T/R switch 22 to antenna 26.
Digital control section 14 of transceiver 10 produces signals which control RF section 12 (e.g., the TX/RX signal and the digital data which determines the output freguency of the rf signal produced by frequency synthesizer 16). In the preferred embodiment, control section 14 includes a microprocessor 28 (or other suitable digital signal processor), a clock oscillator circuit 30, and a memory 32 (preferably a Random Access Memory with a battery back-up to make it non-volatile or an EPROM).
Microprocessor 28 in the preferred embodiment includes three ~3) data input/output ports: DO, Dl and D2 (although three separate I/O ports are shown, it will be understood by those skilled in the art that fewer I/O ports and I/O multiplexing could be used instead). The DO I/O port of microprocessor 28 is connected to the data input/output port of memory 32 via a plurality of bidirectional signal lines 38 (an ~31~ 3~
additional control signal 40 produced by microprocessor 28 controls the operating, e.g., read/write, mode of memory 32). The D1 I/0 port of microprocessor 28 in the preferred embodiment is connected to provide digital information to programmable attenuator 36 via data lines 42. The D2 I/0 port of microprocessor 28 is connected, via data lines 44, to the DATA IN in~ut terminal o fre~uency synthesizer 16.
Microprocessor 28 is connected to receive additional control and/or data inputs from external devices via additional signal lines (these additional signal lines may be connected to spare inputs of I/0 ports D0-D2, or may be connected to an additional I/0 port (not shown) of microprocessor 28 if one is available). A PTT IN signal input to microprocessor 28 is connected to an external transmit/receive controller in the preferred embodiment (such as a push-to-talk switch mounted on a microphone, the output of a voice-operated relay (VOX), or the like). In the preferred embodiment, transceiver lO operates in the transmit mode when the level of the PTT IN signal is at logic level 1, and otherwise operates in the receive mode.
A signal CHANNEL UP and a further signal CH~NNEL
DN are applied to inputs of microprocessor 28 by ~n external channel selector device (not shown) -- this channel selector device could comprise, for example, discrete channel up and channel down control switches, a conventional channel selector switch and associated encoder logic, or the like. Both the CHANNEL UP and ~ 45MR 00481A
~8~
CHANNEL DN signals are normally at logic level 0 in the preferred ~mbodiment. When the CHAMNEL UP signal rises to logic level 1, microprocessor 28 selects an operating channel which is ~above~ (in frequency, in a predetermined order, or both) the channel at which transceiver 10 was operating previously. Similarly, microprocessor 28 interprets a logic level 1 CHANNEL DN
signal as a re~uest to change the operating channel of transceiver 10 to a channel which is "below" (in frequency, in a predetermined order, or both) the channel at which transceiver 10 was previously operating on.
In the preferred embodiment, channels comprise a transmit frequency and an associated receive frequency pair, so that the signals CHANNEL UP and CHANNEL DN are interpreted by transceiver 10 as requests to change both the transmit and the receive frequency. For example, a logic level 1 CHANNEL DN signal is interpreted as a request to "decrement" the tra~sceiver operating channel "number" to a different preset pair of transmit and receive frequencies the user associates with the decremented channel "number." It will be understood that the transmit and receive frequencies could be independently selected if desired.
The EXT SERIAL DATA IN line connected to an I/O
input of microprocessor 28 permits digital data generated externally to transceiver 10 to be applied to microprocessor 28. One use of the SERIAL DATA IN line is to change the contents of memory 32. In this use, a serial digital signal of a predetermined format specifying new contents of memory 32 is pro~u~e~dr~9 externally to transceiver 10 (e.g., by a mini-computer). This serial digital data is applied to microprocessor 28 via the SERIAL DATA XN line, Microprocessor 2~ in the preferred embodiment includes an internal conventional UART (universal asynchronous receiver/transmitter) which receives the data applied to the SERIAL DATA IN line and converts this data to parallel format. Microprocessor 28 then stores the parallel-converted data in predetermined locations in memory 32. In this way, the control functions of microprocessor 28 can be programmed in the field.
A crystal oscillator 30 connected to microprocessor 28 provides a clock synchronizing signal for synchronizing microprocessor cycles, In the preferred embodiment, crystal oscillator 30 produces a clock signal at a frequency of apprsximately 4 MHz ~to provide a microprocessor cycle time of 250 nanoseconds). A select output signal (SEL) genarated by microprocessor 28 controls the frequency of crystal oscillator 30 in a manner which will be explained in further detail shortly.
The structure and operation of audio section 15 will now be descri~ed. Audio information to be transmitted is produced in the preferred embodiment by a conventional microphone 46 (although it will be understood that any source of analog and/or digital information may be used instead), The output of microphone 46 is applied to the input of an audio filtering and shaping circuit 34 (conventional in 1 3 ~

design) which processes the output of microphone 46 in a conventional manner (e.g., by filtering it to remove undesired frequency components, providing amplitude limiting and/or compression to increase average amplitude, reducing the amplitude of amplitude peaks, and providing preamplification, all in a well-known manner). The output of audio filtering and shaping circuit 3~ is connected to the input of programmable attenuator 36. The output of programmable attenuator 36 is connected to the AUDI0 IN terminal of transmitter modulator 18.
Figure 3 is a schematic diagram of an exemplary circuit or use as programmable attenuator 36 shown in Figure 1. Programmable attenua~or 36 in the preferred em~odiment includes an operational amplifier 50, a four-to-one analog multiplexer 52~ a one-to-eight analog multiplexer 54, a latch 55, a first plurality of resistors 56a-56d, and a second plurality of resistors 58a-58h.
The analog audio output of audio filtering and shaping circuit 34 (see Figure 2) is connected to the inverting (-) input of operational amplifier 50 (through a series resistor 51 in the preferred embodiment), and is also connected to a node 60 (through the series resistor). Resistors 56a-56d (which together comprise a "ladder"-type resistor network~ connect node 60 to different ones of anaiog inputs of multiplexer 52. The analog common terminal of multiplexer 52 is cor~ected to the analog common terminal of multiplexer 54. The eight terminals of ~3183~9 multiplexer 54 ~the selected one of which depends upon the digital value applied to the multiplexer select inputs) are connected to a common node 62 through different ones o~ resistors 58a-58h (which together comprise a ladder-t~pe resistor ne~work). Node 62 is connected to the output terminal of operational amplifier 50.
The select inputs of multiplexer 52 and multiplexer 54 are connected to signals produced by I/0 terminal D1 of microprocessor 28, and are applied to the multiplexers via signal lines 42 (as will be understood, these microprocessor-produced signals may be latched and/or registered by latch 55 or a similar device if desired).
In the preferred embodiment, a S-bit digital value (word) controls the combination of resistors 56a-56d and resistors 58a-58h selected by multiplexers 52 and 54. The two high-order bits of the 5-bit word control which one of four terminals (00, 01, 10 or 11) is selected by multiplexer 52, while the lower 3-bits of the word control which of the eight terminals (000, 001, 010, 011, 100, 101~ 110 or 111) of multiplexer 54 is selected. For example, the five-bit digital word 10110 causes MUX 52 to select its "10" terminal and controls MUX 54 to select its "110" terminalg thus providing an analog signal path between the inverting input and the output of operational amplifier S0 through series-connected resistors 56c and 58g.
The values of resistors 56a-56d and the values of resistors 58a-5~h are chosen to provide desired signal weighting over a desired range. As mentioned, ~31~3~
resistors 56a-56d and node 60 together comprise a conventional resistor ladder network, as do r~sistors 58a-58h together with node 62. In one suitable arrangement, the values of resistors 58a-58h may be set as follows:
~58a = X, (la) R b - X + ~X (lb) R58c = X + 2oX, (lc) R58h = X + 7~X ~ld) (in the preferred embodiment, programmable attenuator 36 attenuates in linear steps, so that each step increases by a constant resistance ~X3.
The values of resistors 56a-56d may be set in a similar fashion, as follows:
~5~a = Y, (2a, : R56b = Y ~ 8~X, (2b) R56c = Y + 16~X, and (2c) RS6d = Y + 24~X. ~2h) The values X and Y are chosen in accordance wi~h the open-loop gain of operational amplifier 50 and with the values of other components associated with operational ~L31~3~

amplifier 50 (e.g., the value of resistor 51) to produce desired range of gain of programmable attenuator 36.
As shoul.d now be evident, programmable attenuator 36 functions as a closed-loop operational amplifier with a fee~back resistance (i.e., the resistance between output and input terminals) which is programmable in response to a 5-bit digital word applied to multiplexers 52 and 54 via signal lines 42.
The gain of programmable at~enuator 36 may be expressed as follows:

GAIN = Rprog/R51 where Rprog is egual to the value of the one of resistors 56a-56d selected by multiplexer 52 plus the value of the one of resistors 58a-58h selected by multiplexer 54 (ignoring effects of the BIAS signal applied to the non-inverting input of operational amplifier 50~. The gain of programmable attenuator 36 can be changed to any one of 32 different, discrete, predetermined gain levels by applying the appropriate 5-bit digital value to the select inputs of multiplexers 52, 54 via signal lines 42.
It will be understood that the circuit shown in Figure 3 is only one of many different types of digitally-programmed variable gain circuits which are suitable for use in the preferred embodiment. Any means or adjusting the gain of a linear amplifying circuit in accordance with the value of a digital 13~8~
signal could be used instead of the programmable attenuator arrangement shown in Figure 3 with good results.
Figure 4 schematically shows an exemplary data base 70 stored in memory 32 in the preferred embodiment shown in Figure 2. Data base 70 includes a transmit data base 72 and a receive data base 75 (receive data base 75 will be described shortly). Transmit data base 72 includes a plurality of records 740~74n each corresponding to a desired frequency channel on which transceiver 10 is to transmit (for example, record 740 corresponds to a transmit channel TCM(0), record 741 corresponds to a transmit channel TCH(l), etc.).
Each of records 740 through 74 includes at least two fields: a frequency field 76 and a deviation level field 78. Frequency fields 76 contain digital words which, when applied to the DATA IN input of fre~lency synthesizer 16, cause the requency synthesizer to produce a corresponding desired ret~uency at its output fouT- Deviation level fields 78 in the preferred embodiment contain a 5-bit digital word which, when applied to programmable attenuator 36 via signal lines 42, cause the programmable attenuator to amplify the audio signal applied thereto at a desired gain level.
2S The t~igital values stored in transmit data base 72 are obtained by first selecting the frequencies on which transceiver 10 is to operate, and then determining the digital values which must be applied to fret~uency synthesizer 16 to obtain those operating fretauencies (this conversion process is dependent upon -2~-~ 3~3~

the design of synthesizer 16, and is well-known to those skilled in the art). Next, transceiver 10 is controlled to transmit, in sequence, on each of those desired frequencies, and the gain of programmable attenuator 36 necessary to obtain (but not exceed) 100%
deviation o the FM RF signal applied to antenna 26 is determined.
For example, suppose frequency fO (i.e., TCH(0)) is egual to 464.000 MHz. The digital word which, when applied to the DATA IN input of frequency synthesizer 16, causes the frequency synthesizer to produce an output signal of 464.000 MHz (or the appropriate sub-harmonic of this frequency if freguency multiplication is used) is stored in the field 76 of record 740.
To obtain the value to be stored in field 78 o record 740, the value of field 76 is applied to the DATA IN input of frequency synthesizer 16, transceiver 10 is opérated in the transmit mode, a signal of the maximum amplitude capable of being produced by microphone 46 is applied to the input of audio filtering and shaping circuit 34 (generally, microphone 46 should be disconnected for this operation and an audio signal generator connected instead), and different values are applied to signal lines 42 (to thereby change the gain of programmable attenuator 36) while the modulation level of the output of power amplifier 20 is analyzed (using a modulation monitor, a spectrum analyzer or in some other well-known manner).

The digital v~lue which, when ap~lied to programmable attenuator 36, causes the output o power amplifier 20 to have a modulation deviation level which is the closest to (but not exceeding) 100% modulation (i.e., which produces a deviation of 5 kHz for narrow band FM) is stored in field 78 of record 740. This process is repeated for each of the transmit frequencies on which transceiver is to operate to obtain n records 74, each including a frequency data field 76 and an associated gain level field 78.
The above operation produces data which may be inputted to a minicomputer via a user interface device (e.g., a keyboard). The minicomputer is desirably programmed to format the data into an appropriate format, convert the data to a train of serial pulses, and transmit the serial data to microprocessor 2~ via the SERIAL DATA IN line (all in a well-known manner).
Microprocessor 28 con~erts the received data back to parallel format and stores the data into memory 32 ln a manner to be described shortly.
Once data base 70 is stored in memory 32, microprocessor 28 selects one of records 740~74n in accordance with signals applied to it via the CHANNEL
UP and CHANNEL DN signal lines. Microprocessor 28 preferably maintains an address pointer 77a ~e.g., an internal register) which contains the address, in memory 32, of the currently-~elected one of records 740~74n. The contents of this pointer 77a are incremented whenever microprocessor receives a logic level 1 CHANNEL UP signal, and are decremented whenever 1 3 ~
the microprocessor receives a logic level 1 CHANNEL DN signal (address "roll-over" may be provided so that record 740 is regarded by microprocessor 28 as having an address in memory 32 which is adjacent to the address of record 74n~ as will be understood by those skilled in the art).
Whenever transceiver 10 is operated in the transmit mode, microprocessor 28 reads the contents of frequency data field 76 of the addressed one of records 740~74n and applies the value read from this field to the input of frequency synthesizer 16 to control the transmit frequency of the transceiver -- at the same time, the microprocess~r reads the contents of the gain level field 78 of the addressed record 74 and applies lS the 5-bit value it reads from thi.s field to the input of programmable attenuator 36 to control the gain of : the programmable attenuator. Thus, programmable attenuator 36 is automatically programmed to amplify the output of filtering and shaping circuit 34 at a gain which is appropriate for the transmit frequency on whi~h the transceiver is operating.
The cross-hatched band shown in Figure 1 labelled "C" is a graphical representation of transmitter modulation deviation level obtainable in accordance with the programmable modulation compensation feature of the present invention. Because the gain of programmable attenuator 36 can be programmed for each transmitter operating frequency, the variation in deviatiQn may be maintained to within 0.15 dB of 100%
deviation using the 5-bit programmable attenuator 36 of ~3183~
the preferred embodiment (even less VariatiOIl is possible if a programmable attenuator of higher precision is used). Thus, modulation deviation level is substantially constant over the sntire transmitter operating range in accordance with the present in~ention. No manual adjustment of any variable circuit components within the radio transceiver is required to obtain constant modulation deviation level across the entire band.
Referring once again to Figure 2, the operation of crystal oscillator 30 will now be described.
Microprocessor 28 operates with a cl~ck signal derived from crystal oscillator 30, as mentioned previously.
Crystal oscillator 30 includes a crystal 80, capacitors 82 and 84, a resistor 86 and an amplifier circuit contained within the microprocessor itself (many conventional microprocessors contain such an internal amplifier circuit).
Crystal 80 and resistor 86 are connected in parallel across the Yl and Y2 terminals of microprocessor 28, the Yl and Y2 terminals of the microprocessor connecting to the microprocessor internal oscillator amplifier. One terminal of capacitor 82 is connected to terminal Yl, while the other terminal of this capacitor is connected to ground potential. Similarly, one terminal of capacitor 84 is connected to terminai Y2, while the other terminal of this capacitor is connected to ground.

13183~9 Crystal oscillator 30 in the preferred embodiment also includes three additional components: a capacitor 88, an NPN transistor 90 and a resistor 92. One terminal of capacitor 88 is connected to terminal Y2 of microprocessor 28, and the other terminal of this capacitor is connected to the collector of transistor 90. The emitter o transistor 90 is connected to ground potential, while the base of the transistor is connected to an SEL output of microprocessor 28 through a series resistor 92.
m ose skilled in the art will recognize that crystal 80, capacitors 82 and 84, and resistor 86 (together with the amplifier circuit internal to microprocessor 28) generate an oscillator signal the frequency of which is determined primarily by ~he characteristics of crystal 80. However, when transistor 90 is conducting, the oscillator frequency is shifted slightly by the effect of the additional capacitance added to the oscillator circuit by capacitor 88.
When the SEL output of microprocessor 28 is at logic level 0, no base current flows through the base of transistor 90, and the transistor is in a non-conducting state. Because transistor 90 has a relatively high impedance when OFF, the transistor acts as an open circuit in its OFF state and capacitor.88 has little or no effect upon the overall capacitance of the circuit formed by capacitors 82 and 84, crystal 8Q
and resistor 86 -- in this state, oscillator 30 is operating at its "normal" frequency (i.e., at or near the resonant frequency of crystal 80).

~3~3~

When output SEL o microprocessor 28 rises to a logic level l, base drive flows into transistor 90 to turn the transistor ON (thereby completing the connection between capacitor 88 and ground potential).
When transistor 90 is ON, capacitor 88 is connected to the oscillator circuit to shift the resonant freguency o crystal 80 slightly, and thus changes the frequency of the clock signal generated by crystal oscillator 30.
Hence, when transistor 90 is conducting, crystal oscillator 30 operates in a SHIFTED state ~i~e., the signal frequency it produces is shifted somewhat from the "normal" frequency of the oscillator).
Referring once again to Figure 4, it will be recalled that data base 70 of the preferred embodiment includes a receive data base 75. Receive data base 75 includes n records 940~94n' corresponding to receive channels RCH (O) - RCH (n), respectively. Receive records 940~94n each include a frequency data field 96 and a shift bit field 98. Frequency data fields 96 (which are analogous to frequency data fields 76 of transmit record 940~94n) each contain a digital word which, when applied to the DATA IN input of frequency synthesizer 16, causes the frequency synthesizer to produce a signal at its fOUT terminal having a frequency which, when in turn applied to the fIN of receiver 24, causes the receiver to receive on a desired frequency.
The shift bit field 98 of each of records 940~94n contains, in the preferred embodiment, a single bit which has a nominal value of logic level 0, but which ~31~35~
may have a lo~ic level 1 value if necessary to prevent a harmonic of the fundamental freguency clock signal produced by crystal oscillator 30 from interfering with signal reception, as will now be explained.
Suppose receiver 24 has a receive bandwidth of 12 k~7., crystal 80 has a frequency of 4.000 MHz, and it is desired that receiver 24 be tuned to a receive frequency of 464.000 MHz. Transceiver 10 can itself produce no signal components within the range of 10 463.994 MHz and 464.006 MHz if interference with the desired receive channel is to be avoided. However, an on-channel spurious response might ~e caused by the 116th har~onic of the of crystal oscillator frequency (4.00 MHz x 116 = 464.000 MHz).
To avoid interference, the frequency of oscillation of crystal oscillator 30 can be shifted a sufficient amount to move the 116th harmonic out of the desired clear spectrum. The 116th harmonic should be shifted in frequency at least 6 kHz, and, preferably 12 ~ kHz (to provide a margin of error to allow for drifting of the crystal frequency due to temperature or voltage variations or due to aging).
If capacitor 88 shifts the frequency of crystal oscillator 30 by 0.0025% (25 parts per million) when it is connected in circuit (by the conductance of transistor 90), the 116th harmonic of the crystal oscillator is shifted an amount sufficient to eliminate on-channel spurious response. The value of capacitor 88 should be relatively smal~ (i.e., approximately 20 picofarads) to cause this relatively slight shift in 45M~ 00481A
13~83~9 the fre~uency of oscillator 30 when transistor 90 is turned ON without causiny runaway o crystal oscillator 30. It will be understood that the fre~uency of oscillation of crystal oscillator 30 is lowered, not raised, by the connection of capacitor 88 into the circuit because of the electrical characteristics of crystal 80.
Microprocessor 28 in the preferred embodiment includes an additional address pointer 77b which is used to address (i.e., point to) a selected one of records 940~94n of receive data base 75. In a manner analoyous to that described with respect to transmit data base 72, logic level 1 C~ANNEL UP and CHANNEL DN
signals cause microprocessor 28 to select a different one of records 940~94n than the one previously selected by changing the value stored in register 77b.
When transceiver 10 is operated in the receive mode, microprocessor 28 reads the contents of the frequency data field 96 of the one of records 943-94~
addressed by its internal addressing register 77b, and loads this information into freguency synthesizer 16.
The output of frequency synthesizer 16 in turn controls the frequency at which receiver 24 operates. At the same time, microprocessor 28 reads the contents of the shift bit field 98 of the addressed one of records 9*0~94n' and applies this read one-bit value to its SEL
output for application to the base of transistor 90.
If the shift bit field associated with a stored receive freguency contains a logic level 0, cry~tal oscillator 30 operates at its "normal" frequency. On the other -3~

13~3~9 hand~ the frequency of operation of crystal oscillator 30 is shifted a predetermined amount if the contents of the shift bit field 98 of the addressed one of records 940~94n is a logic level 1.
One suitable way of obtaining the values of shift bit fields 98 is to first select the desired receive freguencies of transceiver 10, and then operate the transceiver at those desired frequencies, one at at time. The shift bit field 98 is set for any o records 940~94n for which a spurious response attributable to a harmonic generated by crystal oscillator 30 is received. The values for shift ~it fields 98 of different transceiver units can be made the same if the transceivers are programmed to have the same receive frequencies and also have crystals 80 with nearly the same characteristics.
The amount by which the frequency of crystal oscillator 30 must be shifted in order to eliminate spurious on-channel interference is determined by the RF channel bandwidth, the RF operating frequency, and the tolerance of the crystal 80 (or other oscillator frequency determining element). Sometimes, especially in transceivers operating in the lower frequency bands, it may be necessary to move the frequency of the crystal oscillator 30 by several hundred parts per million or more -- this frequency shift is greater than can be accomplished by switching components other than the crystal 80 itself.
Figure 5 is a schematic diagram of a further exemplary circuit suitabla for use as crystal oscillator 30 of the embodiment shown in Figure 2. The ~3~8~9 oscillator shown in Figure 5 includes two separatP
crystal oscillators llOa and llOb each of a construction similar to that shown in crystal oscillator 30 of Figure 1 (although, in the oscillators shown in Figure 5, the amplifier internal to microprocessor 28 is replaced by NAND gates 112a and 112b functioning as amplifiers in a well-known manner).
The SEL output of microprocessor 28 is connected to an input of NAND gate 112a and is also connected to the input of an inverter 114 (a NAND gate connected as an inverter in the preferred embodiment) the output of which is connected to an input of NAND gate 112b. The outputs of oscillators llOa and llOb are connected to respective inputs of a NAND gate 116. When the SEL
output of microprocessor 28 is at logic level 1, NAND
gate 112a becomes an inverting amplifier and oscillator llOa is thus activated (at the same time, NAND gate 112b is disabled). If the SEL output of microprocessor 28 is at logic level 0, a logic level 1 is applied to NAND gate 112b to cause it to act as an inverting amplifier, thereby enabling oscillator llOb (and disabling oscillator llOa). In this way, oscillators llOa and llOb are alternately enabl~d depending upon the level of the SEL output of microprocessor 28.
The resonant frequencies of crystals 80a and 80b are offset by a desired amount ~e.g., 300 or 400 parts per million) to provide a desired fre~uency shift in response to a change in the level of the SEL output of microprocessor 28. Thus, the arrangements described can be used to cause a crystal oscillator harmonic to ` 45MR 00481A
13183~

be shifted off-channel even for transceivers operating with relatively large bandwidth at low operating frequencies.
There may be means known to those skilled in the art for selecting and disabling oscillator circuits and for controllably shifting the frequency of an oscillator circuit. For example, in some applications, the high stability provided by a crysta:L oscillator may not be necessary or desirable, and the microprocessor clock oscillator could in such cases take the form o a voltage-controlled oscillator (VCO) the control voltage of which is derived from a multi-bit shift field 98.
Other alternate, equivalent arrangements are possible as is understood by those skilled in the art.
Figure 6 is an exemplary flow chart showing a segment of the controlling programs including the novel steps performed by microprocessor 28 of the preferred embodiment under the control of software stored in memory 32 (or in a read only program stored internally to the microprocessor). In the flow chart shown in Figure 6, control flow is rom top to bottom beginning at the start block 150.
Upon startup, microprocessor 28 first determines whether any externally-applied serial data is present (block 152) by testing the contents of its internal UART buffer (not shown) operatively coupled to the SERIAL DATA IN line described previously. If serial data is present, a byte of data is read from the SERIAL
DATA IN line (block 154) for s~orage into memory 32.
Memory 32 is enabled (block 156) (by applying an ~3~3~

appropriate control signal to it via signal line 40), the data receiv~d from the SERIAL DATA IN line is stored into the memory at a desired location (which may be specified either by the serial daka itaelf or by tha microprocessor progra~ming) (blocl~ 158)~ and the ~emory is disabled (block 160). Control then returns once again to decision block 152 to determine if additional data is to ~e read from the SERIAL DATA IN line and stored into memory 32. Blocks l5Z-160 are used to program data base 70 a~ time of product:ion or in the field, as described previously.
If no serial data is present on the SERIAL DATA IN
line (decision block lS2), microprocessor 28 determines if a logic level 1 CHANNEL UP signal is present (decision block 162). If the CHANNEL UP signal is active, microprocessor 28 increments the contents of the address registers (77a, 77b) pointing to records in transmit data base 72 and/or receive data base 75 (block 164) (in some applications, where it is desirable to select receive and transmit frequencies independently, an additional control signal applied to microprocessor 28 may be used ~o indicate whether the channel to be incremented is the transmit channel or the receive channel -- in other applications, such as 2S where repeaters having fixed pairs of input and output frequencies are to be communicated with, pointers into transmit data base 72 and receive data base 7S are incremented and decremented simultaneously to preserve desired pairing of receive and transmit frequencies).

i31~9 If microprocessor 28 determines that the C~ANNEL
UP signal ls not at logic level 1, but determines that the CaANNEL DN ~ignal is active (i.e., is at logic level 1) (decision block 165), microprocessor 28 decrements the contents of the address registers 77a, 77b pointing into transmit data base 72 and/or receive data base 75 (block 166). In either case, microprocessor 28 enables RAM 32 (by applying an appropriate control signals to it via control lines 40 (block 168), reads data from the one of records 740~74n and the one of records 940~94n pointed to by the receive and transmit address registers (block 170), and subseguently disables memory 32 (bl~ck 172). After memory 32 is disabled, control is returned to decision block 162 to determine whether additional channel changes are desired.
If both the CHANNEL UP and the C~ANNEL DN signals are inactive (decision blocks 162, 165), microprocessor 28 determines whether the PTT IN signal is active (decision block 174) -- if it is, transceiver 10 is to operate in the transmit mode. To transmit, microprocessor 28 loads the contents of frequency data field 76 read from the one of transmit records 740~74n pointed to by the transmit address register 77a (and read by block 170), and loads this frequency data into frequency synthesizer 16 (block 176). Microprocessor 28 then loads the value read by block 170 from the deviation gain le~el field 78 corresponding to the selected freguency data field 76, and applies this gain level data to programmable attenuator 36 via signal ~3~3~
lines 42 (block 178). Finally, microprocessor 28 enables modulator 18 and power amplifier 20 (and disables receiver 24) by causing the TX/RX signal line to rise to log}c level 1 (block 180).
Control then returns to decision b:Lock 174 to determine if the PTT IN signal is still at logic level 1 -- if it is, blocks 176--180 are performed again and transceiver 10 continues to transmit. If, on the other hand, the signal PTT IN has fallen to logic level 0, microprocessor 28 disables transmission by causing the TX/RX signal to fall to logic level O (thereby disabling modulator 18 and power amplifier 20 and enabling receiver 24) ~block 182). The contents of the frequency data field 96 of the one of records 940~94n 1~ read by block 170 are then loaded into frequency synthesizer 16 to cause ~he receiver 24 to operate on the desired receive frequency (block 184). As will be understood, blocks 176-180 (and blocks 182-188) need only be performed once (when the PTT IN signal first changes state).
If the shit bit field 98 of the selected one of records 940~94n read by block 170 is set (decision block 186), the microprocessor 28 applies a logic level 1 to its SEL output to shift the frequency of crystal oscillator 30 (block 188). Otherwise, microprocessor 28 applies a logic level O to the SEL output to cause the crystal oscillator 30 to operate at its "normal"
frequency. Control then returns to decision block 152 to test once again for the various inputs as described.
While the present invention has been described with what is presently considered to be the most practical and preferred embodiments, it is to be ~ 3183~
understood that the appended claims are not to be limited tc> the disclosed embodiments but on the contrary, are intended to cover all modifications, variations and/or ec~ivalent arrangements which retain S any of the novel features and advantages of this invention. By way of non--limiting example, although the preferrecl embodiment of the present: invention is a radio transceiver, the invention could be used with a transmitter, a receiver, or other radio communications device.

Claims

The embodiments of the invention in which an exclusive property or privilege is claimed are defined as follows:
1. In a radio frequency receiving device of the type including:
(1) a tunable radio receiver for receiving radio frequency signals at selected radio frequencies, (2) clock oscillator means for producing a clock synchronizing signal, and (3) a memory, a digital controller synchronized by said clock synchronizing signal communicating with said memory, connected to control said radio receiver and said clock oscillator means, and effecting the following functions:
(a) select one of a plurality of radio frequency values stored in said memory;
(b) tune said receiver to receive signals using said selected radio frequency value, and (c) adjust the frequency of the clock synchronizing signal produced by said clock oscillator means using information associated with said selected radio frequency information stored in said memory to prevent spurious signals generated by said clock oscillator means from interfering with radio frequencies to which said receiver is tuned.
2. A method of controlling a radio receiver of the type including a microprocessor, said method comprising the steps of.
(1) storing information representing a plurality of preset radio frequencies;
(2) storing, for each of said preset radio frequencies, associated corresponding predetermined control information specifying one of at least a first and a second state;

(3) selecting stored information representing one of said preset radio frequencies;
(4) tuning said radio receiver to receive signals at said selected radio frequency using the stored information representing said selected radio frequency;
(5) synchronizing said microprocessor to operate at a first clock frequency if the stored predetermined control information corresponding to said selected radio frequency specifies said first state; and (6) synchronizing said microprocessor to operate at a second clock frequency different from said first clock frequency if said stored predetermined control information corresponding to said selected radio frequency specifies said second state.
3. A method as in claim 2 wherein;
said synchronizing step (5) includes the step of continuously producing a clock synchronizing signal at a nominal fixed frequency and applying same to said microprocessor; and said synchronizing step (6) includes the steps of shifting the frequency of said clock synchronizing signal from said nominal fixed frequency to a shifted frequency offset from said nominal frequency when said predetermined stored control information corresponding to said selected radio frequency specifies said second state, and applying said shifted frequency clock signal to said microprocessor.
4. A method as in claim 2 wherein:
said synchronizing step (5) includes the step of operating a crystal oscillator circuit operatively coupled to said microprocessor at a nominal fixed clock frequency determined by the characteristics of a crystal frequency-determining element; and said synchronizing step (6) includes the step of switching a reactive element into circuit with said crystal frequency-determined element when said stored predetermined control information corresponding to said selected radio frequency specifies said second state to thereby shift the frequency of operation of said oscillator circuit away from said nominal fixed frequency.
5. In a microprocessor-controlled radio receiver of the type including tunable radio receiver means for receiving radio frequency signals at selected, controllable radio frequencies, a memory, a microprocessor operatively coupled to said memory, and clock oscillator means operatively coupled to said microprocessor for continuously producing a clock synchronizing signal at a nominal fixed clock frequency and applying same to said microprocessor to synchronize the operation of said microprocessor, a method comprising the steps of:
(1) storing information representing a plurality of preset radio frequencies in said memory;
(2) storing in said memory, for each of said preset radio frequencies, predetermined associated corresponding control information specifying one of a normal state and a shifted state;
(3) selecting stored information representing one of said preset radio frequencies;
(4) tuning said radio receiving means to receive signals at said selected radio frequency using the stored information representing said selected radio frequency; and (5) shifting the frequency of the clock synchronizing signal produced by said clock oscillator means away from said nominal fixed clock frequency if the stored predetermined control information corresponding to said selected radio frequency specifies said shifted state.

6. A method as in claim 5 wherein said shifting step (5) includes the step of shifting the frequency of said clock synchronizing signal from said nominal frequency to a shifted frequency offset from said nominal fixed frequency when said stored predetermined control information corresponding to said selected radio frequency specifies said shifted state, to thereby shift harmonics of said clock synchronizing signal out of the passband of said radio receiver means.
7. A method as in claim 5 wherein:
said method further includes the step of continuously operating said clock oscillator means at a nominal fixed frequency determined by the characteristics of a crystal frequency-determining element; and said shifting step (5) includes the step of switching a reactance into circuit with said crystal frequency-determining element when said stored predetermined control information corresponding to said selected radio frequency specifies said shift state to thereby shift the frequency of operation of said clock oscillator means away from said nominal fixed frequency.
8. A method as in claim 5 wherein said shifting step (5) includes the steps of:
(a) disabling said clock oscillator means from operating, and (b) enabling a further clock oscillator means also coupled to said microprocessor to operate, said further clock oscillator means producing a clock synchronizing signal at a fixed frequency different from said nominal fixed frequency.
9. An apparatus for controlling a radio receiver of the type including a digital controller, said apparatus comprising:
means for storing information representing a plurality of preset radio frequencies and for also storing, for each of said preset radio frequencies, associated corresponding predetermined control information representing one of a first and a second state, means for selecting stored information representing one of said preset plurality of radio frequencies;
means for receiving radio frequency signals;
means coupled to said receiving means for tuning said receiving means to receive radio signals at said selected preset radio frequency using said selected stored information, and means coupling to said digital controller for synchronizing said digital controller to operate at a first clock frequency if the stored predetermined control information corresponding to said selected stored radio frequency information specifies said first state, and for synchronizing said digital controller to operate at a second clock frequency different from said first clock frequency if said stored predetermined control information corresponding to said selected stored radio frequency information specifies said second state.
10. An apparatus as in claim 9 wherein said synchronizing means includes:
oscillator means for continuously producing a clock synchronizing signal at a nominal fixed frequency and for applying said synchronizing signal to said digital controller; and means operatively connected to said oscillator means for shifting the frequency of said clock synchronizing signal from said nominal fixed frequency to a different frequency when said stored predetermined control information corresponding to said selected stored radio frequency information represents said second state.

11. An apparatus as in claim 9 wherein said synchronizing means includes:
crystal oscillator circuit means, operatively coupled to said digital controller, said oscillator circuit means including a crystal frequency-determining element, said oscillator circuit means for continuously operating at a nominal fixed clock frequency determined by the characteristics of said crystal frequency-determining element; and switching means, coupled to said oscillator means, for switching a reactance into circuit with said crystal frequency-determining element when said stored predetermined control information corresponding to said selected radio frequency information represents said second state to thereby shift the frequency of operation of said oscillator circuit means away from said nominal fixed frequency.
12. In a digital-controlled radio receiver of the type including a tunable radio receiver receiving radio signals at a programmable radio frequency, a digital controller connected to control said radio receiver, and clock oscillator means operatively coupled to said digital controller for continuously producing a clock synchronizing signal and applying same to said digital controller to synchronize the operation of said digital controller, an improvement comprising:
memory means for storing predetermined information representing a plurality of preset radio frequencies and for storing, for each of said preset radio frequencies, associated corresponding preset control information specifying one of a normal state and a shifted state;
means for selecting stored information representing one of said preset radio frequencies;

means for tuning said radio receiver to receive radio signals using said selected stored information; and means operatively connected to said oscillator means for shifting the frequency of the clock synchronizing signal produced by said clock oscillator means if the stored predetermined control information corresponding to said selected radio frequency information specifies said shifted state.
13. An apparatus as in claim 12 wherein said shifting means includes means for shifting the frequency of said clock synchronizing signal from said nominal fixed clock frequency to a different clock frequency when said stored predetermined control information corresponding to said selected ratio frequency information specifies said shifted state, to thereby shift harmonics of said synchronizing signal out of the passband of said receiver.
14. An apparatus as in claim 12 wherein:
said clock oscillator means includes a crystal frequency-determining element for determining the frequency of the clock synchronizing signal produced thereby; and said shifting means includes means for switching a reactance into circuit with said crystal frequency-determining element when said stored predetermined control information corresponding to said selected radio frequency information specifies said shifted state to thereby shift the frequency of operation of said clock oscillator means away from said nominal fixed frequency.
15. An apparatus as in claim 12 wherein:
said clock oscillator means is operated at a nominal fixed frequency; and said shifting means includes:

Claim 15 continued:
further clock oscillator means, coupled to said digital controller, for producing a further clock synchronizing signal of a fixed frequency different from said nominal fixed frequency, means for disabling said first-mentioned clock oscillator means from operating when said stored preset control information corresponding to said selected ratio frequency information specifies said shifted state, and means for enabling said further clock oscillator means to operate when said stored preset control information corresponding to said selected radio frequency information specifies said shifted state.
CA000615795A 1985-12-11 1990-07-19 Radio communication device with controlled frequency and at least one further variable operating parameter Expired - Fee Related CA1318359C (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CA000615795A CA1318359C (en) 1985-12-11 1990-07-19 Radio communication device with controlled frequency and at least one further variable operating parameter

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US06/807,645 US4792986A (en) 1985-12-11 1985-12-11 Portable radio system with externally programmable universal device connector
CA000548441A CA1283457C (en) 1985-12-11 1987-10-02 Method and apparatus for controlling the frequency of operation and at least one further variable operating parameter of a radio communications device
CA000615795A CA1318359C (en) 1985-12-11 1990-07-19 Radio communication device with controlled frequency and at least one further variable operating parameter

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
CA000548441A Division CA1283457C (en) 1985-12-11 1987-10-02 Method and apparatus for controlling the frequency of operation and at least one further variable operating parameter of a radio communications device

Publications (1)

Publication Number Publication Date
CA1318359C true CA1318359C (en) 1993-05-25

Family

ID=25196863

Family Applications (2)

Application Number Title Priority Date Filing Date
CA000548441A Expired - Fee Related CA1283457C (en) 1985-12-11 1987-10-02 Method and apparatus for controlling the frequency of operation and at least one further variable operating parameter of a radio communications device
CA000615795A Expired - Fee Related CA1318359C (en) 1985-12-11 1990-07-19 Radio communication device with controlled frequency and at least one further variable operating parameter

Family Applications Before (1)

Application Number Title Priority Date Filing Date
CA000548441A Expired - Fee Related CA1283457C (en) 1985-12-11 1987-10-02 Method and apparatus for controlling the frequency of operation and at least one further variable operating parameter of a radio communications device

Country Status (5)

Country Link
US (1) US4792986A (en)
JP (1) JP2813344B2 (en)
CA (2) CA1283457C (en)
DK (1) DK593786A (en)
GB (1) GB2184308B (en)

Families Citing this family (79)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5029233A (en) * 1987-10-09 1991-07-02 Motorola, Inc. Radio arrangement having two radios sharing circuitry
US4926497A (en) * 1988-03-30 1990-05-15 Motorola, Inc. Radio alignment/programming device
US5020144A (en) * 1988-03-30 1991-05-28 Motorola, Inc. Radio component replacement/programming device
US4927789A (en) * 1988-03-30 1990-05-22 Motorola, Inc. Radio programming device with access to a remote database
JPH0611676Y2 (en) * 1988-04-26 1994-03-23 株式会社ケンウッド Transceiver remote control equipment
US5134717A (en) * 1988-11-26 1992-07-28 Motorola, Inc. Radio telephone with repertory dialer
US5155860A (en) * 1988-12-27 1992-10-13 Cellular Communications Corporation Cellular portable telephone battery pack and programmer interface
US5086513A (en) * 1989-04-12 1992-02-04 General Electric Company Digital radio transceiver programmer with advanced user interface
US4955071A (en) * 1989-04-17 1990-09-04 Motorola, Inc. Converter console
JP2814694B2 (en) * 1989-07-21 1998-10-27 セイコーエプソン株式会社 Identification code read / write structure, apparatus and method thereof
US5077832A (en) * 1989-08-07 1991-12-31 Ericsson Ge Mobile Communications Inc. Radio transceiver with optional display
US5038400A (en) * 1989-09-01 1991-08-06 Motorola, Inc. Carry holder for an electronic device
US5031232A (en) * 1989-11-16 1991-07-09 Motorola, Inc. Method and apparatus for providing an operating mode alias to a radio
FI87874C (en) * 1990-05-04 1993-02-25 Nokia Mobile Phones Ltd Procedure for adapting a radio unit to telephone parts
CA2059845C (en) * 1991-01-30 1997-05-06 Stefan G. Littig Universal radio with adaptive memory
US5301360A (en) * 1991-05-06 1994-04-05 Motorola, Inc. Digital option select system
GB9116073D0 (en) * 1991-07-25 1991-09-11 Atkins Richard S Programmable dialler
JPH0563596A (en) * 1991-08-28 1993-03-12 Kokusai Electric Co Ltd Radio communication equipment
US5184059A (en) * 1991-09-16 1993-02-02 Motorola, Inc. Expanded battery capacity identification scheme and apparatus
US5257413A (en) * 1991-10-10 1993-10-26 Motorola, Inc. Option selection method and apparatus
US5479479A (en) * 1991-10-19 1995-12-26 Cell Port Labs, Inc. Method and apparatus for transmission of and receiving signals having digital information using an air link
US5535274A (en) * 1991-10-19 1996-07-09 Cellport Labs, Inc. Universal connection for cellular telephone interface
US5333177A (en) * 1991-10-19 1994-07-26 Cell Port Labs, Inc. Universal connection for cellular telephone interface
EP0617869B1 (en) * 1991-12-16 1997-03-12 Albert Baur Multi-purpose modular cordless telephone
JP2595027Y2 (en) * 1992-05-28 1999-05-24 長野日本無線株式会社 Wireless device
JP2595026Y2 (en) * 1992-05-28 1999-05-24 長野日本無線株式会社 Transceiver
CA2147370C (en) * 1992-10-20 2003-12-16 Michael Frederick Braitberg Universal connection for cellular telephone interface
JP3508776B2 (en) * 1993-01-14 2004-03-22 ソニー株式会社 Transceiver
JP2833397B2 (en) * 1993-01-29 1998-12-09 三菱電機株式会社 Portable machine
US5946616A (en) * 1994-09-20 1999-08-31 Telular Corp. Concurrent wireless/landline interface apparatus and method
FI98106C (en) * 1994-11-25 1997-04-10 Nokia Mobile Phones Ltd Mobile phone and mobile device connection device
US5633484A (en) * 1994-12-26 1997-05-27 Motorola, Inc. Method and apparatus for personal attribute selection and management using a preference memory
US5630159A (en) * 1994-12-29 1997-05-13 Motorola, Inc. Method and apparatus for personal attribute selection having delay management method and apparatus for preference establishment when preferences in a donor device are unavailable
JP3398523B2 (en) * 1995-06-16 2003-04-21 株式会社ゼネラル リサーチ オブ エレクトロニックス External reception frequency setting device for wireless receiver
US5649307A (en) * 1995-07-28 1997-07-15 Motorola, Inc. Method and apparatus for option control in a radio accessory
GB2310110B (en) * 1996-02-09 2000-05-10 Nokia Mobile Phones Ltd Transferring information
US5911121A (en) * 1996-05-23 1999-06-08 Ericsson Inc. Method and apparatus for automatically configuring a control program for a mobile radio communication device
FI2607U1 (en) * 1996-06-17 1996-09-27 Nokia Mobile Phones Ltd An additional unit designed to be connected to a digital cordless telephone
US6212402B1 (en) * 1996-11-04 2001-04-03 Telefonaktiebolaget Lm Ericsson System connector
US6324592B1 (en) 1997-02-25 2001-11-27 Keystone Aerospace Apparatus and method for a mobile computer architecture and input/output management system
US7463863B1 (en) * 1997-08-08 2008-12-09 Agere Systems, Inc. Wireless terminal adapted for detachably connecting with a radio
US6286063B1 (en) 1998-06-08 2001-09-04 Sonigistix Corporation Microprocessor-controlled broadcast receiver embedded in an external peripheral with digital communications interface for bi-directional communication with a computer remotely located
JP3056241U (en) * 1998-07-28 1999-02-12 八重洲無線株式会社 transceiver
US6408068B1 (en) 1998-10-30 2002-06-18 Kool! Technologies, Inc. Modular telephone
US6725061B1 (en) * 1999-01-12 2004-04-20 Qualcomm, Incorporated System and method for the automatic identification of accessories coupled to a wireless communication device
JP3070850B1 (en) * 1999-04-28 2000-07-31 松下電器産業株式会社 Emergency call system terminal device and emergency call system
US7058075B1 (en) * 1999-06-15 2006-06-06 Cisco Technology, Inc. Self-configuring interface for communication protocols
GB9929634D0 (en) * 1999-12-16 2000-02-09 Davies Ind Communications Limi Remote switch in the universal communications interface
FR2811154B1 (en) * 2000-07-03 2002-10-11 Digiplug BATTERY CHARGER, ESPECIALLY FOR A MOBILE PHONE
US6390845B1 (en) * 2001-01-10 2002-05-21 M/A-Com Private Radio Systems, Inc. Electrical connector for a portable radio
US20070135934A1 (en) * 2001-06-29 2007-06-14 Lam Peter A Variable specification functional blocks integrated circuit system suitable for detecting resistor identifications
US7783058B2 (en) * 2002-06-24 2010-08-24 Analog Devices, Inc. System for verifying the identification of a device
US7912668B2 (en) 2002-06-24 2011-03-22 Analog Devices, Inc. System for determining the true electrical characteristics of a device
US7890284B2 (en) * 2002-06-24 2011-02-15 Analog Devices, Inc. Identification system and method for recognizing any one of a number of different types of devices
TW583863B (en) * 2002-09-13 2004-04-11 Quanta Comp Inc Multiple transmitting apparatus for mobile phone
US6973588B2 (en) * 2002-11-27 2005-12-06 Symbol Technologies, Inc. Disaster recovery port in a portable computer
US7366892B2 (en) 2003-01-28 2008-04-29 Cellport Systems, Inc. Secure telematics
KR20040090577A (en) 2003-04-17 2004-10-26 주식회사 팬택앤큐리텔 The Apparatus and Method to Sensing Strobo of Wireless Communication Terminal Automatically
JP3904086B2 (en) * 2004-02-17 2007-04-11 日本電気株式会社 Mobile communication terminal
US7346370B2 (en) 2004-04-29 2008-03-18 Cellport Systems, Inc. Enabling interoperability between distributed devices using different communication link technologies
US7643642B2 (en) * 2004-05-10 2010-01-05 Motorola, Inc. Method and system for operating accessory controls
US7444174B2 (en) 2004-08-31 2008-10-28 Research In Motion Limited Mobile wireless communications device with reduced interfering energy into audio circuit and related methods
US7589536B2 (en) 2007-01-05 2009-09-15 Apple Inc. Systems and methods for determining the configuration of electronic connections
US7680961B2 (en) * 2005-10-25 2010-03-16 Hewlett-Packard Development Company, L.P. Device recognition system and method
US7668566B2 (en) * 2006-09-01 2010-02-23 Henry Liou Speaker microphone connector for communicator
WO2009038976A2 (en) * 2007-07-04 2009-03-26 Satyajit Patwardhan Widely deployable charging system for vehicles
US8027293B2 (en) 2007-07-16 2011-09-27 Cellport Systems, Inc. Communication channel selection and use
US7831217B2 (en) * 2007-10-10 2010-11-09 Pine Valley Investments, Inc. Method and apparatus to provide digital signaling without internal modification of analog FM transceiver
US7948246B2 (en) * 2007-10-31 2011-05-24 Sony Ericsson Mobile Communications Ab Electronic device utilizing impedance and/or resistance identification to identify an accessory device
US20090197551A1 (en) * 2008-02-05 2009-08-06 Paper Radio Llc Billboard Receiver and Localized Broadcast System
KR101521691B1 (en) 2010-05-28 2015-05-19 애플 인크. Plug connector, conductive frame for electrical connector, and electronic device
US9293876B2 (en) 2011-11-07 2016-03-22 Apple Inc. Techniques for configuring contacts of a connector
US8799527B2 (en) 2012-09-07 2014-08-05 Apple Inc. Data structures for facilitating communication between a host device and an accessory
US8891216B2 (en) 2012-04-25 2014-11-18 Apple Inc. Techniques for detecting removal of a connector
US8724281B2 (en) 2012-04-25 2014-05-13 Apple Inc. Techniques for detecting removal of a connector
US9307312B2 (en) 2013-03-15 2016-04-05 Apple Inc. Audio accessory with internal clock
CN107222838A (en) * 2017-08-02 2017-09-29 深圳市威泰能源有限公司 A kind of transmission method of intercom and intercommunication information
USD883263S1 (en) * 2018-12-20 2020-05-05 Motorola Solutions, Inc. Speaker microphone
US11495927B2 (en) * 2019-11-25 2022-11-08 Tait International Limited Portable radio system

Family Cites Families (34)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US1968557A (en) * 1931-02-06 1934-07-31 Radio Corp Of American Radioreceiver
US2560320A (en) * 1948-06-16 1951-07-10 Motorola Inc Radio transmitter-receiver, including shielding chassis and plug-in stages
US3090027A (en) * 1959-06-22 1963-05-14 Delbert L Phillips Modular electrical connector
US2963577A (en) * 1959-08-10 1960-12-06 Motorola Inc Radio apparatus
US3102248A (en) * 1961-02-07 1963-08-27 Wiegand Co Edwin L Electric heater assembly
US3458806A (en) * 1966-02-03 1969-07-29 Gen Electric Sequential tester for interpin impedances including resistor-diode combination standards
US3464012A (en) * 1967-02-17 1969-08-26 Webb James E Automatic signal range selector for metering devices
US3504188A (en) * 1967-09-13 1970-03-31 Amp Inc Shielded video 2 x 2 switch
US3577076A (en) * 1968-09-05 1971-05-04 Ibm Automatic range scale selection apparatus for a measuring device
US3614629A (en) * 1969-08-13 1971-10-19 Lawrence B Sues Magnetic packaging module
US3710874A (en) * 1971-03-10 1973-01-16 Ingersoll Rand Co Electronic torque measurement system
US4006396A (en) * 1974-01-18 1977-02-01 Motorola, Inc. Universal battery charging apparatus
DE2447075C3 (en) * 1974-10-02 1980-02-07 Siemens Ag, 1000 Berlin Und 8000 Muenchen Dental X-ray diagnostic device with a dose rate regulator that influences the input voltage
US3943440A (en) * 1974-10-03 1976-03-09 Hewlett-Packard Company Sensitivity coding circuit for an electronic instrument
US4177426A (en) * 1975-10-30 1979-12-04 Heath Company Radio control system with pluggable modules for changing system operating frequency
DE2608359A1 (en) * 1976-03-01 1977-09-15 Basf Ag RECEIVING DEVICE FOR RADIO SIGNALS WITH COMPONENT INSERT
US4073564A (en) * 1976-12-16 1978-02-14 Davis George B Jun Christmas tree series light string
GB1581679A (en) * 1977-06-11 1980-12-17 Gen Res Electronics Inc Radio transceiver equipment
DE2843214C2 (en) * 1978-10-04 1980-10-30 Licentia Patent-Verwaltungs-Gmbh, 6000 Frankfurt Digital voting system for a radio receiver
FI800865A (en) * 1979-03-21 1980-09-22 Autophon Ag FODRAL FOER TILLFAELLIG FASTHAOLLNING AV EN BAERBAR RADIOAPPARAT OCH RADIOAPPARAT
US4286335A (en) * 1979-11-08 1981-08-25 Motorola, Inc. Coaxial dual antenna connection arrangement for communications apparatus
JPS5760824A (en) * 1980-09-30 1982-04-13 Matsushita Electric Works Ltd Manufacture of spiral core
US4435844A (en) * 1981-09-14 1984-03-06 Motorola, Inc. Remote control circuit
JPS5883849U (en) * 1981-12-03 1983-06-07 株式会社東芝 Mobile phone device
JPS58106920A (en) * 1981-12-18 1983-06-25 Matsushita Electric Ind Co Ltd Casing for radio machine
JPS58177038A (en) * 1982-04-09 1983-10-17 Yuniden Kk Automatic communication waiting device of cordless telephone set
US4476467A (en) * 1982-06-08 1984-10-09 Cromemco Inc. Random entry intercomputer network with collision prevention
JPS5968128A (en) * 1982-10-13 1984-04-18 株式会社日立製作所 Dc breaker
JPS5969551U (en) * 1982-10-29 1984-05-11 船井電機株式会社 Cordless telephone handset switching circuit
US4491792A (en) * 1982-12-13 1985-01-01 General Electric Company Sensing switch for a magnetically coupled communications port
JPS6053337A (en) * 1983-09-02 1985-03-27 Yuniden Kk Reception sensitivity changeover circuit in cordless telephone set
GB2155263A (en) * 1984-03-02 1985-09-18 Philips Electronic Associated Frequency synthesised multichannel radio apparatus
US4578628A (en) * 1985-01-04 1986-03-25 Motorola Inc. Portable battery powered electrical apparatus with improved battery pack protected against inadvertent short circuit of the battery terminals
US4648125A (en) * 1986-01-03 1987-03-03 Motorola, Inc. Portable radio transceiver

Also Published As

Publication number Publication date
US4792986A (en) 1988-12-20
JP2813344B2 (en) 1998-10-22
GB2184308A (en) 1987-06-17
GB2184308B (en) 1989-10-11
JPS62188524A (en) 1987-08-18
DK593786A (en) 1987-06-12
CA1283457C (en) 1991-04-23
GB8629034D0 (en) 1987-01-14
DK593786D0 (en) 1986-12-10

Similar Documents

Publication Publication Date Title
CA1318359C (en) Radio communication device with controlled frequency and at least one further variable operating parameter
US4905305A (en) Method and apparatus for controlling the frequency of operation and at least one further variable operating parameter of a radio communications device
US4870699A (en) Method and apparatus for controlling the frequency of operation and at least one further variable operating parameter of a radio communications device
US5471652A (en) Frequency synthesizer and multiplier circuit arrangement for a radio telephone
US5875388A (en) Crystal oscillator with automatic compensation for aging and temperature
US5983081A (en) Method for generating frequencies in a direct conversion transceiver of a dual band radio communication system, a direct conversion transceiver of a dual band radio communication system and the use of this method and apparatus in a mobile station
US4061973A (en) Synthesizer
US6844763B1 (en) Wideband modulation summing network and method thereof
US6670861B1 (en) Method of modulation gain calibration and system thereof
US7162216B2 (en) Wireless communication system
US5752172A (en) Distributed transmitter output power control circuit and method for a radio telephone
US7719374B2 (en) Oscillator signal stabilization
US4542531A (en) Radio transmitter/receivers with non interferring local oscillator frequency
WO1992020149A1 (en) Device and method for adjusting a bandpass filter, especially a combiner filter
US4494090A (en) Frequency modulation system for a frequency synthesizer
US6091943A (en) Combining oscillator with a phase-indexed control circuit for a radio receiver
CN113933791B (en) Crystal-oscillator-free FMCW radar transceiver device and frequency calibration method
WO1992008299A1 (en) A base station for a radio system
US5493714A (en) Apparatus and method for automatically controlling a reference frequency in a dual mode receiver
US4520475A (en) Duplex communication transceiver with modulation cancellation
US4095183A (en) Tuning circuit
EP1422822A2 (en) Frequency generation in a wireless communication unit
JPH06244757A (en) Transmitter-receiver
JPH05136706A (en) Reception filter adjusting circuit
JPH0193205A (en) Modulation oscillator with multichannel

Legal Events

Date Code Title Description
MKLA Lapsed